TOSHIBA CCD LINEAR IMAGE SENSOR CCD(Charge Coupled Device) # TCD1300D The TCD1300D is a high sensitive and low dark current 3648-elements linear image sensor. The sensor can be used for facsimile, imagescanner and OCR. The signal preprocessing circuit which is composed of Sample and Hold circuit and Pre-amplifier circuit. The device contains a row of 3648 photodiodes, which provide a 16 lines/mm (400DPI) across a A4 size paper. Number of Image Sensing Elements: 3648 Image Sensing Element Size : $8\mu m$ by $8\mu m$ on $8\mu m$ centers **Photo Sensing Region** : High sensitive pn photodiode Clock : 2 phase Internal Circuit : S/H circuit, Pre-Amplifier circuit **Package** : 22 pin cerdip Weight: 4.4g (Typ.) #### **MAXIMUM RATINGS** (Note 1) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|----------------|------| | Clock Pulse Voltage | Vφ | | V | | Shift Pulse Voltage | V <sub>SH</sub> | | V | | Reset Pulse Voltage | V <sub>RS</sub> | | V | | Sample and Hold | V <sub>SP</sub> | | V | | Pulse Voltage | ^2b | - 0.3~15 | | | Switch Pulse Voltage | VsW | -0.5.015 | V | | Power Supply Voltage | V <sub>AD</sub> | | v | | (Analog) | ·AD | | | | Power Supply Voltage | Voo | | l v | | (Driver) | $V_{DD}$ | | " | | Operating Temperature | T <sub>opr</sub> | <b>- 25∼60</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-40∼100</b> | °C | (Note 1) All voltage are with respect to SS and VSS terminals (Ground). ### PIN CONNECTIONS ### 961001EBA2 TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. #### **CIRCUIT DIAGRAM** #### **PIN NAMES** | φ | Clock | |----------|---------------------------| | SH | Shift Gate | | RS | Reset Gate | | SP | Sample Hold Gate | | OS | Signal Output | | DOS | Compensation Output | | $V_{AD}$ | Power (Analog) | | $V_{DD}$ | Power (Driver) | | SS | Ground (Analog) | | Vss | Ground (Driver) | | SW | Final Clock Select Switch | | NC | Non Connection | 961001EBA2' The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. #### **OPTICAL / ELECTRICAL CHARACTERISTICS** (Ta = 25°C, $V_{AD}$ = 12V, $V_{DD}$ = 12V, $V_{\phi}$ = $V_{SH}$ = $V_{RS}$ = 5V (PULSE), $f_{\phi}$ = 0.5MHz, $f_{RS}$ = 1MHz, $t_{INT}$ (INTEGRATION TIME) = 10ms, LIGHT SOURCE = DAYLGIHT FLUORESCENT LAMP) | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTE | |--------------------------------|------------------|----------|----------|------|----------|----------| | Sensitivity | R | 4.6 | 5.8 | 7 | V / lx·s | | | Dhata Damana Nan Uniformit. | PRNU (1) | _ | _ | 10 | % | (Note 2) | | Photo Response Non Uniformity | PRNU (3) | _ | _ | 8 | mV | (Note 3) | | Register Imbalance | RI | <b>—</b> | <b>—</b> | 3 | % | (Note 4) | | Saturation Output Voltage | V <sub>SAT</sub> | 1.0 | 1.5 | _ | ٧ | (Note 5) | | Saturation Exposure | SE | _ | 0.3 | _ | lx∙s | (Note 6) | | Dark Signal Voltage | V <sub>DRK</sub> | _ | _ | 3 | mV | (Note 7) | | Dark Signal Non Uniformity | DSNU | _ | _ | 3 | mV | (Note 7) | | Analog Current Dissipation | I <sub>AD</sub> | _ | 16 | 25 | mA | | | Driver Current Dissipation | I <sub>DD</sub> | _ | 8 | 15 | mA | | | Total Transfer Efficiency | TTE | 92 | _ | _ | % | | | Output Impedance | ZO | _ | 0.5 | 1 | kΩ | | | DC Signal Output Voltage | Vos | 3.5 | 4.5 | 6 | ٧ | (Note 8) | | DC Compensation Output Voltage | V <sub>DOS</sub> | 3.5 | 4.5 | 6 | V | (Note 8) | | DC Mismatch Voltage | VOS-VDOS | _ | _ | 100 | mV | | (Note 2) Measured at 50% of SE (Typ.) Definition of PRNU : PRNU = $\frac{\Delta \chi}{\overline{\chi}}$ × 100 (%) Where $\overline{\chi}$ is average of total signal outputs and $\Delta \chi$ is the maximum deviation from $\overline{\chi}$ under uniform illumination. (Note 3) PRNU (3) is defined as maximum voltage with next pixel, where measured 5% of SE (Typ.) (Note 4) Measured at 50% of SE (Typ.) RI is defined as follows: RI = $$\frac{\frac{5}{\sum_{n=1}^{\infty} |\chi_{n} - \chi_{n} + 1|}{2}}{3647 \times \frac{1}{2}} \times 100 (\%)$$ Where $\chi n$ and $\chi n + 1$ are signal outputs of each pixel. $\overline{\chi}$ is average of total signal outputs. (Note 5) V<sub>SAT</sub> is defined as minimum saturation output voltage of all effective pixels. (Note 6) Definition of SE : SE = $\frac{VSAT}{R}$ (Ix·s) (Note 7) $V_{DRK}$ is defined as average dark signal voltage of all effective pixels. DSNU is defined as different voltage between $V_{DRK}$ and $V_{MDK}$ when $V_{MDK}$ is maximum dark signal voltage. (Note 8) DC signal output voltage and DC compensation output voltage are defined as follows: ## **OPERATING CONDITION** | CHARACTERISTIC | | SYMBOL | MIN. | TYP. | MAX. | UNIT | |--------------------------------|-----------|-----------------|------|------|------|-------| | Cleak Bulsa Valtaga | "H" Level | V | 4.5 | 5.0 | 13 | M | | Clock Pulse Voltage | "L" Level | $V_\phi$ | 0 | _ | 0.5 | · | | Chiff Dulas Valtage | "H"Level | V | 4.5 | 5.0 | 13 | v | | Shift Pulse Voltage | "L" Level | V <sub>SH</sub> | 0 | _ | 0.5 | V | | Poset Bules Valtage | "H"Level | \/ | 4.5 | 5.0 | 13 | V | | Reset Pulse Voltage | "L" Level | V <sub>RS</sub> | 0 | _ | 0.5 | V | | Sample and Hold Pulse Voltage | "H"Level | V <sub>SP</sub> | 4.5 | 5.0 | 13 | ., | | (Note 9) | "L" Level | | 0 | _ | 0.5 | V | | Switch Bulso Voltage | "H"Level | V | 4.5 | 5.0 | 13 | V | | Switch Pulse Voltage | "L" Level | $V_{SW}$ | 0 | _ | 0.5 | \ \ \ | | Power Supply Voltage (Analog) | | $V_{AD}$ | 11.4 | 12 | 13 | V | | Power Supply Voltage ((Driver) | | $V_{DD}$ | 11 | 12 | 13 | V | (Note 9) Supply "H" level to SP terminal when sample-and-hold circuitry is not used. ## **CLOCK CHARACTERISTICS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX. | UNIT | |----------------------------------|-----------------|------|------|------|------| | Clock Pulse Frequency | $f_\phi$ | _ | 0.5 | 1.5 | MHz | | Reset Pulse Frequency | f <sub>RS</sub> | _ | 1 | 3 | MHz | | Sample and Hold Pulse Frequency | f <sub>SP</sub> | _ | 1 | 3 | MHz | | Clock Capacitance | $C_\phi$ | _ | 20 | 40 | pF | | Shift Gate Capacitance | CSH | _ | 20 | 40 | pF | | Reset Gate Capacitance | C <sub>RS</sub> | _ | 10 | 20 | pF | | Sample and Hold Gate Capacitance | CSP | _ | 10 | 20 | рF | | Switch Gate Capacitance | CSW | _ | 10 | 20 | pF | ## **TIMING REQUIREMENTS** | CHARACTERISTIC | SYMBOL | MIN. | TYP.<br>(Note 10) | MAX. | UNIT | |---------------------------------|----------|-----------------|-------------------|------|------| | Pulse Timing of SH and $\phi$ | t1, t5 | 60<br>(Note 12) | 1000 | _ | ns | | SH Pulse Rise Time, Fall Time | t2, t4 | 0 | 50 | _ | ns | | SH Pulse Width | t3 | 500 | 1000 | _ | ns | | $\phi$ Rise Time, Fall Time | t6, t7 | 0 | 50 | _ | ns | | RS Rise Time, Fall Time | t8, t10 | 0 | 20 | _ | ns | | RS Pulse Width | t9 | 20 | 250 | _ | ns | | Pulse Timing of $\phi$ and RS | t11 | 0 | 100 | _ | ns | | SP Rise Time, Fall Time | t12, t14 | 10 | 100 | _ | ns | | SP Pulse Width | t13 | 20 | 100 | _ | ns | | Pulse Timing of SP and RS | t15 | 0 | 50 | _ | ns | | Video Data Dalay Time (Nata 11) | t16, t17 | _ | 95 | 105 | ns | | Video Data Delay Time (Note 11) | t20 | _ | 80 | 90 | ns | | Pulse Timing of $\phi$ and SP | t18 | 0 | 250 | _ | ns | | Pulse Timing of SH and SP | t19 | 20 | 450 | _ | ns | (Note 10) TYP. is the case of $f_{RS}$ = 1MHz. (Note 11) Load Resistance is 100k $\Omega.$ (Note 12) The Case of Non Using the Dos Ons. ## **TYPICAL PERFORMANCE CURVES** MODULATION TRANSFER FUNCTION OF X-DIRECTION ## MODULATION TRANSFER FUNCTION OF Y-DIRECTION ## TYPICAL PERFORMANCE CURVES (Cont'd) #### **TYPICAL PERFORMANCE CURVES** ## TYPICAL DRIVE CIRCUIT #### **CAUTION** #### 1. Window Glass The dust and stain on the glass window of the package degrade optical performance of CCD sensor. Keep the glass window clean by saturating a cotton swab in alcohol and lightly wiping the surface, and allow the glass to dry, by blowing with filtered dry N<sub>2</sub>. Care should be taken to avoid mechanical or thermal shock because the glass window is easily to damage. #### 2. Electrostatic Breakdown Store in shorting clip or in conductive foam to avoid electrostatic breakdown. ## 3. Incident Light CCD sensor is sensitive to infrared light. Note that infrared light component degrades resolution and PRNU of CCD sensor. ## **OUTLINE DRAWING** WDIP22-G-400-2.54A (F) $\mathsf{Unit}\,:\,\mathsf{mm}$ (Note 1) No. 1 SENSOR ELEMENT (S1) TO EDGE OF PACKAGE. (Note 2) TOP OF CHIP TO BOTTOM OF PACKAGE. (Note 3) GLASS THICKNES (n = 1.5) Weight: 4.4g (Typ.)