# TOSHIBA Multi Chip Package SRAM & FLASH Memory $2M \ BIT \ SRAM (\times 8/\times 16)$ $16M \ BIT \ FLASH (\times 8/\times 16)$ Data Sheet #### **TENTATIVE** #### TOSHIBA MULTI CHIP INTEGRATED CIRCUIT SILICON GATE CMOS # SRAM AND FLASH MEMORY MIXED MULTI CHIP PACKAGE #### DESCRIPTION The TH50VSF1480/1481AASB is a package of mixed 2,097,152-bit Full CMOS SRAM and 16,777,216bit FLASH memory. Using the CIOS/CIOF inputs, the system can choose the mode which will maximize its performance. The TH50VSF1480/1481AASB operates 2.7 to 3.6V power supply. The TH50VSF1480/1481AASB is available in a 65-pin BGA package to suit a variety of design applications. #### **FEATURES** Power supply voltage $V_{CC_B} = 2.7$ to 3.6V V<sub>CCf</sub>=2.7 to 3.6V · Data retention supply voltage $m V_{CCs}$ = 1.5 to 3.6 $m \mathring{V}$ • Power dissipation Operating: 45mA maximum (CMOS level) Standby : 7µA maximum (SRAM CMOS level) Standby : 5µA maximum (FLASH CMOS level) • Block erase architecture for FLASH 1 block by 16,384 words 2 blocks by 8,192 words 1 block by 32,768 words 31 blocks by 65,536 word Organization | CIOF | | | SRAM | |------|-----|----------------------------|--------------------------| | Vcc | Vcc | 1,048,576 words by 16 bits | 131,072 words by 16 bits | | Vcc | Vss | 1,048,576 words by 16 bits | 262,144 words by 8 bits | | Vss | Vss | 2,097,152 words by 8 bits | 262,144 words by 8 bits | - Function mode control for FLASH Compatible with JEDEC-standard command - Function mode for FLASH Auto program Auto chip erase Auto block erase Auto multiple block erase Block erase suspend Block erase resume Data polling Toggle bit - · Erase and program cycle for FLASH 105 cycles typical - Boot block architecture for FLASH TH50VSF1480AASB : Top boot Block TH50VSF1481AASB : Bottom boot Block - Package: P-LFBGA65-1209-0.80A3 (Weight: 0.31g typ) #### PIN ASSIGNMENT (TOP VIEW) · Case : CIOF = V<sub>CC</sub>, CIOS = V<sub>CC</sub> | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |---|-----------|------------|------|------------------|-----------|-----------|------|-------------------| | | 7 | | | | | | | | | Α | | Α7 | ĹΒ | NC | WĒ | <b>A8</b> | A11 | | | В | A3<br>A2 | A6 | ŪB | RESET | CE2S | A19 | A12 | A15 | | c | A2 | <b>A</b> 5 | A18 | RY/BY | NC | A9 | A13 | NC | | D | A1 A0 CEF | A4 | A17 | | | A10 | A14 | NC | | E | A0 | $v_{ss}$ | DQ1 | | | DQ6 | DU | A16 | | F | CEF | ŌĒ | DQ9 | DQ3 | DQ4 | DQ13 | DQ15 | CIOF | | G | CE1S | DQ0 | DQ10 | $V_{\text{CCf}}$ | $V_{CCs}$ | DQ12 | DQ7 | $\nu_{\text{ss}}$ | | Н | | DQ8 | DQ2 | DQ11 | CIOS | DQ5 | DQ14 | | #### PIN NAMES | A0 to A20 | Address input | |------------------|-----------------------------| | A125 | A12 input for SRAM | | A12F | A12 input for FLASH | | SA | A17 input for SRAM | | DQ0 to DQ15 | Data input/Output | | CE1S, CE2S | Chip enable input for SRAM | | CEF | Chip enable input for FLASH | | ŌĒ | Output enable input | | WE | Write enable input | | LB, UB | Data Byte Control Input | | RY/BY | Ready/ Busy output | | RESET | Hardware reset input | | CIOS | Word enable input for SRAM | | CIOF | Word enable input for FLASH | | V <sub>CCs</sub> | Power supply for SRAM | | V <sub>CCf</sub> | Power supply for FLASH | | Vss | Ground | | NC | No Connection | | DU | Don't Use | | | | ■ TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The Information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. # **PIN ASSIGNMENT (TOP VIEW)** · Case : CIOF = $V_{CC}$ , CIOS = $V_{SS}$ | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |---|------|------------|------|------------------|------------------|-----------|------|------| | | 7 | | | | | | • | | | Α | | Α7 | DU | NC | WE | <b>A8</b> | A11 | | | В | А3 | <b>A6</b> | DU | RESET | CE2S | A19 | A12 | A15 | | c | A2 | <b>A</b> 5 | A18 | RY/BY | NC | Α9 | A13 | NC | | D | A1 | A4 | A17 | | | A10 | A14 | NC | | E | A0 | $V_{SS}$ | DQ1 | | | DQ6 | SA | A16 | | F | CEF | ŌĒ | DQ9 | DQ3 | DQ4 | DQ13 | DQ15 | CIOF | | G | CE1S | DQ0 | DQ10 | $V_{\text{CCf}}$ | $V_{\text{CCs}}$ | DQ12 | DQ7 | VSS | | н | | DQ8 | DQ2 | DQ11 | CIOS | DQ5 | DQ14 | | $\cdot$ Case : CIOF = $V_{SS}$ , CIOS = $V_{SS}$ | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |---|------|-----------------|-----|-----------|------------------|-----|------|------| | | 7 | • | | | | | | | | Α | | Α7 | DU | NC | WE | A8 | A11 | | | В | A3 | A6 | DU | RESET | CE2S | A20 | A13 | A16 | | c | A2 | A5 | A19 | RY/BY | NC | A9 | A14 | NC | | D | A1 | A4 | A18 | | | A10 | A15 | NC | | E | Α0 | $v_{\text{ss}}$ | DQ1 | | | DQ6 | A12S | A17 | | F | CEF | ŌĒ | DU | DQ3 | DQ4 | DU | A12F | CIOF | | G | CE1S | DQ0 | DU | $V_{CCf}$ | $V_{\text{CCs}}$ | DŲ | DQ7 | Vss | | Н | | DU | DQ2 | υα | cios | DQ5 | DU | | Note) A12F and A12S should be wired and used as A12 pin. #### **BLOCK DIAGRAM** #### **OPERATION MODE** | OPERATION MODE | CEF | CE1S | CE2S | ŌĒ | WE | RESET | <del>UB</del> | LB | DQ0 to DQ7 | DQ8 to DQ15 | |------------------------------|-----|------|------|----|----|-------|---------------|----|------------------|------------------| | | L | Н | × | L | Н | Н | × | × | D <sub>OUT</sub> | D <sub>OUT</sub> | | FLASH Read | L | × | L | L | Н | Н | × | × | D <sub>OUT</sub> | D <sub>OUT</sub> | | | Н | L | н | L | Н | Н | L | L | D <sub>OUT</sub> | D <sub>OUT</sub> | | SRAM Read | н | L | н | L | Н | н | н | L | POUT | High-Z | | | н | L | н | L | Н | н | L | Н | High-Z | D <sub>OUT</sub> | | | L | Н | × | Н | L | н | × | × | D <sub>IN</sub> | D <sub>IN</sub> | | FLASH Write | L | × | L | Н | L | н | × | × | D <sub>IN</sub> | D <sub>IN</sub> | | | Н | L | н | × | L | Н | L | L | D <sub>IN</sub> | D <sub>IN</sub> | | SRAM Write | Н | L | н | × | L | н | Н | L | D <sub>IN</sub> | High-Z | | | н | L | Н | × | L | Н | L | Н | High-Z | D <sub>IN</sub> | | | × | н | × | Н | Н | × | × | × | High-Z | High-Z | | FLASH Output Disable | × | × | Ł | Н | Н | × | × | × | High-Z | High-Z | | | Н | × | × | Н | Н | × | × | × | High-Z | High-Z | | SRAM Output Disable | Н | × | × | × | × | × | Н | Н | High-Z | High-Z | | FLASH Standby | Н | × | × | × | × | Н | × | × | S | S | | FLASH Hardware Reset/Standby | × | × | × | × | × | Ĺ | × | × | S | S | | | × | Н | × | × | × | × | × | × | F | F | | SRAM Standby | × | × | L | × | × | × | × | × | F | F | Note) L : $V_{IL}$ , H : $V_{IH}$ , $\times$ : $V_{IH}$ or $V_{IL}$ , F : Depend on FLASH operation mode, S : Depend on SRAM operation mode SRAM and FLASH is word mode shown(CIOS= $V_{CC}$ , CIOF= $V_{CC}$ ) Don't apply to $\overline{CEF} = \overline{CE1S} = V_{IL}$ and $CE2S = V_{IH}$ at a time. #### **ID CODE TABLE** | | ТҮРЕ | A19 to A12 | A6 | A1 | A0 | CODE (HEX)<br>(See Note 1) | |----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------------------| | Manufacturer | Code | × | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | 0098h | | | TH50VSF1480AASB | × | VIL | VIL | V <sub>IH</sub> | 00C2h | | Device Code | TH50VSF1481AASB | × | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 0043h | | Verify Block F | Protect | BA (See Note 2) | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Data (See Note 3) | Note) $\times : V_{IH}$ or $V_{IL}$ 1) DQ8 to DQ15 are High-Z in Byte mode 2) BA: Block Address 3) 0001h - Protected Block 0000h - Unprotected Block #### COMMAND SEQUENCE | COMMAI<br>SEQUEN | | BUS<br>WRITE<br>CYCLES | FIRST<br>WRITE | | SECONI<br>WRITE | | THIRD<br>WRITE | | | H BUS | FIFTH<br>WRITE | | SIXTH<br>WRITE | | |-------------------------|--------------------|------------------------|----------------|------------------------------------------------------|-----------------|------|----------------|------|-------|------------------|----------------|------|------------------|------| | 32 Q 0 2 17 | <u></u> | REQ'D | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | | Read/Reset | | 1 | ххххн | F0H | | | | | | | | | | | | Read/Reset | Word | 3 | 555H | ААН | 2AAH | 55H | 555H | F0H | RA 1) | RD <sup>2)</sup> | , | | | | | Read/Reset | Byte | | АААН | | 555H | | AAAH | | | | | | | | | ID Read/ | Word | 3 | 555H | AAH | 2AAH | 55H | 555H | 90H | IA 3) | ID <sup>4)</sup> | | | | | | Verify Block<br>Protect | Byte | ] . | АААН | | 555H | | АААН | l | | | | | | | | Auto | Word | 4 | 555H | ААН | 2AAH | 55H | 555H | A0H | PA 5) | PD <sup>6)</sup> | | | | | | Program | Byte | ] | AAAH | | 555H | | AAAH | | | | | | | | | Auto | Word | 6 | 555H | AAH | ZAAH | 55H | 555H | 80H | 555H | AAH | ZAAH | 55H | 555H | 10H | | Chip Erase | Byte | | AAAH | | 555H | | АААН | | AAAH | | 555H | | AAAH | | | Auto | Word | 6 | 555H | AAH | 2AAH | 55H | 555H | 80H | 555H | AAH | 2AAH | 55H | BA <sup>7)</sup> | 30H | | Block Erase | Byte | | AAAH | | 555H | | AAAH | | AAAH | | 555H | | | | | Block | Word | 6 | 555H | AAH | 2AAH | 55H | 555H | 9AH | 555H | ААН | 2AAH | 55H | 555H | 9AH | | Protect | Ryte | ] | AAAH | | 555H | | АААН | | AAAH | | 555H | | AAAH | ] | | Block Erase St | lock Erase Suspend | | Addr: V | Addr: V <sub>IH</sub> or V <sub>IL</sub> , Data: B0H | | | | | | | | | | | | Block Erase R | lock Erase Resume | | Addr: V | H or V | L, Data: | 30H | | | | | | | | | Notes: The system should generate the following address patterns: Word mode: 555H or 2AAH to addresses A10 to A0 Byte mode: AAAH or 555H to addresses A10 to A0, A12F DQ8 to DQ15 are ignored in Word mode. 1) RA: Read Address 2) RD : Read Data 3) IA : ID Address (A6, A1, A0) 00H = Manufacturer Code 01H = Device Code 02H = Verify Block Protect (A19 to A12 = Block Address) 4) ID : ID Data 0098H — Manufacturer Code 00C2H — Device Code (TH50V5F1480AASB) 0043H — Device Code (TH50V5F1481AASB) 0001H — Protected Block 0000H — Unprotected Block 5) PA : Program Address 6) PD : Program Data 7) BA : Block Address # **BLOCK ERASE ADDRESS TABLES** TH50VSF1480AASB (Top Boot Block) | <u> </u> | | | | | _ | | | | BYTE MOI | DE . | WORD MO | DE | |----------|-----|-----|-----|-----|-----|---------------|-----|----------|-------------------|------------|-----------------|------------| | BLOCK# | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | ADDRESS RANGE | SIZE | ADDRESS RANGE | SIZE | | BA0 | L | L | L | L | L | * | * | * | 000000H - 00FFFFH | 64 K bytes | 00000H - 07FFFH | 32 K words | | BA1 | L | L | L | L | Н | - | | - | 010000H - 01FFFFH | 64 K bytes | 08000H - 0FFFFH | 32 K words | | BA2 | L | L | L | н | L | * | * | * | 020000H - 02FFFFH | 64 K bytes | 10000H - 17FFFH | 32 K words | | BA3 | L | L | L | Н | Н | * | * | * | 030000H - 03FFFFH | 64 K bytes | 18000H - 1FFFFH | 32 K words | | BA4 | L | L | H | L | L | * | * | * | 040000H - 04FFFFH | 64 K bytes | 20000H - 27FFFH | 32 K words | | BA5 | L | L | н | L | Н | * | * | * | 050000H - 05FFFFH | 64 K bytes | 28000H - 2FFFFH | 32 K words | | BA6 | L | L | Н | Н | L | <del>11</del> | * | 7 | 060000H - 06FFFFH | 64 K bytes | 30000H - 37FFFH | 32 K words | | BA7 | L | L | Н | Н | н | * | * | * | 070000H - 07FFFFH | 64 K bytes | 38000H - 3FFFFH | 32 K words | | BA8 | L | н | L | L | L | * | * | * | 080000H - 08FFFFH | 64 K bytes | 40000H - 47FFFH | 32 K words | | BA9 | L | Н | L | L | н | * | * | * | 090000H - 09FFFFH | 64 K bytes | 48000H - 4FFFFH | 32 K words | | BA10 | L | Н | L | Н | L | * | * | * | 0A0000H - 0AFFFFH | 64 K bytes | 50000H - 57FFFH | 32 K words | | BA11 | L | Н | L | Н | Н | * | * | * | OBOOOOH - OBFFFFH | 64 K bytes | 58000H - 5FFFFH | 32 K words | | BA12 | L | н | н | L | L | * | * | * | OCOOOOH - OCFFFFH | 64 K bytes | 60000H - 67FFFH | 32 K words | | BA13 | L | н | н | L | н | * | * | * | ODOOOOH - ODFFFFH | 64 K bytes | 68000H - 6FFFFH | 37 K words | | BA14 | L | Н | Н | Н | L | * | * | * | 0E0000H - 0EFFFFH | 64 K bytes | 70000H - 77FFFH | 32 K words | | BA15 | L | Н | Н | Н | Н | * | * | * | OFOOOOH - OFFFFFH | 64 K bytes | 78000H - 7FFFFH | 32 K words | | BA16 | H | L | L | L | L | * | * | * | 100000H - 10FFFFH | 64 K bytes | 80000H - 87FFFH | 32 K words | | BA17 | Н | L | L | L | н | * | * | * | 110000H - 11FFFFH | 64 K bytes | 88000H - 8FFFFH | 32 K words | | BA18 | н | L | L | н | L | <b>.</b> | - | • | 120000H - 12FFFFH | G4 K bytes | 9000011-975511 | 32 K words | | BA19 | н | L | L | н | Н | * | * | * | 130000H - 13FFFFH | 64 K bytes | 98000H - 9FFFFH | 32 K words | | BA20 | Н | L | н | L | L | * | * | * | 140000H - 14FFFFH | 64 K bytes | A0000H - A7FFFH | 32 K words | | BA21 | Н | L. | Н | L | н | * | * | * | 150000H - 15FFFFH | 64 K bytes | A8000H - AFFFFH | 32 K words | | BA22 | Н | L | Н | Н | L | * | * | * | 160000H - 16FFFFH | 64 K bytes | B0000H - B7FFFH | 32 K words | | BA23 | н | L | Н | н | н | * | - | <b>#</b> | 170000H - 17FFFFH | 64 K bytes | B8000H - BFFFFH | 32 K words | | BA24 | н | н | L | L | L | * | * | * | 180000H - 18FFFFH | 64 K bytes | C0000H - C7FFFH | 32 K words | | BA25 | Н | н | L | L | Н | * | * | * | 190000H - 19FFFFH | 64 K bytes | C8000H - CFFFFH | 32 K words | | BA26 | Н | н | L | н | L | * | * | * | 1A0000H - 1AFFFFH | 64 K bytes | D0000H - D7FFFH | 32 K words | | BA27 | Н | Н | L | н | Н | * | * | * | 180000H - 18FFFFH | 64 K bytes | D8000H - DFFFFH | 32 K words | | BA28 | Н | Н | Н | L | L | * | * | * | 1C0000H - 1CFFFFH | 64 K bytes | E0000H - E7FFFH | 32 K words | | BA29 | Н | н | н | L | Н | * | * | * | 1D0000H - 1DFFFFH | 64 K bytes | E8000H - EFFFFH | 32 K words | | BA30 | н | н | н | н | L | * | * | * | 1E0000H - 1EFFFFH | 64 K bytes | F0000H - F7FFFH | 32 K words | | BA31 | H | Н | Н | Н | Н | L | * | * | 1F0000H - 1F7FFFH | 32 K bytes | F8000H - FBFFFH | 16 K words | | BA32 | Н | Н | Н | Н | Н | Н | L | L | 1F8000H - 1F9FFFH | 8 K bytes | FC000H - FCFFFH | 4 K words | | BA33 | Н | Н | Н | Н | Н | н | L | н | 1FA000H - 1FBFFFH | 8 K bytes | FD000H - FDFFFH | 4 K words | | BA34 | Н | Н | Н | Н | Н | Н | Н | * | 1FC000H - 1FFFFFH | 16 K bytes | FE000H - FFFFFH | 8 K words | # **BLOCK ERASE ADDRESS TABLES** TH50V5F1481AASB (Bottom Boot Block) | BLOCK # | Λ19 | A18 | Δ17 | A16 | A15 | A 1 4 | A13 | A12 | BYTE MO | DE | WORD MO | DE | |---------|-----|-----|-----|-----|-----|-------|-----|-----|--------------------|------------|------------------|------------| | BLOCK # | A19 | A18 | A17 | A16 | A15 | A14 | Als | A12 | ADDRESS RANGE | SIZE | ADDRESS RANGE | SIZE | | BA0 | L | L | L | L | L | L | L | * | 000000H - 003FFFH | 16 K bytes | 00000H - 01FFFH | 8 K words | | BA1 | ı | L | ١ | Ł | L | L | Н | L | 004000H - 005FFFI1 | B K bytes | 02000H - 02FFF11 | 4 K words | | BA2 | L | L | ٦ | L | اد | L | H | н | 006000H - 007FFFH | 8 K bytes | 03000H - 03FFFH | 4 K words | | ВАЗ | ٦ | L | L | L | ١ | Ξ | * | * | 008000H - 00FFFFH | 32 K bytes | 04000H - 07FFFH | 16 K words | | BA4 | L | L | L | _ | н | * | * | * | 010000H - 01FFFFH | 64 K bytes | 08000H - 0FFFFH | 32 K words | | BA5 | L | L | Ł | н | L | * | * | * | 020000H - 02FFFFH | 64 K bytes | 10000H - 17FFFH | 32 K words | | BA6 | L | L | L | Н | Н | * | × | * | 030000H - 03FFFFH | 64 K bytes | 18000H - 1FFFFH | 32 K words | | BA7 | L | L | Н | L | L | * | * | * | 040000H - 04FFFFH | 64 K bytes | 20000H - 27FFFH | 32 K words | | BA8 | L | L | Н | L | Н | * | * | * | 050000H - 05FFFFH | 64 K bytes | 28000H - 2FFFFH | 32 K words | | BA9 | L | L | Н | H | L | * | * | * | 060000H - 06FFFFH | 64 K bytes | 30000H - 37FFFH | 32 K words | | BA10 | L | L | Н | Н | Н | * | * | * | 070000H - 07FFFFH | 64 K bytes | 38000H - 3FFFFH | 32 K words | | BA11 | L | Н | L | L | L | * | * | * | 080000H - 08FFFFH | 64 K bytes | 40000H - 47FFFH | 32 K words | | BA12 | L | Н | L | L | н | * | * | * | 090000H - 09FFFFH | 64 K bytes | 48000H - 4FFFFH | 32 K words | | BA13 | ا | Н | L | н | ı | * | * | * | 040000H - 04FFFFH | 64 K bytes | 50000H - 57FFFH | 32 K words | | BA14 | . L | Н | L | Н | н | * | * | * | OBOOOOH - OBFFFFH | 64 K bytes | 58000H - 5FFFFH | 32 K words | | BA15 | L | Н | н | L | L | * | * | * | OCOOOOH - OCFFFFH | 64 K bytes | 60000H - 67FFFH | 32 K words | | BA16 | L | н | Н | L | Н | * | * | * | ODOOOOH - ODFFFFH | 64 K bytes | 68000H - 6FFFFH | 32 K words | | BA17 | L | н | Н | н | L | * | * | * | 0E0000H - 0EFFFFH | 64 K bytes | 70000H - 77FFFH | 32 K words | | BA18 | L | н | н | н | н | • | ٠ | - | OFOOOOH - OFFFFFI | G4 K bytes | 7800011 - 7FFFFH | 32 K words | | BA19 | н | L | L | L | L | * | * | * | 100000H - 10FFFFH | 64 K bytes | 80000H - 87FFFH | 32 K words | | BA20 | Н | L | L | L | Н | * | * | * | 110000H - 11FFFFH | 64 K bytes | 88000H - 8FFFFH | 32 K words | | BA21 | н | L | L | н | L | * | * | * | 120000H - 12FFFFH | 64 K bytes | 90000 - 97FFFH | 32 K words | | BA22 | Н | L | L | н | н | * | * | * | 130000H - 13FFFFH | 64 K bytes | 98000H - 9FFFFH | 32 K words | | BA23 | Н | Ĺ | н | L | L | * | * | * | 140000H - 14FFFFH | 64 K bytes | A0000H - A7FFFH | 32 K words | | BA24 | н | L | H | L | Η | * | * | * | 150000H - 15FFFFH | 64 K bytes | A8000H - AFFFFH | 32 K words | | BA25 | н | L | Н | н | L | * | * | * | 160000H - 16FFFFH | 64 K bytes | B0000H - B7FFFH | 32 K words | | BA26 | H | L | Н | н | Н | * | * | * _ | 170000H - 17FFFFH | 64 K bytes | B8000H - BFFFFH | 32 K words | | BA27 | Н | Н | L | L | L | * | * | * | 180000H - 18FFFFH | 64 K bytes | C0000H - C7FFFH | 32 K words | | BA28 | Н | Н | L | L | Н | * | * | * | 190000H - 19FFFFH | 64 K bytes | C8000H - CFFFFH | 32 K words | | BA29 | Н | Н | L | н | L | * | * | * | 1A0000H - 1AFFFFH | 64 K bytes | D0000H - D7FFFH | 32 K words | | BA30 | Н | Н | L | Н | н | * | * | * | 1B0000H - 1BFFFFH | 64 K bytes | D8000H - DFFFFH | 32 K words | | BA31 | Н | н | Н | L | L | * | * | * | 1C0000H - 1CFFFFH | 64 K bytes | E0000H - E7FFFH | 32 K words | | BA32 | н | н | н | L | Н | * | * | * | 1D0000H - 1DFFFFH | 64 K bytes | E8000H - EFFFFH | 32 K words | | BA33 | Н | Н | Н | Н | L | * | * | * | 1E0000H - 1EFFFFH | 64 K bytes | F0000H - F7FFFH | 32 K words | | BA34 | Н | Н | Н | Н | Н | * | * | * | 1F0000H - 1FFFFFH | 64 K bytes | F8000H - FFFFFH | 32 K words | # ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RANGE | UNIT | |-------------------|-------------------------------------------|-----------------|-------| | vcc | VCCs/ VCCf Supply | -0.3 to 4.6 | V | | V <sub>IN</sub> | Input Voltage (See Note 1) | -0.3 to 4.6 | v | | V <sub>I/O</sub> | Input/Output Voltage | -0.5 to VCC+0.5 | V | | TOPR | Operating Temperature | -20 to 85 | °C | | PD | Power Dissipation | 0.6 | w | | TSOLDER | Soldering Temperature (10s) | 260 | °C | | loshort | Output Short Circuit Current (See Note 2) | 100 | mA | | NEW | Erase/Program Cycling Capability | 100,000 | Cycle | | T <sub>STRG</sub> | Storage Temperature | -55 to 125 | °C | Note) - 1) -2V (Pulse width of 20ns Max) - 2) Output shorted for no more than one second. No more than one output should be shorted at a time. #### HARDWARE STATUS FLAGS | | STATUS | DQ7 | DQ6 | DQ5 | DQ3 | RY/BY | |-------------|------------------------------|-----|--------|-----|-----|-------| | | Auto Programming | DQ7 | Toggle | 0 | 0 | 0 | | In Progress | Auto Erase (Erase Hold Time) | 0 | Toggle | 0 | 0 | 0 | | | Auto Erase | 0 | Toggle | 0 | 1 | 0 | | Exceeded | Auto Programming | DQ7 | Toggle | 1 | 1 | 0 | | Time Limits | Auto Erase | 0 | Toggle | 1 | 1 | 0 | Notes: 1. DQ outputs cell data and RY/BY outputs '1' when the operation has completed. 2. DQ0, DQ1, DQ2 are reserved for future use. 3. DQ8 to DQ15: Output '0' or '1' in Word mode. 4. DQ0 to DQ2, DQ4: Output '0'. # <u>DC RECOMMENDED OPERATING CONDITIONS</u> ( $Ta = -20^{\circ}$ to 85°C) | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |-------------------------------------|------------------------------------|------|-----|-----------------------------------------------------|------| | V <sub>CCs</sub> / V <sub>CCf</sub> | V <sub>CC</sub> Supply Voltage | 2.7 | _ | 3.6 | ٧ | | V <sub>IH</sub> | Input High Level Voltage | 2.2 | _ | V <sub>CCs</sub> + 0.3 or<br>V <sub>CCf</sub> + 0.3 | ٧ | | V <sub>IL</sub> | Input Low Level Voltage (See Note) | -0.3 | _ | 0.6 | ٧ | | V <sub>DH</sub> | Data Retention Voltage for SRAM | 1.5 | _ | 3.6 | ٧ | | V <sub>LKO</sub> | FLASH Low Lock Voltage | _ | | 2.5 | ٧ | Note) -2V (Pulse width of 20ns Max) # CAPACITANCE (Ta = $25^{\circ}$ C, f = 1MHz) | SYMBOL | PARAMETER | CONDITION | MIN | ТҮР | MAX | UNIT | |------------------|--------------------|------------------------|-----|-----|-------|------| | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = GND | _ | | T.B.D | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>QUT</sub> = GND | _ | _ | T.B.D | рF | Note) This parameter is periodically sampled and is not 100% tested. # DC CHARACTERISTICS (Ta = $-20^{\circ}$ to 85°C, $V_{CCs}/V_{CCf} = 2.7$ to 3.6V) | SYMBOL | PARAMETER | | CONDITION | | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------|--------------|------|----------|----------| | I <sub>IL</sub> | Input Leakage Current | $V_{IN} = 0V$ to $V_{CC}$ | | | - | _ | ±1.0 | μΑ | | Isoh | SRAM Output High current | V <sub>OH</sub> = V <sub>CCs</sub> 0.5\ | / | | -0.5 | - | - | mA | | ISOL | SRAM Output Low Current | V <sub>OL</sub> = 0.4V | | | 2.1 | - | _ | mA | | I <sub>FOH1</sub> | FLASH Output High Current (TTL) | $V_{OH} = 2.4V$ | | | -0.4 | _ | - | mA | | I <sub>FOH2</sub> | FLASH Output High Current (CMOS) | $V_{OH} = V_{CCf} \times 0.85$ $V_{OH} = V_{CCf} - 0.4V$ | | | -2.5<br>-100 | - | <b>-</b> | mA<br>μΔ | | I <sub>FOL</sub> | FLASH Output Low Current | $V_{OL} = 0.4V$ | | | 4.0 | | <u> </u> | mA | | ILO | Output Leakage Current | V <sub>OUT</sub> = 0V to V <sub>CC</sub> | , <del>OE</del> = V <sub>IH</sub> | | _ | - | ±1.0 | μА | | lcco1 | FLASH Average Read Current | CEF = V <sub>IL</sub> , OF = V <sub>IH</sub><br>I <sub>OUT</sub> = 0mA, t <sub>CYCLE</sub> = t <sub>RC</sub> (min) | | | - | - | 30 | mA | | lcco2 | FLASH Average Program/Erase Current | CEF = V <sub>IL</sub> , OE = V <sub>IH</sub> , I <sub>OUT</sub> = 0mA | | | - | - | 40 | mA | | <b>І</b> ССО3 | | $I_{OUT} = 0 \text{mA}$ $t_{CYCL}$ $\overline{CE1S} = 0.2 \text{V}, \overline{OE} = \text{V}_{CCs} = 0.2 \text{V}$ $t_{CYCL}$ | | $t_{CYCLE} = t_{RC}$ $t_{CYCLE} = 1MHz$ | - | - | 50<br>12 | mA | | Icco4 | SRAM Average Operating Current | | | t <sub>CYCLE</sub> = t <sub>RC</sub><br>t <sub>CYCLE</sub> = 1MHz | - | - | 45<br>6 | mA | | I <sub>CCS1</sub> | | CEF = VIH, RESET: | = V <sub>IH</sub> or RESET | | - | _ | 250 | μА | | I <sub>CCS2</sub> | FLASH Standby Current | CEF = RESET = Vcc | | | _ | _ | 5 | μА | | I <sub>CCS3</sub> | | CE1S = VIH or CE | 2S = V <sub>IL</sub> | | - | _ | 2 | mA | | | | | | Ta = 25°C | - | 0.01 | 0.5 | | | | | | $V_{CCs} = 3.0V$ | Ta = -20° to 40°C | - | - | 1 | | | | SDARA Standby Surrent | CE1S = V <sub>CCs</sub> 0.2V | 1 | Ta = -20° to 85°C | - | _ | 5 | | | CCS4 | SRAM Standby Current | or CE2S = 0.2V | V <sub>CCs</sub> = 3V±10% | Ta = 25°C | _ | _ | 0.6 | μΑ | | | | (See Note) | | Ta = -20° to 85°C | - | - | 6 | | | | | | | Ta = 25°C | - | _ | 0.7 | | | | | | | Ta = -20° to 85°C | _ | _ | 7 | | Note) In standby mode with $\overline{CE1S}{\ge}V_{CCs}-0.2V,$ these limits are assured for the condition CE2S ${\ge}V_{CCs}-0.2V$ or CE2S ${\le}0.2V.$ # AC CHARACTERISTICS(SRAM) (Ta = $-20^{\circ}$ to 85°C, $V_{CCs}$ = 2.7 to 3.6V) READ CYCLE | SYMBOL | PARAMETER | MIN | MAX | UNIT | |------------------|-----------------------------------------|-----|-----|------| | t <sub>RC</sub> | Read Cycle Time | 100 | _ | | | tACC | Address Access Time | _ | 100 | | | t <sub>CO1</sub> | Chip Enable (CE1S) Access Time | _ | 100 | | | t <sub>CO2</sub> | Chip Enable (CE2S) Access Time | _ | 100 | | | t <sub>OE</sub> | Output Enable Access Time | _ | 50 | | | t <sub>BA</sub> | Data Byte Control Access Time | _ | 50 | ] | | t <sub>COE</sub> | Chip Enable Low to Output Active | 5 | | ns | | toee | Output Enable Low to Output Active | 0 | *** | | | t <sub>BE</sub> | Data Byte Control Low to Output Active | 0 | _ | | | top | Chip Enable High to Output High-Z | | 40 | | | topo | Output Enable High to Output High-Z | - | 40 | | | t <sub>BD</sub> | Data Byte Control High to Output High-Z | _ | 40 | | | tон | Output Data Hold Time | 10 | | | | tccr | CE Recovery Time | 0 | _ | ] | #### WRITE CYCLE | SYMBOL | PARAMETER | MIN | MAX | UNIT | |------------------|-----------------------------------|-----|--------------|------| | t <sub>WC</sub> | Write Cycle Time | 100 | _ | | | twr | Write Pulse Width | 60 | _ | | | t <sub>CW</sub> | Chip Enable to End of Write | 80 | _ | | | t <sub>BW</sub> | Data Byte Control to End of Write | 60 | _ | | | t <sub>A</sub> s | Address Setup Time | 0 | _ | ns | | twr | Write Recovery Time | 0 | _ | 1"3 | | topw | WE Low to Output High-Z | - | 40 | | | <sup>t</sup> OEW | WE High to Output Active | 0 | <del>-</del> | ] | | t <sub>DS</sub> | Data Setup Time | 40 | _ | | | t <sub>DH</sub> | Data Hold Time | 0 | | | # **AC TEST CONDITIONS** | PARAMETER | CONDITION | |---------------------------------------------|------------------------| | Input Pulse Level | 2.4V / 0.4V | | Input Pulse Rise and Fall Time (10% to 90%) | 5ns | | Timing measurement Reference Level (Input) | 1.5V / 1.5V | | Timing measurement Reference Level (Output) | 1.5V / 1.5V | | Output Load | CL (100pF) + 1TTL Gate | # <u>AC CHARACTERISTICS(FLASH)</u> ( $Ta = -20^{\circ}$ to 85°C, $V_{CCf} = 2.7$ to 3.6V) | SYMBOL | PARAMETER | MIN | MAX | UNIT | |--------------------|-----------------------------------------------|----------------|--------------------------------------------------|---------------------------------------| | t <sub>RC</sub> | Read Cycle Time | 100 | _ | ns | | t <sub>ACC</sub> | Address Access Time | _ | 100 | ns | | t <sub>CE</sub> | CEF Access Time | _ | 100 | ns | | t <sub>OE</sub> | OE Access Time | _ | 40 | ns | | t <sub>CEE</sub> | CEF to Output Low-Z | 0 | <u> </u> | ns | | toee | OE to Output Low-Z | 0 | _ | ns | | t <sub>OEH</sub> | OE Hold Time (Read) | 0 | _ | ns | | t <sub>OH</sub> | Output Data Hold Time | 0 | _ | ns | | t <sub>DF1</sub> | CEF to Output High-Z | | 30 | ns | | t <sub>DF2</sub> | OE to Output High-Z | _ | 30 | ns | | t <sub>CMD</sub> | Command Write Cycle Time | 100 | _ | ns | | tas | Address Setup Time | 0 | _ | ns | | t <sub>AH</sub> | Address Hold Time | 50 | _ | ns | | t <sub>DS</sub> | Data Setup Time | 50 | _ | ns | | t <sub>DH</sub> | Data Hold Time | 0 | _ | ns | | | WE Low Level Hold Time (WE Control) | 50 | | ns | | t <sub>WELH</sub> | WE High Level Hold Time (WE Control) | 20 | | ns | | <sup>T</sup> WEHH | CEF Setup Time to WE Active (WE Control) | 1 0 | | ns | | <sup>†</sup> CES | CEF Hold Time from WE High Level (WE Control) | | _ | ns | | t <sub>CEH</sub> | CEF Low Level Hold Time (CEF Control) | 50 | | ns | | <sup>t</sup> CELH | CEF High Level Hold Time (CEF Control) | 20 | <del> _</del> | ns | | <sup>‡</sup> CEHH | WE Setup Time to CEF Active (CEF Control) | 0 | | · · · · · · · · · · · · · · · · · · · | | t <sub>WES</sub> | WE Hold Time from High Level (CEF Control) | 0 | | ns | | TWEH | | <del> 0</del> | | | | t <sub>OES</sub> | OE Setup to WE Active | | | ns | | t <sub>OEHP</sub> | OE Hold Time (Toggle / Data Polling) | 10<br>20 | <del> </del> | ns | | TOEHT | OE High Level Hold Time (Toggle) | | 7600 | ns | | tppW | Auto Program Time | 16 * | 3600 | μς | | t <sub>PCEW</sub> | Auto Chip Erase Time | 50 * | | \$ | | TPBEW | Auto Block Erase Time | 1.5 * | 15 | \$ | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | 500 | _ | μ\$ | | t <sub>BUSY</sub> | Program / Erase Valid to RY / BY Delay | 40 | _ | ns | | t <sub>RP</sub> | RESET Low Level Hold Time | 500 | | ns | | t <sub>READY</sub> | RESET Low Level to Read Mode | | 20 | μs | | t <sub>RB</sub> | RY/BY Recovery Time | 0 | | ns | | t <sub>RH</sub> | RESET Recovery Time | 500 | | ns | | t <sub>VPH</sub> | OE Hold Time (Block Protect) | 8 | | μs | | t <sub>PPLH</sub> | WE Low Level Hold Time (Block Protect) | 100 | _ | μs | | t <sub>PAS</sub> | Protect Address Setup Time | 0 | | ns | | t <sub>PAH</sub> | Protect Address Hold Time | 0 | <del>-</del> | ns | | t <sub>CESP</sub> | CEF Setup Time (Block Protect) | 4 | _ | μς | | tCEHP | CEF Hold Time (Block Protect) | 8 | _ | μς | | tsus | Suspend Command to Suspend Mode | _ | 15 | μs | | tres | Resume Command to Erase Mode | _ | 1 | μ\$ | | t <sub>CCR</sub> | CE Recovery Time | 0 | _ | ns | <sup>\* :</sup> Typ #### **FUNCTION MODE for FLASH** #### Read Mode When the device is set to Read mode, it acts as an asynchronous ROM with an access time of 100 ns. The device is set to Read mode at power-on or when an Auto-Program/Erase operation completes. A software or hardware reset is necessary to return the device to Read mode when an Auto Program/Erase operation fails. #### Standby Mode There are two methods of entering Standby mode: the first involves using both CEF and RESET and the second using only RESET. The first method involves using $\overline{\text{CEF}}$ and $\overline{\text{RESET}}$ for mode control. If $V_{CCf} \pm 0.2 \text{ V}$ (CMOS level) is applied to $\overline{\text{CEF}}$ and $\overline{\text{RESET}}$ when the device is operating in Read mode, the current is reduced below 5 $\mu$ A. Similarly, if $V_{IH}$ (TTL level) is applied to $\overline{\text{CEF}}$ and $\overline{\text{RESET}}$ , the current is reduced below 250 $\mu$ A. When using $\overline{\text{CEF}}$ for control, make sure that the device is operating in Read mode; otherwise, it is not possible to enter Standby mode. The second method involves using only RESET for mode control. If $V_{SS}\pm 0.2$ V (CMOS level) is applied to RESET when the device is operating in Read mode, the current is reduced below 5 $\mu$ A. Similarly, if $V_{IL}$ (TTL level) is applied to RESET, the current is reduced below 250 $\mu$ A. The difference the control method using CEF described above, is that if $V_{IL}$ is applied to RESET when the device is operating in any mode other than Read mode, it enters Standby mode after stopping the operating which is currently being executed. This is a hardware reset and is described later. In standby mode, DQ is put in high-impedance state. #### Command Write The TH50VSF1480/1481AASB utilizes the JEDEC command control standard for a single power supply E<sup>2</sup>PROM. A command is executed by inputting an address and data into the Command register. The command is entered by a WE Control Write (WE pulse with $\overline{CEF} = V_{IL}$ and $\overline{OE} = V_{IH}$ ) or a $\overline{CEF}$ Control Write ( $\overline{CEF}$ pulse with $\overline{WE} = V_{IL}$ and $\overline{OE} = V_{IH}$ ). The address is latched on the falling edge of either $\overline{WE}$ or $\overline{CEF}$ . The data is latched on the rising edge of either $\overline{WE}$ or $\overline{CEF}$ . DQ0 to 7 are valid for data input and DQ8 to 15 are ignored. A command is when the Reset command is input. The device then enters Read Mode. When an undefined command is input, the Command register is reset and the device enters Read mode. #### RESET (Software Reset) The device does not enter Read mode automatically when a command such as Auto Program / Erase or ID Read is not correctly executed (for example, if Program or Erase fails). The Reset or Read Command is necessary to return the device to Read mode. The Reset and Read commands must also be used to reset the Command register. #### RESET (Hardware Reset) A hardware reset is used for aborting Auto mode operations such as Auto Program/Erase and for resetting the operation mode. The device enters Read mode 20 µs after a 500ns low level input pulse to the RESET pin. Data may be corrupted if the device is reset during an auto mode operation. After a hardware reset the device enters Read mode when $\overline{RESET} = V_{IH}$ and Standby mode when $\overline{RESET} = V_{IL}$ . The DQ pins are High-Impedance when $\overline{RESET} = V_{IL}$ . The Read operation sequence and input of any command are allowed after the device enters Read mode. #### ID Read Mode The ID Read mode is used to establish the device type. The ID Read mode is set either from the Command mode by inputting a 90H command. When A0, A1 and A6 = $V_{IL}$ , the data that is read is the manufacturer code (0098H). When A0 = $V_{IH}$ and A1 and A6 = $V_{IL}$ , the data that is read is the device code (TH50VSF1480AASB: 00C2h / TH50VSF1481AASB: 0043h). The access time for an ID Read is the same as that of a normal Read operation. DQ8 to DQ15 are in High-Impedance state in Byte mode. #### Auto Program Mode The TH50VSF1480/1481AASB can be programmed in either byte or word units. The Auto Program mode is set using the Program command. The program address is latched on the falling edge of the WE signal and data is latched on the rising edge of the fourth bus cycle. Auto programming starts on the rising edge of the WE signal in the fourth bus cycle. The Program and Program Verify commands are automatically executed by the chip. The device status during programming is determined from the Hardware Sequence flag. Programming of a protected block is ignored. The device enters Read mode 3 µs after the rising edge of the WE signal in the fourth bus cycle. The device allows the programming of memory cells from 1 to 0. The programming of Memory cells from 0 to 1 will fail. A cell must be erased to turn it from 0 to 1. If an Auto Program operation fails, the device remains in programming state and does not automatically return to Read mode. The device status can be determined from the setting of the Hardware Sequence flag. Either a Reset command or a hardware reset is necessary to return the device to Read mode after a failure. If a programming operation fails, please do not try to use the block which contains the address to which data could not be programmed. #### Auto Chip Erase Mode The Auto Chip Erase mode is set using the Chip Erase command. The Auto Chip Erase operation starts on the rising edge of WE in the sixth bus cycle. All memory cells are automatically preprogrammed to 0, erased and verified as erased by the chip. The device status is determined from the Hardware Sequence flag. Command inputs are ignored during an Auto Chip Erase. The hardware reset allows interruption of an Auto Chip Erase operation. The Auto Chip Erase operation does not complete correctly when interrupted. Hence a further Erase operation is necessary. An attempt to erase a protected block is ignored. If all blocks are protected, the Auto Erase operation will not be executed and the device will enter Read mode 100 µs after the rising edge of the WE signal in the sixth bus cycle. If an Auto Chip Erase operation fails, the device remains in, erasing state and does not return to Read mode. The device status is determined from the Hardware Sequence flag. Either a Reset command or a hardware reset is necessary to return the device to Read mode after a failure. #### Auto Block / Multi Block Erase Mode The Auto Block and Multi Block Erase modes are set using the Block Erase command. The block address is latched on the falling edge of the WE signal in the sixth bus cycle. The Block Erase starts as soon as the hold time has elapsed after the rising edge of the WE signal. All memory cells in the selected block are automatically programmed to 0, erased and verified as erased by the chip. The Multi Block Erase operation allows erasing of multiple blocks. Any additional block addresses or Multi Block Erase commands must be input within the Erase Hold Time - that is, within 50 µs of any WE signal rising edge. The device status can be determined from the setting of the Hardware Sequence flag. Commands (except Erase Suspend) are ignored during a Block/Multi Block Erase operation. The operation can be aborted by a hardware reset. The Auto Erase operation does not complete correctly when aborted, therefore, a further Erase operation is necessary. An attempt to erase a protected block is ignored. If all the selected blocks are protected, the Auto Erase operation is not executed and the device returns to Read mode 100 $\mu$ s after the rising edge of the WE signal in the last bus cycle. If an Auto Erase operation fails, the device remains in erasing state and does not return to Read mode. The device status is determined from the Hardware Sequence flag. Either a Reset command or a hardware reset is necessary to return the device to Read mode after a failure. #### Erase Suspend/Resume Mode The Erase Suspend mode is used to read data from a block not selected for erasing. The Erase Suspend command is allowed during a Block Erase operation or during the Block Erase Hold Time; it is ignored in other operation modes. A Block Erase operation is also suspended if the Suspend command is input during the Block Erase Hold Time. The device is reset if any command other than Suspend is input. The suspended device recognizes only Read and Resume commands. The device enters Suspend mode 15 µs after the Erase Suspend command is input. The device then enters a pseudo-Read Mode. Data can be read out from an unselected block but is invalid if the address is set to a block selected for erasing. The device status can be determined from the Hardware Sequence flag. DQ6 (the toggle bit) stops toggling and RY/BY outputs 1 once the device is set to pseudo-Read mode. The host processor must track the current device mode since there is no way of telling whether the device is in pseudo-or ordinary Read mode. The device remains in pseudo-Read mode even if a Suspend command is input. The device restarts the Block Erase operation after receiving a Resume command. The device returns to the status in which the Suspend command was input. The DQ6 output toggles and RV/RV outputs a 0. #### Block Protect The TH50VSF1480/1481AASB has a block Protection feature to prevent programing and erasing of protected blocks. The initial device is shipped with all blocks unprotected. A block can also be protected using a software command. Block protection is executed by setting the $\overline{\text{WE}}$ signal to Low for tpplh while $\overline{\text{CEF}} = V_{\text{IL}}$ . After the command input in the sixth bus cycle A12 to A19 = the block address. Block protection can be verified using the Verify Block Protect command. #### Verify Block Protect The Verify Block Protect command is used to check whether a block is protected or unprotected. In Word mode 0001h is output when the block is protected and 0000h is output when it is unprotected. DQ8 to DQ15 are in High-Impedance state in Byte mode. A Verify Block Protection can also be enabled by using a software command. #### HARDWARE SEQUENCE FLAG for FLASH The TH50VSF1480/1481AASB has a Hardware Sequence flag which allows the device status to be determined during Auto operation. The output data is read out with the same timing as Read mode at $\overline{\text{CEF}} = \overline{\text{OE}} = V_{\text{IL}}$ . RY/BY outputs either High or Low. The device re-enters the Read mode automatically after Auto operation has completed successfully. The device status is read out from the Hardware Sequence flag and the operation result is verified by comparing the read-out data to the original data. #### DQ7 (DATA Polling) The device status can be determined using the data polling function during an Auto Program or Auto Erase operation. DATA polling begins on the rising edge of WE in the last bus cycle. In an Auto Program operation, DQ7 outputs inverted data during the programming operation and outputs real data after programming has finished. In an Auto Erase operation, DQ7 outputs 0 during the Erase operation and outputs 1 when the Erase operation has finished. If an Auto Program or Auto Erase operation fails, DQ7 simply outputs the data. The latched address is reset after an operation has finished. The polling data is asynchronous with the $\overline{OE}$ signal. #### DQ6 (Toggle Bit) The device status can be determined by the Toggle Bit function during an Auto Program or Auto Erase operation. The Toggle bit begins toggling on the rising edge of $\overline{WE}$ in the last bus cycle. DQ6 alternately outputs a 0 or a 1 for each attempt ( $\overline{OE}$ access) while $\overline{CEF} = V_{IL}$ while the device is busy. When the internal operation has been completed, toggling stops and valid memory cell data can be read by subsequent reading. If the operation failed, the DQ6 output toggles. DQ6 toggles for around 3 µs when an attempt is made to execute an Auto Program operation on a protected block. It then stops toggling. DQ6 toggles for around 100 µs when an attempt is made to execute an Auto Erase operation on a protected block. It then stops toggling. After toggling stops the device returns to Read mode. #### DQ5 (Internal Time-out) DQ5 outputs a 1 when the Internal Timer has timed out during a Program or Erase operation. This indicates that the operation has not completed within the allotted time. An attempt to program 1 into a cell containing 0 will fail (see Auto Program mode). DQ5 outputs 1 in this case. Either a hardware reset or a software Reset command is required to put the device into Read mode. #### DQ3 (Block Erase Timer) The Block Erase operation starts 50 µs (Erase Hold Time) after the rising edge of WE in the last command cycle. DQ3 outputs a 0 during the Block Erase Hold Time and a 1 when the Erase operation starts. Additional Block Erase commands can only be accepted during this Block Erase Hold Time. Each Block Erase command received within this hold time resets the timer, allowing additional blocks to be marked for erasing. DQ3 outputs a 1 if the Program or Erase operation fails. #### RY/BY (READY/BUSY) TH50VSF1480/1481AASB has a RY/BY signal to indicate the device status to the host processor. A 0 (Busy state) indicates that an Auto Program or Auto Erase operation is in progress. A 1 (Ready state) indicates that the operation has finished and that the device can accept a new command. The RY/BY signal outputs a 0 when an operation has failed. The RY/BY signal outputs a 0 after the rising edge of WE in the last command cycle of a Program operation and during the Erase Hold Time after the last command cycle of an Erase operation. During an Auto Block Erase operation, commands other than Erase Suspend are ignored. The RY/ $\overline{BY}$ signal outputs a 1 during an Erase Suspend operation. The output buffer for the RY/ $\overline{BY}$ pin is an open drain type circuit, allowing a wired—OR connection. A pull-up resistor needs to be inserted between $V_{CCf}$ and the RY/ $\overline{BY}$ pin. #### DATA PROTECTION The TH50VSF1480/1481AASB utilizes a JEDEC standard command sequence which protects data against accidental alteration due to noise. #### VCCf Lock-out Voltage The device is reset when $V_{CCf}$ is less than $V_{LKO}$ to protect memory cell data against $V_{CCf}$ noise, and during power-up and power-down. An Auto Program or Erase operation stops when $V_{CCf}$ drops below $V_{LKO}$ . An Erase Suspend operation is reset and an Erase operation stops if the device is in Suspend mode. An operation will not complete correctly if it is interrupted by $V_{CCf}$ Lock-out. #### WE Glitch Pulses Glitches must be suppressed (to less than 5 ns) in order for operation to proceed smoothly. #### Protection at Power-on A command is not recognized on the rising edge of $\overline{WE}$ if $V_{CCf}$ rises from 0 V to the operating voltage while $WE = V_{IL}$ , $CEF = V_{IL}$ and $\overline{OE} = V_{IH}$ . In this case the device is reset and enters Read mode. # **TIMING DIAGRAM** # FLASH Read/ID Read Cycle #### SRAM Read Cycle (See Note 1) # SRAM Write Cycle 2(See Note 4) (CE1S Controlled) SRAM Write Cycle 3(See Note 4) (CE2S Controlled) # SRAM Write Cycle 4(See Note 4) (UB, LB Controlled) #### FLASH Auto Program Cycle (CEF Control) # FLASH Auto Chip Erase / Auto Block Erase Cycle (CEF Control) #### FLASH Auto Program Cycle (WE Contorlled) # FLASH Auto Chip Erase / Auto Block Erase Cycle (WE Controlled) # FLASH DATA Polling during Program / Erase Cycle #### FLASH Toggle Bit during Program / Erase Cycle Notes: Word mode address shown PA: Program address BA: Block address # FLASH RY/BY during Auto Program/Erase Cycle ### FLASH Hardware Reset Cycle # FLASH Read after RESET BA: Block Address \* : 0001h indicates that block is protected. #### NOTE: - (1) WE remains HIGH for the read cycle. - (2) If CE1S goes LOW (or CE2S goes HIGH) coincident with or after WE goes LOW, the output will remain at high impedance. - (3) If CEIS goes HIGH (or CE2S goes LOW) coincident with or before WE goes HIGH, the output will remain at high impedance. - (4) If OE is HIGH during the write cycle, the outputs will remain at high impedance. - (5) Because DQ signals may be in the output state at this time, input signals of reverse polarity must not be applied. - (6) DOUT6 stop toggling when the last command has completed. | CDARA DATA | DETENTION | CHADACTERICTICS | /Ta 20 | O AA OFOC | |------------|-----------|-----------------|-------------|------------| | SKAW DATA | RETENTION | CHARACTERISTICS | 1 1 a = -20 | - 10 02-01 | | SYMBOL | PARAMETER | | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------|------------------------|----------------------------|-----|-----|------| | VDH | Data Retention Supply Voltage for SRAM | | 1.5 | _ | 3.6 | ٧ | | 1 | CDANA Chandles Comment | V <sub>DH</sub> = 3.0V | _ | _ | 5 | μА | | ICCS4 | SRAM Standby Current | V <sub>DH</sub> = 3.6V | _ | | 7 | | | t <sub>CDR</sub> | Chip Deselect to Data Retention Mode Time | | 0 | | _ | nS | | t <sub>R</sub> | Recovery Time | | t <sub>RC</sub> (See Note) | - | _ | nS | Note: Read cycle time #### CE1S Controlled Data Retention Mode (See Note 1) #### CE2S Controlled Data Retention Mode (See Note 3) NOTE: 1) In $\overline{CE1S}$ controlled data retention mode, minimum standby current mode is entered when $CE2S \leq 0.2V$ or $CE2S \geq V_{CCs} - 0.2V$ . - 2) When $\overline{CE1S}$ is operating at the $V_{IH}$ level (2.2V), the SRAM standby current is given by $I_{CCS3}$ during the transition of $V_{CCs}$ from 3.6 to 2.4V. - 3) In CE2S controlled data retention mode, minimum standby current mode is entered when CE2S≤0.2V. # FLOW CHART for FLASH #### Auto Program Auto Program Command Sequence (Address / Command) Note: Word mode command sequence is shown. #### Auto Erase Note: Word mode command sequence is shown. #### Block Protect (Software) BA: Block Address #### DQ 7 DATA Polling VA Byte address for programming. Any of the addresses within the block being erased during a block erase operation. Don't care during chip erase operation. 1) DQ7 must be rechecked even if DQ5 = "1" because DQ7 may change at the same time as DQ5. Note #### DQ 6 Toggle Bit VA Byte address for programming. Any of the addresses within the block being erased during a block erase operation. Don't care during chip erase operation. Any address not within the current block during an Erase Suspend operation. Note: 1) DQ 6 must be rechecked even if DQ 5 = "1" because DQ 6 may stop toggling at the same time that DQ5 changes to "1". # **OUTLINE DRAWING (P-LFBGA65-1209-0.80A3)** **TENTATIVE** Weight: 0.31g (typ) #### NOTE 1. All Dimensions are mm. 2. Unless otherwide specified all tolerance are $\pm 0.05$ mm.