**TENTATIVE** TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS 4M (512 K $\times$ 8 / 256 K $\times$ 16) BIT CMOS FLASH MEMORY #### DESCRIPTION The TC58FVT400/B400 is a 4,194,304-bits, 3.0 Volt-only Electrically Erasable and Programmable Flash memory organized as 524,288 words × 8 bits or 262,144 words × 16 bits. The TC58FVT400/B400 features commands for read, program and erase operations to allow easy interfacing to microprocessors. The commands are based on the JEDEC standard. The program and erase operations are automatically executed in the chip. The device has chip, block and multi-block erase The TČ58FVT400/B400 is available in either a 44-pin plastic SOP or 48-pin TSOP package to suit a variety of design applications. ### **FEATURES** - Power Supply $V_{DD} = 2.7 V$ to 3.6 V - Organization $512 \text{ K} \times 8 \text{ bits} / 256 \text{ K} \times 16 \text{ bits}$ - Modes Auto Program, Auto Chip Erase Auto Block Erase, Auto Multiple Block Erase Erase Suspend/Resume, Block Protection - Data Polling/Toggle Bit Block Erase Architecture 1 × 16 K byte / 2 × 8 K byte / 1 × 32 K byte / 7 × 64 K byte Book Block Architecture - TC58FVT400F/FT ---- Top Boot Block TC58FVB400F/FT --- Bottom Boot Block - Mode Control - Compatible with JEDEC standard command - Erase/Program Cycles 10<sup>5</sup> Cycles Typ. - Access Time Power Dissipation (Standby TTL level) (Standby CMOS level) $250 \mu A$ $10 \,\mu\text{A}$ 30 mA (Read Operating) (Program/Erase Operating) $40 \, \mathrm{mA}$ Package TC58FVT400F/B400F : SOP44 - P - 600 - 1.27 TC58FVT400FT/B400FT: TSOP48 - P - 1220 - 0.50 (Weight: 0.53 g Typ.) ### PIN ASSIGNMENT (TOP VIEW) | NC 1<br>RDY/BSY 2<br>A17 4<br>A6 5<br>A5 6<br>A4 7<br>A3 8<br>A2 9<br>A1 10<br>A0 11<br>CE 12<br>Vss 13<br>OE 14<br>DQ 0 15<br>DQ 8 16<br>DQ 1 17<br>DQ 9 18<br>DQ 2 19<br>DQ 10 20<br>DQ 3 21<br>DQ 11 22 | 44 RESET<br>43 WE<br>42 A8<br>41 A9<br>40 A10<br>39 A11<br>38 A12<br>37 A13<br>36 A14<br>35 A15<br>34 A16<br>33 BYTE<br>32 Vss<br>31 DQ 15/A-1<br>30 DQ 7<br>29 DQ 14<br>28 DQ 6<br>27 DQ 13<br>26 DQ 5<br>25 DQ 12<br>24 DQ 4<br>23 VDD | A15 | 48 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------| | TC58FVT400F/E | | TC58FVT400FT | /B400FT (TSOP) | # PIN NAMES | A0 to A17 | Address Input | | | |-----------------|--------------------------------|--|--| | DQ0 to DQ14 | Data Input/Output | | | | DQ15/A-1 | Output (Input) / Address Input | | | | CE | Chip Enable Input | | | | ŌĒ | Output Enable Input | | | | BYTE | Word / Byte Select Input | | | | WE | Write Enable Input | | | | RDY/BSY | Ready/Busy Output | | | | RESET | Hardware Reset Input | | | | NC | No Connection | | | | $V_{DD}$ | Power Supply | | | | V <sub>SS</sub> | Ground | | | - TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. - The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ### **BLOCK DIAGRAM** # **MODE SELECTION** | | | | | | | | | | BYTE MODE | WORD MODE | |-----------------------------|----|-----------------|----|-----------------|----|----|----|----------|---------------|-------------| | MODE | CE | ŌĒ | WE | A9 | A6 | A1 | A0 | RESET | DQ0 to DQ7 1) | DQ0 to DQ15 | | Read | L | L | Н | Α9 | Α6 | A1 | Α0 | Н | Dout | Dout | | ID Read (Manufacturer Code) | L | L | Н | V <sub>ID</sub> | L | L | L | Н | Code | Code | | ID Read (Device Code) | L | L | Н | V <sub>ID</sub> | L | L | Н | Н | Code | Code | | Standby | Н | * | * | * | * | * | * | Н | High - Z | High - Z | | Output Disable | * | Н | Н | * | * | * | * | * | High - Z | High - Z | | Write | L | Н | L | Α9 | A6 | A1 | Α0 | Н | Din | Din | | Block Protect | L | V <sub>ID</sub> | L | V <sub>ID</sub> | L | Н | L | Н | * | * | | Verify Block Protect | L | L | Н | V <sub>ID</sub> | L | Н | L | Н | Code | Code | | Temporary Block Unprotect | * | * | * | * | * | * | * | $V_{ID}$ | * | * | | Hardware Reset/Standby | * | * | * | * | * | * | * | L | High - Z | High - Z | Notes : \*: $V_{IH}$ or $V_{IL}$ 1) DQ8 to DQ15 is High-Z at Byte Mode # **ID CODE TABLE** | ТҮРЕ | | A18 to A12 | A6 | A1 | A0 | CODE (HEX) 1) | |-------------------|---------------------|------------|-----------------|-----------------|-----------------|--------------------| | Manufacturer Code | | * | V <sub>IL</sub> | $V_{IL}$ | V <sub>IL</sub> | 00 <b>98</b> h | | Device | Device TC58FVT400 | | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | 00CDh | | Code | TC58FVB400 | * | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 004Ch | | Verfy | Verfy Block Protect | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Data <sup>3)</sup> | Notes : $\star$ : $V_{IH}$ or $V_{IL}$ 1) DQ8 to DQ15 is High-Z at Byte Mode 2) BA: Block Address 3) 0001h - Protected Block0000h - Unprotected Block $\overline{\text{BYTE}} = V_{\text{IL}}$ for BYTE MODE $\overline{\text{BYTE}} = V_{\text{IH}}$ for WORD MODE ### **COMMAND SEQUENCE** | COMMAN<br>SEQUENC | | BUS<br>WRITE<br>CYCLES | FIRST BUS<br>WRITE CYCLE | | SECOND BUS<br>WRITE CYCLE | | THIRD BUS<br>WRITE CYCLE | | FOURT<br>READ/WR | H BUS<br>ITE CYCLE | FIFTH I | | SIXTH<br>WRITE C | | |---------------------------|-------------------------------------------|------------------------|--------------------------|-----------------------------------------------------|---------------------------|------|--------------------------|------|------------------|--------------------|---------|------|------------------|------| | | | REQ'D | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | | Read / Reset | | 1 | XXXXh | F0h | | | | | | | | | | | | Read / Reset | Word | 3 | 5555h | AAh | 2AAAh | 55h | 5555h | F0h | RA 1) | RD <sup>2)</sup> | | | | | | | Byte | | AAAAh | | 5555h | | AAAAh | | | | | | | | | ID Read /<br>Verify Block | Word | 3 | 5555h | AAh | 2AAAh | 55h | 5555h | 90h | IA 3) | ID 4) | | | | | | Protect | Byte | | AAAAh | | 5555h | | AAAAh | | | | | | | | | Auto | Word | 4 | 5555h | AAh | 2AAAh | 55h | 5555h | A0h | PA <sup>5)</sup> | PD <sup>6)</sup> | | | | | | Program | Byte | | AAAAh | | 5555h | | AAAAh | | | | | | | | | Auto | Word | 6 | 5555h | AAh | 2AAAh | 55H | 5555h | 80h | 5555h | AAh | 2AAAh | 55h | 5555h | 10h | | Chip Erase | Byte | | AAAAh | | 5555h | | AAAAh | | AAAAh | | 5555h | | AAAAh | | | Auto | Word | 6 | 5555h | AAh | 2AAAh | 55h | 5555h | 80h | 5555h | AAh | 2AAAh | 55h | BA 7) | 30h | | Block Erase | Byte | | AAAAh | | 5555h | | AAAAh | | AAAAh | | 5555h | | | | | Block | Word | 6 | 5555h | AAh | 2AAAh | 55h | 5555h | 9Ah | 5555h | AAh | 2AAAh | 55h | 5555h | 9Ah | | Protect | Byte | | AAAAh | | 5555h | | AAAAh | | AAAAh | | 5555h | | AAAAh | | | Block Erase Su | Block Erase Suspend Addr: V <sub>IH</sub> | | | ddr: V <sub>IH</sub> or V <sub>IL</sub> , Data: B0h | | | | | | | | | | | | Block Erase Re | esume | | Addr: V <sub>II</sub> | <sub>H</sub> or V <sub>II</sub> | _, Data: 3 | 30h | | | | | | | | | 4) ID : ID Data 5) PA: Proram Address 6) PD : Program Data 7) BA: Block Address 0098h - Manuafcturer Code 0001h - Protected Block 0000h - Unproteted Block 00CDh - Device Code (TC58FVT400) 004Ch - Device Code (TC58FVB400) Notes : The system should generate the following address patterns ; Word mode: 5555h or 2AAAh to addresses A14 to A0. Byte mode: AAAAh or 5555h to addresses A14 to A-1. DQ8 to DQ15 are ignored at Word mode. 1) RA: Read Adress 2) RD: Read Data 3) IA : ID Adderss (A6, A1, A0) 00h = Manuafcturer Code 01h = Device Code 02h = Verify Block Protect (A17 to A12 = Block Address) The Address range is A17: A-1 in if Byte Mode ( $\overline{BYTE} = V_{IL}$ ) The Address range is A17: A0 in if Word Mode ( $\overline{BYTE} = V_{IH}$ ) #### HARDWARE STATUS FLAGS | | STATUS | | | DQ5 | DQ3 | RDY/BSY | |-------------|------------------------------|-----|--------|-----|-----|---------| | In Progress | Auto Programming | DQ7 | Toggle | 0 | 0 | 0 | | | Auto Erase (Erase Hold Time) | 0 | Toggle | 0 | 0 | 0 | | | Auto Erase | 0 | Toggle | 0 | 1 | 0 | | Execeeded | Auto Programming | DQ7 | Toggle | 1 | 1 | 0 | | Time Limits | Auto Erase | 0 | Toggle | 1 | 1 | 0 | Notes : 1. DQ outputs a cell data and RDY/BSY outputs '1' when the operation has completed. 2. DQ0, DQ1, DQ2 are reserved for future use. 3. DQ8 to DQ15 : Output '0' or '1' at word mode. 4. DQ0 to DQ2, DQ4: Output '0'. # **BLOCK ERASE ADDRESS TABLES** # TC58FVT400 (Top Boot Block) | | | | | | | | BYTE MO | DE | WORD MC | DDE | |---------|-----|-----|-----|-----|-----|-----|------------------|-----------|------------------|-----------| | BLOCK # | A17 | A16 | A15 | A14 | A13 | A12 | ADDRESS RANGE | SIZE | ADDRESS RANGE | SIZE | | BA0 | L | L | L | * | * | * | 00000h to 0FFFFh | 64 K byte | 00000h to 07FFFh | 32 K word | | BA1 | L | L | Н | * | * | * | 10000h to 1FFFFh | 64 K byte | 08000h to 0FFFFh | 32 K word | | BA2 | L | Н | L | * | * | * | 20000h to 2FFFFh | 64 K byte | 10000h to 17FFFh | 32 K word | | BA3 | L | Н | Н | * | * | * | 30000h to 3FFFFh | 64 K byte | 18000h to 1FFFFh | 32 K word | | BA4 | Н | L | L | * | * | * | 40000h to 4FFFFh | 64 K byte | 20000h to 27FFFh | 32 K word | | BA5 | Н | L | Н | * | * | * | 50000h to 5FFFFh | 64 K byte | 28000h to 2FFFFh | 32 K word | | BA6 | Н | Н | L | * | * | * | 60000h to 6FFFFh | 64 K byte | 30000h to 37FFFh | 32 K word | | BA7 | Н | Н | Н | L | * | * | 70000h to 77FFFh | 32 K byte | 38000h to 3BFFFh | 16 K word | | BA8 | Н | Н | Н | Н | L | L | 78000h to 79FFFh | 8 K byte | 3C000h to 3CFFFh | 4 K word | | BA9 | Н | Н | Н | Н | L | Н | 7A000h to 7BFFFh | 8 K byte | 3D000h to 3DFFFh | 4 K word | | BA10 | Н | Н | Н | Н | Н | * | 7C000h to 7FFFFh | 16 K byte | 3E000h to 3FFFFh | 8 K word | \* : $V_{IH}$ or $V_{IL}$ ### TC58FVB400 (Bottom Boot Block) | BLOCK # | A17 | A16 | A15 | A14 | A13 | A12 | BYTE MO | DE | WORD MC | DDE | |---------|-----|-----|-----|-----|-----|-----|------------------|-----------|------------------|-----------| | BLUCK # | A17 | Alb | AIS | A14 | A13 | AIZ | ADDRESS RANGE | SIZE | ADDRESS RANGE | SIZE | | BA0 | L | L | L | ١ | L | * | 00000h to 03FFFh | 16 K byte | 00000h to 01FFFh | 8 K word | | BA1 | L | L | L | ١ | Н | L | 04000h to 05FFFh | 8 K byte | 02000h to 02FFFh | 4 K word | | BA2 | L | L | L | L | Н | Н | 06000h to 07FFFh | 8 K byte | 03000h to 03FFFh | 4 K word | | BA3 | L | L | L | Н | * | * | 08000h to 0FFFFh | 32 K byte | 04000h to 07FFFh | 16 K word | | BA4 | L | L | Н | * | * | * | 10000h to 1FFFFh | 64 K byte | 08000h to 0FFFFh | 32 K word | | BA5 | L | Н | L | * | * | * | 20000h to 2FFFFh | 64 K byte | 10000h to 17FFFh | 32 K word | | BA6 | L | Н | Н | * | * | * | 30000h to 3FFFFh | 64 K byte | 18000h to 1FFFFh | 32 K word | | BA7 | Н | L | L | * | * | * | 40000h to 4FFFFh | 64 K byte | 20000h to 27FFFh | 32 K word | | BA8 | Н | L | Н | * | * | * | 50000h to 5FFFFh | 64 K byte | 28000h to 2FFFFh | 32 K word | | BA9 | Н | Н | L | * | * | * | 60000h to 6FFFFh | 64 K byte | 30000h to 37FFFh | 32 K word | | BA10 | Н | Н | Н | * | * | * | 70000h to 7FFFFh | 64 K byte | 38000h to 3FFFFh | 32 K word | \* : $V_{IH}$ or $V_{IL}$ The Address range is A17 : A-1 in if Byte Mode ( $\overline{BYTE} = V_{IL}$ ) The Address range is A17 : A0 in if Word Mode ( $\overline{BYTE} = V_{IH}$ ) ### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RANGE | UNIT | |---------------------|------------------------------------|------------------------------------------|-------| | V <sub>DD</sub> | V <sub>DD</sub> Supply Voltage | -0.6 to 4.6 | V | | V <sub>IN</sub> | Input Voltage | $-0.6 \text{ to V}_{DD} + 0.5 (\le 4.6)$ | V | | V <sub>DQ</sub> | Input/Output Voltage | $-0.6 \text{ to V}_{DD} + 0.5 (\le 4.6)$ | V | | P <sub>D</sub> | Power Dissipation | 0.6 | W | | T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260 | °C | | T <sub>STG</sub> | Strage Temperature | – 55 to 150 | °C | | T <sub>OPR</sub> | Operating Temperature | - 40 to 85 | °C | | N <sub>EW</sub> | Erase / Program Cycling Capability | 100,000 | Cycle | | V <sub>IDH</sub> | Input High Voltage 1) | 13.0 | V | | I <sub>OSHORT</sub> | Output Short Circuit Current 2) | 100 | mA | <sup>1)</sup> V<sub>IDH</sub> supply over 10 second is not recommended. The device might be damaged. # <u>CAPPACITANCE</u> (Ta = $25^{\circ}$ C, f = 1MHz) | SYMBOL | PARAMETER | CONDITION | TYP | MAX | UNIT | |------------------|-------------------------|------------------------|-----|-----|------| | C <sub>IN</sub> | Input Pin Capacitance | V <sub>IN</sub> = 0 V | 4 | 8 | pF | | C <sub>OUT</sub> | Output Pin Capacitance | V <sub>OUT</sub> = 0 V | 10 | 12 | ьE | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 V | 8 | 10 | PF | This parameter is periodically sampled and is not 100% tested. # DC and OPERATING CHARACTERISTICS (Ta = -40 to 85°C) | SYMBOL | PARAMETER | MIN | MAX | UNIT | |-----------------|------------------------------------------|---------------------|-----------------------|------| | V <sub>DD</sub> | V <sub>DD</sub> Supply Voltage | 2.7 | 3.6 | | | V <sub>IH</sub> | Input High Level Voltage | 2.0 | V <sub>DD</sub> + 0.5 | V | | V <sub>IL</sub> | Input Low Level Voltage | - 0.3 <sup>1)</sup> | 0.8 | • | | V <sub>ID</sub> | Voltage for ID Read and Block Protect 2) | 11.4 | 12.6 | | <sup>1) - 2</sup> V (Pulse width of 20 ns Max.) Output shorted for no more than one second. No more than one output shorted at a time. <sup>2)</sup> $V_{\text{IDH}}$ supply over 10 second is not recommended. The device might be damaged. # <u>DC CHARACTERISTICS</u> (Ta = -40 to $85^{\circ}$ C, $V_{DD}$ = 2.7 to 3.6 V) | SYMBOL | PARAMETER | CONDITION | MIN. | MAX. | UNIT | | |--------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|------------------------|------|------|--| | l <sub>Ll</sub> | Input Leakage Current | $0 V \leq V_{IN} \leq V_{DD}$ | _ | ± 1 | μA | | | I <sub>LO</sub> | Output Leakage Current | $0 V \leq V_{OUT} \leq V_{DD}$ | _ | ± 1 | ۲ سر | | | V <sub>OH</sub> 1 | Output High Voltage (TTL) | I <sub>OH</sub> = -0.4 mA | 2.4 | _ | | | | V <sub>OH</sub> 2 | 0. ( . ( ) ( ) ( | I <sub>OH</sub> = -0.1 mA | V <sub>DD</sub> - 0.4 | - | | | | VOH Z | Output High Voltage (CMOS) | I <sub>OH</sub> = -2.5 mA | 0.85 × V <sub>DD</sub> | - | V | | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 4.0 mA | _ | 0.4 | | | | I <sub>DDO</sub> 1 | V <sub>DD</sub> Average Read Current | $V_{IN} = V_{IH} / V_{IL}$ , $I_{OUT} = 0 \text{ mA}$<br>$t_{CYCLE} = t_{RC}$ (Min) | _ | 30 | | | | I <sub>DDO</sub> 2 | V <sub>DD</sub> Average Program Current | V <sub>IN</sub> = V <sub>IH</sub> / V <sub>IL</sub> , I <sub>OUT</sub> = 0 mA | _ | 40 | mA . | | | I <sub>DDO</sub> 3 | V <sub>DD</sub> Average Erase Current | $V_{IN} = V_{IH} / V_{IL}$ , $I_{OUT} = 0 \text{ mA}$ | _ | 40 | | | | I <sub>DDS</sub> 1 | V <sub>DD</sub> Standby Current (TTL) | $\overline{CE} = \overline{RESET} = V_{IH} \text{ or } \overline{RESET} = V_{IL}$ | - | 250 | | | | I <sub>DDS</sub> 2 | V <sub>DD</sub> Standby Current (CMOS) | $\overline{CE} = \overline{RESET} = V_{DD} \pm 0.2 V$ or $\overline{RESET} = V_{SS} \pm 0.2 V$ | _ | 10 | μΑ | | | I <sub>ID</sub> | High Voltage Input Current | $11.4 \text{ V} \leq \text{ V}_{\text{ID}} \leq 12.6 1)$ | _ | 200 | | | | V <sub>LKO</sub> | Low V <sub>DD</sub> Lock-out Voltage | - | _ | 2.5 | V | | <sup>1)</sup> Less than 10 seconds # **AC TEST CONDITIONS** | PARAMETER | CONDITION | | | | | |---------------------------------------------|--------------------------------------|--|--|--|--| | Input Pulse Level | 2.4 V / 0.4 V | | | | | | Input Pulse Rise and Fall Time (10% to 90%) | 5 ns | | | | | | Timing Measurement Reference Level (Input) | 1.5 V / 1.5 V | | | | | | Timing Measurement Reference Level (Output) | 1.5 V / 1.5 V | | | | | | Output Load | C <sub>L</sub> (100 pF) + 1 TTL Gate | | | | | # **AC CHARACTERISTICS** | | PARAMETER | - 85 | | - 10 | | - 12 | | $\Box$ | |--------------------|------------------------------------------|-----------------------------------------|-----|--------------------------------|-----|--------|-----|--------| | 0)(0.45.0) | | Ta = 0 to 70 °C | | Ta = -40 to 85°C | | | | 1 | | SYMBOL | | $V_{DD} = 3.0 \text{ to } 3.6 \text{V}$ | | V <sub>DD</sub> = 2.7 to 3.6 V | | | | UNIT | | | | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | t <sub>RC</sub> | Read Cycle Time | 85 | _ | 100 | - | 120 | - | ns | | t <sub>ACC</sub> | Address Access Time | _ | 85 | _ | 100 | _ | 120 | ns | | t <sub>CE</sub> | CE Access Time | _ | 85 | _ | 100 | _ | 120 | ns | | t <sub>OE</sub> | OE Access Time | _ | 35 | _ | 40 | _ | 50 | ns | | t <sub>CEE</sub> | CE to Output Low Z | 0 | _ | 0 | _ | 0 | - | ns | | t <sub>OEE</sub> | OE to Output Low Z | 0 | _ | 0 | - | 0 | _ | ns | | t <sub>OEH</sub> | OE Hold Time (Read) | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>OH</sub> | Output Data Hold Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>DF1</sub> | CE to Output High Z | _ | 30 | _ | 30 | - | 30 | ns | | t <sub>DF2</sub> | OE to Output High Z | _ | 30 | _ | 30 | _ | 30 | ns | | t <sub>CMD</sub> | Command Write Cycle Time | 85 | _ | 100 | _ | 120 | _ | ns | | t <sub>AS</sub> | Address Setup Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>AH</sub> | Address Hold Time | 45 | - | 50 | _ | 50 | _ | ns | | t <sub>DS</sub> | Data Setup Time | 45 | _ | 50 | _ | 60 | _ | ns | | t <sub>DH</sub> | Data Hold Time | 0 | _ | 0 | _ | 0 | - | ns | | t <sub>WELH</sub> | WE Low Level Hold Time * | 45 | _ | 50 | _ | 50 | _ | ns | | t <sub>WEHH</sub> | WE High Level Hold Time * | 20 | _ | 20 | _ | 20 | _ | ns | | t <sub>CES</sub> | CE Setup Time to WE Active * | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>CEH</sub> | CE Hold Time from WE High Level * | 0 | _ | 0 | _ | 0 | - | ns | | t <sub>OES</sub> | OE Setup to WE Active | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>OEHP</sub> | OE Hold Time (Toggle/Data Polling) | 10 | _ | 10 | - | 10 | - | ns | | tOEHT | OE High Level Hold Time (Toggle) | 20 | _ | 20 | _ | 20 | _ | ns | | t <sub>PPW</sub> | Auto Program Time | 16 ** | _ | 16 ** | _ | 16 ** | _ | μS | | t <sub>PCEW</sub> | Auto Chip Erase Time | 15 ** | _ | 15 ** | _ | 15 ** | _ | s | | t <sub>PBEW</sub> | Auto Block Erase Time | 1.5 ** | _ | 1.5 ** | _ | 1.5 ** | _ | s | | t <sub>VDS</sub> | V <sub>DD</sub> Setup Time | 500 | _ | 500 | - | 500 | - | μS | | t <sub>BUSY</sub> | Program / Erase Valid to RDY / BSY Delay | 35 | _ | 40 | _ | 50 | - | ns | | t <sub>RP</sub> | RESET Low Level Hold Time | 500 | _ | 500 | _ | 500 | _ | ns | | t <sub>READY</sub> | RESET Low Level to Read Mode | _ | 20 | _ | 20 | _ | 20 | μS | | t <sub>RB</sub> | RDY/BSY Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>RH</sub> | RESET Recovery Time | 500 | _ | 500 | _ | 500 | _ | ns | | t <sub>CEBTS</sub> | CE Setup time BYTE Transition | 5 | _ | 5 | - | 5 | _ | ns | | t <sub>BTD</sub> | BYTE to Output High Z | - | 30 | _ | 30 | _ | 30 | ns | | t <sub>VPT</sub> | V <sub>ID</sub> Transition Time | 4 | _ | 4 | _ | 4 | _ | μS | | t <sub>VPS</sub> | V <sub>ID</sub> Setup Time | 4 | _ | 4 | _ | 4 | _ | μS | | t <sub>VPH</sub> | OE Hold Time (Block Protect) | 8 | _ | 8 | _ | 8 | _ | μS | | tppLH | WE Low Level Hold Time (Block Protect) | 100 | _ | 100 | _ | 100 | _ | μS | | t <sub>PAS</sub> | Protect Address Setup Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PAH</sub> | Protect Address Hold Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>CESP</sub> | CE Setup Time (Block Protect) | 4 | - | 4 | _ | 4 | _ | μS | | t <sub>CEHP</sub> | CE Hold Time (Block Protect) | 8 | _ | 8 | _ | 8 | _ | μS | \* : WE Control \*\* : Typ. #### **OPERATING MODE** #### Read Mode When the device is set to the Read Mode, it acts as an asynchronous ROM with an access time of 85 / 100 / 120 ns. The device is set to the Read Mode after power - on or Auto - Program / Erase completed. Either software or hardware reset needs to be input to return to the Read Mode when Auto - Program / Erase operation fails. #### Standby Mode The TC58FVT400/B400 has a low power Standby Mode controlled by either $\overline{\text{CE}}$ or $\overline{\text{RESET}}$ pin. The Standby current is less than 10 $\mu$ A at CMOS voltage levels ( $\overline{\text{CE}} = \overline{\text{RESET}} = V_{DD} \pm 0.2 \text{ V}$ or $\overline{\text{RESET}} = V_{SS} \pm 0.2 \text{ V}$ ) or 250 $\mu$ A at TTL levels ( $\overline{\text{CE}} = \overline{\text{RESET}} = V_{IH}$ or $\overline{\text{RESET}} = V_{IL}$ ). The $\overline{\text{RESET}}$ controls not only the power but all command mode such as Auto-Program/Erase, ID-Read, etc., beside the $\overline{\text{CE}}$ controls the power. The I/O pins are in high impedance at Standby Mode. #### Command Write The TC58FVT400/B400 utilizes the JEDEC command control standrized for single power supply E2PROM. The Command is executed by inputting address and data into the command register. The Command is entered by $\overline{WE}$ control write ( $\overline{WE}$ pulse at $\overline{CE} = V_{IL}$ and $\overline{OE} = V_{IH}$ ) or $\overline{CE}$ control write ( $\overline{CE}$ pulse at $\overline{WE} = V_{IL}$ and $\overline{OE} = V_{IH}$ ). The Address is latched at falling edge of either $\overline{WE}$ or $\overline{CE}$ . The Data is latched at rising edge of either $\overline{WE}$ or $\overline{CE}$ . The I/O0 to 7 are valid for data input and the I/O8 to 15 are ignored. The Command is reset by inputting the Reset Command and then the device goes into the Read Mode. When the undefined command is input, the Command Register is reset and the device goes into the Read Mode. #### RESET (Software Reset) The device does not go into the read mode automatically when the command mode such as Auto-Program/Erase and ID-Read Operations are not correctly executed (for example; Program fail, Erase fail). The Reset or Read Command is needed for returning to the Read Mode. The Reset and Read Command are also needed for resetting the Command Register. #### RESET (Hardware Reset) The hardware reset is used for aborting the auto mode operation such as Auto-Program/Erase and for resetting the Operation Mode. The device goes into the Read Mode at 20 $\mu$ s after inputting 500 ns low level pulse to $\overline{\text{RESET}}$ pin. The data might be corrupted when the device is reset during the auto mode operation. The device goes into the Read Mode at $\overline{RESET} = V_{IH}$ or the Standby Mode at $\overline{RESET} = V_{IL}$ after the hardware reset. The I/O pins are in high impedance state at $\overline{RESET} = V_{IL}$ . The Read Operation and the Command Input are allowed after the device goes into the Read Mode. #### ID - Read Mode The ID Read Mode is utilized to identify the device type. The ID Read Mode is set by either the command mode by inputting "90h" command or the EPROM mode by applying $V_{\rm ID}$ to the A9 pin. The data at address $A0/A1/A6 = V_{IL}$ is the manufacturer code (0098h) while the data at address $A0 = V_{IH}$ , $A1/A6 = V_{IL}$ is the device code (TC58FVT400 = CDh / TC58FVB400 = 4Ch). The access time of an ID read is the same as normal read operation. The I/O8 to 15 are in high impedance state at Byte Mode. #### Auto Program Mode The TC58FVT400/B400 can be programmed by either byte or word unit. The Auto Program Mode is set by entering the Program Command. The program address is latched at the falling edge of the $\overline{\text{WE}}$ signal and the data is latched at the rising edge in the fourth bus cycle. The auto programming starts at the rising edge of the $\overline{\text{WE}}$ signal in the forth bus cycle. The Program and Program Verify is automatically excuted by he chip. The device status in programming is determined by the hardware sequence flag. The programming to the protected block is ignored. The device goes to the read mode 3 $\mu$ s after rising edge of the $\overline{WE}$ signal in the fouth bus cycle when the auto program is addressed to the protected block. The device allows the programming of "0" data into "1" memory cells. The programming of "1" data into "0" cell will fail. Erasure is necessary to turn "0" cell to "1" cell. If the Auto Program Operation fails, the device keeps the programming state and does not return to the Read Mode. This device status is determined by the hardware sequence flag. Either Reset Command or hardware reset is necessary to turn the device into the Read Mode when fail. #### Auto Chip Erase Mode The Auto Chip Erase mode is set by entering the Chip Erase Command. The Auto Chip Erase operation starts at the rising edge of the $\overline{WE}$ in the sixth bus cycle. All memory cells are automatically preprogrammed to "0", erased and verified for erasure by the chip. This device status is determined by the hardware sequence flag. The command input is ignored during an Auto Chip Erase. The hardware reset enables to interrupt the Auto Chip Erase Operation. The Auto Chip Erase Operation is not correctly completed when interrupted, therefore, the re-erase operation is necessary to erase. The erasing to the protected block is ignored. If all blocks are protected, the Auto Erase Operation is not excuted and the device turns to the Read Mode 100 $\mu$ s after rising edge of the $\overline{\text{WE}}$ signal in the sixth bus cycle. If the Auto Chip Erase Operation fails, the device keeps the erasing state and does not return to the Read Mode. This device status is determined by the hardware sequence flag. Either reset command or hardware reset is necessary to turn the device into the Read Mode when fail. #### Auto Block / Multi Block Erase Mode The Auto Block/Multi Block Erase Mode are set by entering the Block Erase Command. The Block Address is latched at the falling edge of the $\overline{\text{WE}}$ signal in the sixth bus cycle. The block erase starts at the hold time from the rising edge of the $\overline{\text{WE}}$ signal. All memory cells in the selected block are automatically preprogrammed to "0", erased and verified for erasure by the chip. The Multi Block Erase Operation enables to erase the multiple blocks. Additional block addresses and the Multi Block Erase Command must be input during the erase hold time of 50 $\mu$ s after each rising edge of the $\overline{\text{WE}}$ signal. The device status is determined by the hardware sequence flag. Commands (except erase suspend) are ignored during the Block/Multi Block Erase Operation. The operation is aborted by the hardware reset. The Auto Erase Operation is not correctly completed when aborted, therefore, the re-erase operation is necessary to erase. The erasing to the protected block is ignored. If all blocks of selected block are protected, the Auto Erase Operation is not excuted and the device turns to the Read Mode 100 $\mu$ s after rising edge of the $\overline{\text{WE}}$ signal in the last bus cycle. If the Auto Erase Operation fails, the device keeps the erasing state and does not return to the Read Mode. This device status is determined by the hardware sequence flag. Either reset command or hardware reset is necessary to turn the device into the Read Mode when fail. #### Erase Suspend/Resume Mode The Erase Suspend mode is used to read a data from the block not selected for erasure. The Erase Suspend command is allowed during block erase operation or block erase hold time; it is ignored for other operation modes. The Block Erase Operation is also suspended if the suspend command is input during the Block Erase Hold Time. The device is reset if any other commands than suspend are input. The suspended device allows only read or Resume Command. The device goes to the suspend mode 15 $\mu$ s after the Erase Suspend Command is input and the device goes to a Pseudo Read Mode. The data can be read out from an unselected block but the data is invalid if the address is set to a selected block for erasure. The device status can be determined by the hardware sequence flag. DQ6 (Toggle bit) stops toggling and RDY/BSY outputs "1" once the device is set the Pseudo Read Mode. The host processor must track the current device mode since there is no identification whether the device is in Pseudo or Normal Read Mode. The Pseudo Read Status is held when the Suspend Command is input during Suspend. The device restarts the Block Erase Operation after receiving a Resume Command. The device returns to the status of which a suspend command is input. DQ6 outputs the toggle signal and $RDY/\overline{BSY}$ outputs "0". #### **Block Protect** The TC58FVT400/B400 has a block Protection feature to prevent program and erasure for protected block. Block protection is enabled by either hardware protection (1) or software command mode (2). The initial device is shipped unprotected. - (1) A block protected when; $A9 = \overline{OE} = V_{ID}$ , $\overline{CE} = V_{IL}$ , $A0/A6 = V_{IL}$ , $A1 = V_{IH}$ and the block address set using A12 to A17. The Block Protect Data is programmed during the $\overline{WE}$ signal. - (2) A block can also be protected by using software command. The block protection is excuted by inputting the $\overline{WE}$ pulse of $\overline{CE} = V_{IL}$ , A12 to A17 = Block Address after command input in the sixth bus cycle. Block protection is verified by the Verify Block Protect. #### Temporary Block Protect The TC58FVT400/B400 has a Temporary Block Unprotect feature which disables block protection for all protected blocks. The unprotection is enabled by applying $V_{ID}$ to the $\overline{RESET}$ pin. The device can be programmed or erased for any block under this condition. The device returns to the previous condition after $V_{ID}$ removed from the $\overline{RESET}$ pin. That is, previously protected blocks are protected again. #### Verify Block Protect The Verify Block Protect is used to verify either block protected or unprotected. Verify Block Protect is enabled either through hardware (1) or software command (2). The data outputs '0001h' when protected and "0000h" when unprotected in word mode. I/O 8 to 15 are in high impedance at byte mode. - (1) A Verify Block Protection is enabled when; $A9 = V_{ID}$ , $A0/A6 = V_{IL}$ , $A1 = V_{IH}$ , A12 to A17 = Block Address. - (2) A Verify Block Protection can also be enabled by using software command. #### HARDWARE SEQUENCE FLAG The TC58FVT400/B400 has a Hardware Sequence flag to determine the device status during auto operation. The output data is read out with the same timing as Read Mode at $\overline{\text{CE}} = \overline{\text{OE}} = V_{IL}$ . RDY/ $\overline{\text{BSY}}$ outputs either high or low level. The device turns to the Read Mode automatically after auto operation has finished successfully. The device status is read out by hardware sequence flag and the operation result is verified by comparing a read-out data to an original data. #### DQ7 (DATA Polling) The device status can be determined by the data polling function during auto program or auto erase operation. $\overline{DATA}$ Polling begins from the rising edge of $\overline{WE}$ in the last bus cycle. In auto program operation, the DQ7 outputs an inverted data during the programming operation and outputs a true data after programming has finished. In auto erase operation, the DQ7 outputs "0" during the erasing operation and outputs "1" when the erase operation has finished. DQ7 outputs the same result as a data during auto operation if the operation has failed. The latched address is reset after an operation has finished. The polling data is asynchronous with the $\overline{OE}$ signal. #### DQ6 (Toggle Bit) The device status can be determined by the Toggle Bit function during Auto Program or Auto Erase Operation. Toggle Bit begins from the rising edge of $\overline{WE}$ in the last bus cycle in Program operation and begins at Erase Hold Time after the rising edge of $\overline{WE}$ in the last bus cycle. DQ6 outputs an alternating "0" and "1" for each attempt ( $\overline{OE}$ access) at $\overline{CE} = V_{IL}$ while the device is busy. When the internal operation is completed, toggling stops and valid memory cell data can be read on subsequent read. DQ6 outputs a toggling data if the operation has failed. DQ6 toggles for around 3 $\mu s$ when the Auto Program Operation is addressed to the protected block and then stops toggling. DQ6 toggles for around 100 $\mu s$ when the Auto Erase Operation is addressed to the protected block and then stops toggling. After toggling stops, the device turns into the Read Mode. #### DQ5 (Internal Time Out) DQ5 outputs "1" when the Internal Timer has timed out during Program or Erase Operation. This indicates that the Operation has not completed within the allotted time. The programming of "1" data into "0" cell will fail (See Auto Program Mode). DQ5 outputs "1" in this case. Either hardware reset or software reset command is necessary to turn the device into the Read Mode. #### DQ3 (Block Erase Timer) The Block Erase operation starts 50 $\mu$ s (Erase Hold Time) after the rising edge of $\overline{\text{WE}}$ in the last command cycle. DQ3 outputs "0" during the Block Erase Hold Time and "1" when the Erase Operation starts. Additional Block Erase Command can only be accepted during this Block Erase Hold Time. Each Block Erase Command given within this Hold Time resets the timer so that additional blocks can be marked for erasure. DQ3 outputs "1" if the device fails in Program or Erase Operation. #### RDY/BSY (READY/BUSY) TC58FVT400/B400 has a RDY/BSY signal to indicate the device status to the host processor. A "0" (busy state) indicates that Auto Program or Auto Erase Operation is in progress. A "1" (ready state) indicates that the operation has finished and the device can accept a new command. RDY/BSY outputs "0" when the operation has failed. RDY/BSY outputs "0" data after the rising edge of WE in the last command cycle in Program Operation or in the Erase Hold Time after the last command cycle in Erase Operation. During Auto Block Erase Operation, commands other than Erase Suspend will be ignored. $RDY/\overline{BSY}$ outputs "1" during Erase Suspend. The output buffer of the $RDY/\overline{BSY}$ pin is an open drain type circuit enabling a wired - or connection. A pullup resistor needs to be tied between $V_{DD}$ and the $RDY/\overline{BSY}$ pin. ### **DATA PROTECTION** The TC58FVT400/B400 utilizes a JEDEC standard command sequence which protects data against inadvertent operation due to noise. #### Vcc Lock Out Voltage The device is reset when $V_{DD}$ is less than $V_{LKO}$ to protect memory cell data against $V_{DD}$ noise or during power up and down. The Auto Program or Erase Operation stops when $V_{DD}$ goes down below $V_{LKO}$ . The Erase Suspend is reset and the Erase Operation stops when the device is in Suspend mode. The Operation will not be correctly finished when interrupted by $V_{DD}$ Lock Out. #### WE Glitch Pulse Glitches must be suppressed (less than 5 ns) for proper operation. ### Protection for Power On The device is reset and goes into the Read Mode after power on. A command is not accepted at the rising edge of $\overline{WE}$ if $V_{DD}$ rises from 0 V to the operating voltage under the condition of $\overline{CE} = \overline{WE} = V_{IL}$ , $\overline{OE} = V_{IH}$ . ### TIMING DIAGRAM ### Read/ID Read Operation ### Auto Program Operation (WE Contorl) ### Auto Chip Erase / Auto Block Erase Operation (WE Control) # DATA Polling during Program / Erase Opeation BA . BIOCK Address \* Dout 6 stops toggling when the last command has completed. Notes: PA: Program Address BA: Block Address # RDY/BSY during Auto Program/Erase Operation t<sub>BUSY</sub> # Hardware Reset Operation RDY / BSY # Read after RESET # BYTE for Read Operation ### BYTE for Write Operation ### Block Protect Operation (Hardware) BA: Block Address \* : 0001h indicates that block is protected. ### Block Protect (Software) BA: Block Address \* : 0001h indicates that block is protected. ### **FLOW CHART** ### Auto Program ### Auto Program Command Sequence (Address/Command) Note: Word mode command sequence is shown. #### Auto Erase Note: Word mode command sequence is shown. ### DQ 7 DATA Polling VA : Byte address for programming. Any of the addresses within the block being erased during a block erase operation. Don't care during chip erase. Note : 1) DQ7 must be rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. #### DQ 6 Toggle Bit VA : Byte address for programming. Any of the addresses within the block being erased during a block erase operation. Don't care during chip erase. Any address not within the block in the process of an Erase Suspend operation. Note: 1) DQ6 must be rechecked even if DQ5 = "1" because DQ6 may stop toggling at the same time that DQ 5 changes to "1". #### **Block Protect (Hardware)** BA: Block Address ### Block Protect (Software) BA: Block Address ### PACKAGE DIMENSIONS • Plastic SOP SOP44 - P - 600 - 1.27 # **PACKAGE DIMENSIONS** • Plastic TSOP TSOP I 48-P-1220-0.50