### TOSHIBA INTELLIGENT POWER DEVICE SILICON MONOLITHIC POWER MOS INTEGRATED CIRCUIT # T P D 7 2 0 2 F ### POWER MOSFET GATE DRIVER FOR H BRIDGE TPD7202F is a power MOSFET Gate driver for H-bridge circuit using charge pump system. Because this IC contains a charge pump circuit for high-side drive, it allows you to configure H-bridge circuit. ### **FEATURES** - Power MOSFET Gate Driver for H-bridge circuit - Built-in power MOSFET protection and diagnosis functions: Overvoltage and low-voltage protection - Built-in a charge pump circuit. - Package: SSOP-24 (300 mil) with embossed-tape packing Weight: 0.29 g (typ.) ### PIN ASSIGNMENT ### **MARKING** Because this product uses MOS structure, must take special care with electrostatic when handling. 980910EBA2 - TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ### **BLOCK DIAGRAM / APPLICATION CIRCUIT** (\*1): Optimum conditions depend on switching loss, EMI, etc. of external MOSFET. (\*2) : SBD VF = 0.5 V max (Recommended : CRS03) This is needed when the M+ or M - pin is biased to the negative side by more than 0.5 V. (\*3): This is a laminated ceramic capacitor. (\*4) : High-speed diode trr = 100 ns max (Recommended : CRH01) (Note): When selecting external parts, please read "Method for selecting external parts" described later. ## **PIN DESCRIPTION** | PIN No. | SYMBOL | PIN DESCRIPTION | | | | | | | |---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 1 | c <sub>OSC</sub> | This pin sets the oscillation frequency for charge pump drive. Connect a 1500 pF (recommended) capacitor. | | | | | | | | 2 | Rosc | This pin sets the oscillation frequency for charge pump drive. Connect a 100 k $\Omega$ (recommended) resistor. | | | | | | | | 3 | IN4 | Input pin: it controls the power MOS connected to OUT4 (low side of M – ). Built-in pull-down resistor (100 k $\Omega$ typ.). | | | | | | | | 4 | N.C. | _ | | | | | | | | 5 | IN1 | Input pin: it controls the power MOS connected to OUT1 (high side of M + ). Built-in pull-down resistor (100 k $\Omega$ typ.) | | | | | | | | 6 | IN2 | Input pin: it controls the power MOS connected to OUT2 (high side of M – ). Built-in pull-down resistor (100 k $\Omega$ typ.) | | | | | | | | 7 | N.C. | _ | | | | | | | | 8 | IN3 | Input pin: it controls the power MOS connected to OUT3 (low side of M + ). Built-in pull-down resistor (100 k $\Omega$ typ.) | | | | | | | | 9 | FAULT | Diagnosis output pin: when low-voltage 6 V (typ.) or overvoltage 22 V (typ.) is detected, output "H". Circuit configuration is N-ch open drain. | | | | | | | | 10 | SGND | Signal block GND pin | | | | | | | | 11 | CP1 | Capacitor pin for charge pump. Connect a 0.47 $\mu$ F (recommended) laminated ceramic capacitor. | | | | | | | | 12 | CP2 | Capacitor pin for charge pump. Connect a 0.47 $\mu$ F (recommended) laminated ceramic capacitor. | | | | | | | | 13 | V <sub>DD</sub> | Power supply pin: when low voltage (6 V typ.) or overvoltage (22 V typ.) is detected, all outputs are shut down. | | | | | | | | 14 | N.C. | _ | | | | | | | | 15 | PGND | Power block GND pin | | | | | | | | 16 | OUT4 | Drives the power MOSFET connected to the low side of M – . | | | | | | | | 17 | OUT3 | Drives the power MOSFET connected to the low side of M + . | | | | | | | | 18 | N.C. | _ | | | | | | | | 19 | N.C. | _ | | | | | | | | 20 | OUT2 | Drives the power MOSFET connected to the high side of M – . | | | | | | | | 21 | M – | Output pin | | | | | | | | 22 | OUT1 | Drives the power MOSFET connected to the high side of M+. | | | | | | | | 23 | M + | Output pin | | | | | | | | 24 | CPV | Final stage capacitor for the charge pump. Connect 1 $\mu$ F (recommended) laminated ceramic capacitor and 10 $\mu$ F (recommended) aluminum electrolytic capacitor in parallel. | | | | | | | ### TRUTH TABLE | | INP | TU | | OUTPUT | | | | REMARKS | | | |-----|-----|-----|-----|--------|------|------|------|--------------------------------------------|--|--| | IN1 | IN2 | IN3 | IN4 | OUT1 | OUT2 | OUT3 | OUT4 | KEIVIAKKS | | | | L | L | L | L | L | L | L | L | Stop mode | | | | Н | L | L | Н | Н | L | L | Н | Forward mode | | | | L | Н | Η | L | L | Н | Н | L | Reverse mode | | | | L | L | Н | Н | L | L | Н | Н | Brake mode | | | | Н | L | Н | L | L | L | L | L | High side / Low side arm shorting mode (*) | | | | L | Н | L | Н | L | L | L | L | High side / Low side arm shorting mode (*) | | | (\*): High side/Low side arm shorting mode is disabled by the internal logic. (FAULT is kept low.) When undervoltage (6 V typ.) or overvoltage (22 V typ.) is detected, all outputs are pulled low regardless of input signals. At this time, FAULT output goes high (open-drain, high-impedance). ### **MAXIMUM RATING** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | REMARKS | | |---------------------------|---------------------|-----------------|------------|---------------------------------|--| | Power Supply Voltage | $V_{DD}$ | -0.5~30 | V | | | | Output Current | <sup>I</sup> SOURCE | 1 | A | Pulse width $\leq$ 10 $\mu$ s | | | Output current | <sup>I</sup> SINK | 1 | | The victor $= 10 \mu \text{s}$ | | | Input Voltage | $V_{IN}$ | -0.5~7.0 | V | | | | FAULT Pin Voltage | $V_{FAULT}$ | 30 | V | | | | M+, M – Pin Negative | M + ( – ) | | V | Negative voltage that can be | | | Voltage | M - ( - ) | - 0.5 | | applied to $M + and M - pins$ | | | Voltage | 141 – ( – ) | | | (Reference to SGND pin) | | | | | - 0.5 | V | Negative voltage that can be | | | PGND Pin Negative Voltage | PGND ( – ) | | | applied to PGND pin | | | | | | | (Reference to SGND pin) | | | Fault Pin Current | <sup>I</sup> FAULT | 5 | mA | | | | Bower Dissipation | D- | 0.8 | w | | | | Power Dissipation | $P_{D}$ | 1.5 (Note) | ] <b>"</b> | | | | Operating Temperature | T <sub>opr</sub> | <b>- 40∼125</b> | °C | | | | Storage Temperature | T <sub>stg</sub> | <b>-40∼150</b> | °C | | | ## THERMAL RESISTANCE | CHARACTERISTIC | SYMBOL | RATING | UNIT | | |-----------------------------|-----------------------|-------------|------|--| | Junction to Ambient Thermal | D.I. a. s | 156.3 | °C/W | | | Resistance | R <sub>th (j-a)</sub> | 83.4 (Note) | | | (Note) : When a device mounted on $60 \, \text{mm} \times 60 \, \text{mm} \times 1.6 \, \text{t}$ glass epoxy PCB. ## **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $Ta = -40 \sim 125$ °C) | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | CONDITION | MIN. | TYP. | MAX. | UNIT | REMARKS | |-----------------------------|----------------|--------------------|----------------------|-------------------------------------------------------------------------------------|-------------------------|------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------| | Operating Supply<br>Voltage | | V <sub>DD</sub> | _ | _ | 7 | 13.5 | 18 | ٧ | | | | Supply Current | | 1 | V <sub>DD</sub> = 13.5 V | _ | _ | 10 | | Oscillation circuit stops | | Supply ( | | | 2 | $V_{DD} = 13.5 \text{ V},$<br>$V_{IN1} \sim V_{IN4}$<br>= 0 V | _ | _ | 100 | mA | When oscillation circuit<br>is operating f = 20<br>kHz, mean current | | Input Vo | altage | V <sub>IH</sub> | 2 | V <sub>DD</sub> = 7∼18 V, | 3.5 | 1 | _ | V | IN1-IN4 high-level input voltage | | Imput ve | Jitage | $V_{IL}$ | _ | IO = 0 A | _ | _ | 1.5 | | IIN1-IN4 low-level input voltage | | Innut C | ırrant | liн | 2 | $V_{DD} = 7 \sim 18 \text{ V},$<br>$V_{IN} = 5 \text{ V},$<br>$I_{O} = 0 \text{ A}$ | _ | _ | 1 | mA | IN1 IN4 input current | | Imput Ct | Input Current | | 2 | $V_{DD} = 7 \sim 18 \text{ V},$<br>VIN = 0 V,<br>$I_{O} = 0 \text{ A}$ | - 10 | | 10 | μΑ | IN1-IN4 input current | | | High side | V <sub>OH</sub> | . 2 | $V_{DD} = 13.5 V,$<br>$V_{IN} = 5 V,$<br>$I_{O} = 0 A$ | V <sub>CPV</sub><br>– 2 | l | V <sub>CPV</sub> | | OUT1 pin voltage<br>(reference to M + pin)<br>OUT2 pin voltage<br>(reference to M - pin)<br>VCPV denotes CPV pin<br>voltage | | Output | | V <sub>OL</sub> | | $V_{DD} = 13.5 V,$<br>$V_{IN} = 0 V,$<br>$I_{O} = 0 A$ | 1 | | 0.1 | | | | Voltage | Low side | V <sub>OH</sub> | | $V_{DD} = 13.5 V$<br>$V_{IN} = 5 V_{,,}$<br>$I_{O} = 0 A$ | 11.5 | _ | 13.5 | | OUT3 pin voltage<br>(reference to PGND<br>pin)<br>OUT4 pin voltage<br>(reference to PGND<br>pin) | | | | V <sub>OL</sub> | | $V_{DD} = 13.5 V,$<br>$V_{IN} = 0 V,$<br>$I_{O} = 0 A$ | | | 0.1 | | | | Charge Pump<br>Voltage | | V <sub>CPV</sub> | 2 | V <sub>DD</sub> = 13.5 V | 23.5 | l | 34 | V | CPV pin voltage<br>(reference to SGND<br>pin) | | Active<br>Clamp<br>Voltage | High side | V <sub>CLAMP</sub> | VCLAMP — | V <sub>IN</sub> = 5 V,<br>I <sub>O</sub> = 10 mA | 14 | _ | 20 | V | Clamp voltage between OUT1 and M + pins Clamp voltage between OUT2 and M - pins | | | Low side | | | V <sub>IN</sub> = 5 V,<br>I <sub>O</sub> = 10 mA | _ | 18 | _ | | OUT3 and OUT4 pins<br>clamp voltage<br>(reference to PGND<br>pin) | | CHARACT | CHARACTERISTIC | | TEST<br>CIR-<br>CUIT | CONDITION | MIN. | TYP. | MAX. | UNIT | REMARKS | |--------------------------|---------------------------|----------------------|----------------------|----------------------------------------------------------------------------------------------|------|------|------|------|-----------------------------------------------------------------------------------| | Output Resistance | | RSOURCE | - 2 | $V_{DD} = 13.5 V,$<br>$V_{IN} = 5 V,$<br>$I_{O} = 0.5 A$ | | 7 | 10 | Ω | OUT1-OUT4 output resistance pulse width $\leq$ 10 $\mu$ s | | Output Ne | Output Resistance | | | $V_{DD} = 13.5 V,$<br>$V_{IN} = 0 V,$<br>$I_{O} = -0.5 A$ | - | 4.5 | 10 | | | | Low-<br>Voltage | Detection | V <sub>SD</sub> (L) | 3 | _ | 5.5 | 6 | 6.5 | V | Lowvoltage detection voltage and hysteresis | | Protection | Hysteresis | ∆V <sub>SD</sub> (L) | | | 1 | 0.5 | _ | • | (V <sub>DD</sub> voltage detected) | | Over-<br>Voltage | Detection | 30 (11) | | _ | 20 | 22 | 24 | V | Overvoltage detection voltage and hysteresis | | Protection | Hysteresis | △V <sub>SD</sub> (H) | 3 | _ | 1 | 2 | _ | ] ' | (V <sub>DD</sub> voltage<br>detected) | | | Turn-on<br>delay<br>time | <sup>t</sup> d (ON) | 4 | $V_{DD} = 7 \sim 18 \text{ V},$ $C_{OUT} = 0.047 \mu\text{F},$ $R_{G} = 47 \Omega$ | | _ | 4 | μς | OUT1-OUT4 switching time | | Swithcing | Turn-on<br>time | <sup>t</sup> ON | | | _ | _ | 6 | | | | Time | Turn-off<br>delay<br>time | <sup>t</sup> d (OFF) | | | _ | _ | 4 | | | | | Turn-off<br>time | <sup>t</sup> OFF | | | 1 | _ | 6 | | | | Oscillating<br>Frequency | | fosc | 2 | $V_{DD} = 7 \sim 18 \text{ V},$ $R_{OSC} = 100 \text{ k}\Omega,$ $C_{OSC} = 1500 \text{ pF}$ | ı | 20 | _ | kHz | $f_{OSC}$ calculation<br>formula<br>$f_{OSC} = 3/\{C_{OSC}(R_{OSC} + 2 k)\}$ (Hz) | | FAULT Pin<br>Voltage | | V <sub>FAULT</sub> | 2 | I <sub>FAULT</sub> = 1 mA | | _ | 0.8 | > | FAULT pin low-level voltage (open-drain) | | FAULT De | lay | toN | 3 | RFAULT = $5.1 \text{ k}\Omega$<br>VFAULT = $5 \text{ V}$<br>(External power supply) | | 1 | _ | μs | Time from low voltage / overvoltage detection or restoration to | | Time | | <sup>t</sup> OFF | 3 | | | 1 | _ | | FAULT output inversion | # TESTING CIRCUIT 1 I<sub>DD (1)</sub> ## TESTING CIRCUIT 2 IDD (2), VIH, VIL, IIH, IIL, VOH, VOL, VCPV, VFAULT TESTING CIRCUIT 3 V<sub>SD</sub> (L), $\Delta$ V<sub>SD</sub> (L), V<sub>SD</sub> (H), $\Delta$ V<sub>SD</sub> (H), FAULT delay time t<sub>ON</sub>, t<sub>OFF</sub> # TESTING CIRCUIT 4 $t_{d (ON)}$ , $t_{ON}$ , $t_{d (OFF)}$ , $t_{OFF}$ 160 ### **TENTATIVE** I<sub>IL</sub> – Ta −<u>80</u> ## **TENTATIVE** 80 AMBIENT TEMPERATURE Ta (°C) 160 ## Method for selecting external parts | PIN<br>No. | PIN NAME | TYPE | RECOMMENDED VALUE /<br>RECOMMENDED PRODUCT | DESCRIPTION | |----------------------|------------------------------|---------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | cosc | Capacitor | 1500 pF (ceramic) | Sets charge pump's oscillation frequency. | | 2 | ROSC | Resistor | 100 kΩ | Sets charge pump's oscillation frequency. | | 11<br>12 | CP1<br>CP2 | Capacitor | 0.47 $\mu$ F (laminated ceramic) | Capacitor for the charge pump. Greater this capacitance larger the charging current to the capacitor, so there is a greater loss in the IC. | | 24 | CPV | Capacitor | 1 $\mu$ F (laminated ceramic) and 10 $\mu$ F (aluminum electrolytic) connected in parallel | Greater this capacitance, larger the charge pump (CPV pin)'s current supply capacity, so there is a greater loss in the IC. Therefore, be careful not to exceed the allowable loss. | | 11<br>12<br>24 | CP1<br>CP2<br>CPV | High-speed<br>diode | $t_{rr} = 100 \text{ ns (max.)}$<br>CRH01 ( $t_{rr} = 35 \text{ ns max.}$ )<br>recommended | Diode for the charge pump. An electric charge equal to the diode's Q <sub>rr</sub> component goes out of the capacitor's charged electricity. Therefore, use a high-speed diode. | | 22<br>20<br>17<br>16 | OUT1<br>OUT2<br>OUT3<br>OUT4 | Resistor | _ | Gate resistor for external power MOSFET. Choose the optimum value by considering the switching loss and EMI of the power MOSFET. | | 10<br>21<br>23 | SGND<br>M +<br>M – | SBD | V <sub>F</sub> = 0.5 V (max.)<br>CRS03 (V <sub>F</sub> = 0.45 V max.<br>@0.7 A) recommended | This is needed when the M + or M - pin is biased to the negative side by more than 0.5 V from the SGND voltage. Because this IC operates relative to SGND, a parasitic diode exists toward each pin. When the M + or M - pin is biased to the negative side by more than 0.5 V from SGND, the parasitic diode conducts, causing the IC to operate erratically or generate abnormal heat. | | 21<br>23 | M +<br>M - | Resistor | _ | This is needed when the M + or M - pin is biased to the negative side by more than 0.5 V from the SGND voltage. This is used to limit current for external SBD. | **TOSHIBA** #### **TENTATIVE** ### **USAGE PRECAUTIONS** (Note 1): About taking the charge pump voltage to external devices Current can be taken out of the charge pump's final stage (CPV pin) to external devices without causing any problem. In this case, because the charge pump voltage drops, increase the capacitance of the capacitor connected to the CPV pin. However, this may cause the charging current to the capacitor and, hence, loss in the IC to increase. So be careful not to exceed the allowable loss. (Note 2): About heat sink design Because this IC contains a charge pump function, loss in it affects external capacitor capacitance and diode characteristics. It is recommended that the junction temperature, $T_j$ , be judged from the on-voltage of the FAULT pin (open-drain). When $V_{DD}$ is within the range of operating power supply voltages, the FAULT pin outputs a low. For details about on-voltage characteristics, see $T_i$ - $V_{FAULT}$ characteristic curves. (Note 3): About dead time setting For arm-shorting input logic, all outputs (OUT1-OUT4) are pulled low. When operating in forward or reverse mode, consider the OUT1-OUT4 switching time and the switching time (including temperature characteristic) of the external power MOSFET as you set the dead time. The dead time required for only the IC, not including the external power MOSFET, is $4 \mu s$ (within all operating power supply voltages and all operating temperatures). (Note 4) : Shorting between outputs, Shortcircuit of outputs and $V_{DD}$ pin or shortcircuit of outputs GND pin may cause the IC to break down. Therefore, pay careful attention to the design of output lines and $V_{DD}$ and GND lines. (Note 5): Precautions on dry packing After unpacking dry or moistureproof packing, please make sure the device is mounted in place within 48 hours at temperature and humidity of 30°C and 60% RH or less. Because the device is emboss-taped and cannot be processed by baking, always be sure to use it within said allowable time after unpacking. Tape packing quantity: 500 devices/reel (EL) or 2000 devices/reel (EL1) ## **PACKAGE DIMENSIONS** SSOP24-P-300-1.00B Weight: 0.29 g (typ.)