TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # TC9181P, TC9181F # PLL FREQUENCY SYNTHESIZER LSI FOR COMMUNICATION USE The TC9181P and TC9181F are developed as PLL frequency synthesizer LSI for communication use and has following features. #### **FEATURES** - Enable to be used as PLL LSI in many communication equipments e.g., Personal radio, Mobil telephone, CB radio and so on, because of it's various purposive system desian. - Built in 12 bits programmable counter as a reference frequency divider, so frequency division range of programmable counter is 5~4095 divisions according to serial data. - Built in swallow type programmable counter to generate very high frequency. - Phase comparator circuit has 3 types of output and replace of it inputs is possible. - With 2 wide purposive output ports. - Enable to be controlled by only 3 serial lines (DATA, CK, STB). Weight DIP18-P-300-2.54A : 1.12g (Typ.) SOP24-P-450-1.27A : 0.44g (Typ.) #### **PIN CONNECTION** - TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ### **BLOCK DIAGRAM** # **PIN FUNCTION** | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------------|------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 1 | GND | Ground-1 | Logic ground terminal. | _ | | 2 | $\frac{X_{T}}{X_{T}}$ | Crystal oscillator terminal | Reference frequency crystal oscillator connection terminal. | _ | | 4<br>5 | P01<br>P02 | Wide purposive output port-1, 2 | Wide purposive output ports externally controllable by serial data. | _ | | 6 | PIN | Programmable counter input | Programmable counter input terminal. Input an external prescaler output through a coupling capacitor. | _ | | 7 | PSC | Prescaler control | 2 modulus prescaler frequency division ratio switching control terminal. At "H" level, division ratio = P At "L" level, division ratio = P + 1 | _ | | 8 | Test | Test terminal | Normal operation at "L" level. Test mode operation at "H" level. | _ | | 9<br>10<br>11 | CK<br>DATA<br>STB | Serial data input | Serial data input terminals to control this LSI externally. Schmitt trigger input. | _ | | 12 | G | Ground-2 | Ground terminal of phase comparator charge pump. | _ | | 13 | LD | Lock detector | Output "H" level signal when phase comparator detects lockout state. Enable to be set compulsorily by data given externally. | _ | | 14<br>15 | L<br>H | Phase comparator output | Phase comparator output terminals to connect external high voltage charge pump. | _ | | 16<br>17 | D <sub>02</sub><br>D <sub>01</sub> | Phase comparator charge pump output | D <sub>01</sub> , D <sub>02</sub> are tri-state outputs. D <sub>01</sub> always outputs and D <sub>02</sub> is able to be controlled ON/OFF externally. Effective to shorten lock-up time. | _ | | 18 | V <sub>DD</sub> | Power supply | +5V power supply terminal. | _ | #### **OPERATIONS** ### 1. Serial data input Serial data can control 4 group functions separately. Data is always input from LSB and final 2bit data selects the group. - Group 1 Reference divider frequency division ratio. Phase comparator S, R inputs replace. - Group 2 —— Programmable counter frequency division ratio. - Group 3 Wide purposive output ports. - Group 4 Phase comparator D<sub>02</sub> output ON/OFF control. Lock detector compulsory set. Serial data is composed of 3 lines of DATA, CK and STB. DATA is input orderly in internal shift register at going rising edge of CK. By setting STB "H" level after all DATA is input, DATA is transferred to the latch selected by the group code and this LSI can be controlled. Serial data input 3 terminals build in schmitt trigger circuits that protect from data error by noise. Concerning the data status of each group, refer to the respective block explanations. **TOSHIBA** #### 2. Reference divider This block generates PLL reference frequency and is composed of Crystal oscillation amp, 12bit programmable divider and 2 control ports. - Crystal oscillation amp allows crystal oscillation up to 15MHz and inputting signal in XT terminal externally up to 15MHz through a coupling capacitor. - Programmable divider is composed of binary 12bit. Voluntary frequency division of range 5~4095 division is possible by serial data given externally. So a crystal to generate reference frequency can be selected freely and common use of the crystal using other purpose is possible. By setting Latch-1 ( $L_1$ ) at "H" level, frequency division ratio is fixed at 1024 division neglecting serial data. And at this time serial data becomes brief. - Latch-2 (L<sub>2</sub>) is a control latch to replace reference divider output and programmable counter output before inputting to phase comparator circuit. Set L<sub>2</sub> at "L" level when external low pass filter is an inversion type, and set "H" level when not an inversion type. - Serial data Serial data to control reference divider block is of 16bit as following construction. \* $D_0 \sim D_{11}$ is binary code N of frequency division ratio intended. $5 \le N \le 4,095$ ### 3. Programmable counter Programmable counter circuit adopts swallow system to generate high frequency and is composed of 7bit swallow counter, 11bit programmable counter and prescaler control logic to switch frequency division ratio of 2 modulus prescaler connected externally. • Total frequency division ratio is defined as follows. Frequency division ratio = $$(P + 1) \cdot A + P \cdot (N - A)$$ = $P \cdot N + A$ (Note) : $N > A$ - Frequency division ratio of the external prescaler should be "P+1" when PSC is "L" level and "P" when PSC is "H" level. - Serial data Serial data which defines frequency division ratio of programmable counter is composed of 20bit but changes according to "P" of external prescaler. (1) When used with an external prescaler of P = 128 \* $D_0 \sim D_{17}$ is binary code D of frequency division ratio intended. Generally $16,384 \le D \le 262,143$ (2) When used with an external prescaler of P = 64 - \* $D_0 \sim D_{16}$ is binary code D of frequency division ratio intended. The 7th bit should be fixed at "L". Generally $4,096 \le D \le 131,071$ - (3) When used as a normal programmable counter \* $D_0 \sim D_{10}$ is binary code D of frequency division ratio intended. $5 \le D \le 2,047$ #### 4. Phase comparator Phase comparator converts phase difference of reference divider output and programmable counter output into V<sub>CO</sub> control voltage and has features as following. - Always operating ordinary tri-state output (D<sub>01</sub>). - $\bullet$ Tri-state output (D<sub>02</sub>) which can be controlled ON/OFF according to serial data given externally. - Phase comparator outputs (H, L) to connect high voltage charge pump externally. - Lock detector output (LD) which can be compulsorily set by data given externally. - (1) Example use of $D_{01}$ , $D_{02}$ terminal When change a channel, ON the $D_{02}$ output and make the time constant of the low pass filter smaller to make PLL lock state fastly. And after PLL is locked, OFF the $D_{02}$ output and make the time constant larger to improve side-band spurious feature and stability. # (2) Example use of H, L terminals When connect an external passive low pass filter, supply voltage of charge pump should be high. In this case connect an external PNP transistor as a right figure. #### Lock detector Lock detector (LD) outputs pulse signal during phase deference time detected by phase detector circuit. Additionally this lock detector output can be fixed unlocked state compulsorily by serial data given externally. By fixing LD unlocked state just before channel changing to stop transmission output and canceling unlocked state after a definite time from the channel changing, troubles at channel changing e.g., overshoot can be prevented from. #### Serial data Serial data controls concerning phase comparator circuit are tri-state output ON/OFF control and lock detector compulsory set mentioned before. They are composed of 4 bits serial data as below. # 5. Wide purposive output port P<sub>01</sub>, P<sub>02</sub> output ports are available to many functions e.g., transmitter/receiver switching signal, band switching signal, sensibility switching and frequency band switching, according to serial data. #### 6. Test circuit When Test terminal (8 pin) is placed at "H" level, this LSI is placed in the test mode as followings. - 1. P<sub>01</sub> terminal outputs reference divider output. - 2. P<sub>02</sub> terminal outputs programmable counter output. # **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|--------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3~7.0 | V | | Input Voltage | V <sub>IN</sub> | $-0.3 \sim V_{DD} + 0.3$ | ٧ | | Power Dissipation | PD | 300 | mW | | Operating Temperature | T <sub>opr</sub> | - 30~85 | °C | | Storage Temperature | T <sub>stg</sub> | <b>- 55∼125</b> | °C | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, Ta = 25°C, $V_{DD} = 5V$ ) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------------------|-----------------|----------------------|------------------------------------------------------------------------------|------|------|------|------| | Operating Supply<br>Voltage | V <sub>DD</sub> | _ | $f_{OSC} = f_{PIN} = 10MHz,$<br>$V_{PIN} = 0.5V_{p-p}, Ta = -30~85^{\circ}C$ | 4.0 | 5.0 | 6.0 | ٧ | | Operating Supply<br>Current | l <sub>DD</sub> | _ | $f_{OSC} = f_{PIN} = 10MHz,$<br>$V_{PIN} = 0.5V_{p-p}, Ta = -30~85^{\circ}C$ | | 2.0 | 5.0 | mA | # Reference divider block | X'tal Oscillating<br>Frequency | fosc | _ | V <sub>DD</sub> = 4∼6V | 1.0 | 1 | 15.0 | MHz | |--------------------------------|-------------------|---|------------------------------------------------------------|-----|---|------|------------| | X <sub>T</sub> Input Frequency | <sup>f</sup> XTin | _ | $V_{DD} = 4 \sim 6V$ ,<br>$V_{XTin} = 100 \text{mV}_{rms}$ | 1.0 | _ | 15.0 | MHz | | X <sub>T</sub> Input Voltage | $V_{XTin}$ | _ | $V_{DD} = 4\sim 6V$ , $f_{XT} = 10MHz$ | 100 | _ | _ | $mV_{rms}$ | # Programmable counter block | P <sub>IN</sub> Frequency | f <sub>Pin</sub> | _ | $V_{DD} = 4 \sim 6V, V_{Pin} = 0.5V_{p-p}$ | 1k | _ | 10M | Hz | |-------------------------------|------------------|---|--------------------------------------------|-----|---|-----|------------------| | P <sub>IN</sub> Input Voltage | V <sub>Pin</sub> | _ | $V_{DD} = 4\sim 6V$ , $f_{Pin} = 10MHz$ | 0.5 | _ | _ | V <sub>p-p</sub> | # Phase comparator block (D $_{01}$ , D $_{02}$ , LD, H, L) | Output<br>Current | "H" Level | ЮН | _ | D <sub>01</sub> , D <sub>02</sub> , LD<br>V <sub>DD</sub> = 5V, V <sub>OH</sub> = 4V | 0.5 | 1.5 | 3.0 | mA | |-------------------|-----------|-----|---|--------------------------------------------------------------------------------------------|-----|-----|------|----| | | "L" Level | lOL | _ | D <sub>01</sub> , D <sub>02</sub> , LD, H, L<br>V <sub>DD</sub> = 5V, V <sub>OL</sub> = 1V | 0.5 | 1.5 | 3.0 | mA | | Breakdown | Voltage | ۷o | _ | H, L, $V_{DD} = 4 \sim 6V$ | _ | _ | 12.0 | V | | Off Leak Current | | IL | _ | D <sub>01</sub> , D <sub>02</sub> , H, L<br>V <sub>DD</sub> = 6V | | l | 0.1 | μΑ | # Output port (P<sub>01</sub>, P<sub>02</sub>) | Output | "H" Level | IOH | $V_{DD} = 5V$ , $V_{OH} = 4V$ | 0.5 | 1.5 | 3.0 | mΛ | |---------|-----------|-----|-------------------------------|-----|-----|-----|----| | Current | "L" Level | loL | $V_{DD} = 5V$ , $V_{OL} = 1V$ | 0.5 | 1.5 | 3.0 | mA | # Serial input (CK, DATA, STB) | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |----------------|-----------|-----------------|----------------------|----------------------|------|------|------|------| | Input | "H" Level | $v_{IH}$ | | V <sub>DD</sub> = 5V | 3.8 | _ | 5.0 | V | | Voltage | "L" Level | V <sub>IL</sub> | _ | V <sub>DD</sub> = 5V | 0.0 | _ | 1.2 | V | | Input Speed | | S <sub>IN</sub> | _ | _ | 5 | _ | _ | μs | (Note 1) $X_T$ : SIN wave input $P_{IN}$ : SQ wave input (Note 2) Falling of $P_{IN}$ input wave have a rule as following. $t_f < 0.20 \mu s$ (Note 3) Choose a crystal oscillator that has a small CI value and good startup characteristics. # **CHARACTERISTIC DATA** # OUTLINE DRAWING DIP18-P-300-2.54A Unit: mm Weight: 1.12g (Typ.) Weight: 0.44g (Typ.)