September 2000 # Geode™ SC1200 Information Appliance on a Chip ### **General Description** The Geode™ SC1200 device is a member of the National IA on a Chip family of fully integrated x86 system chips. The SC1200 includes a GX1™ 32-bit x86 compatible processor module, a TV video processor, core logic, and a SuperI/O block. All these features, combined with small form factor and low power consumption, result in an ideal choice for the heart of an advanced Set-Top Box. The integrated approach of Geode architecture simplifies system design by reducing the number of components on the system board, thus lowering cost and improving time-to-market. ### Primary Components of the Geode SC1200 - The Geode GX1 combines advanced CPU performance with MMX<sup>™</sup> support, fully accelerated 2D graphics, a 64-bit synchronous DRAM (SDRAM) interface, a PCI bus controller, and a display controller. - The low-power NTSC/PAL video processor has a hardware video accelerator for blending, scaling, filtering, and color space conversion. It has a TV encoder with Vertical Blank Interval (VBI) datainsertion capability. - Core Logic of the SC1200 device includes: PC AT functionality, a USB interface, an IDE interface, a PCI bus interface, an LPC bus interface, ACPI 1.0 compliant power management, a video input port and an audio codec interface. - Three serial ports (UART1, UART2, UART3 with fast Infrared), a parallel port, two ACCESS.bus (ACB) interfaces, and a Real-Time Clock (RTC). The block diagram on the following page shows the relationships between the functional blocks in the SC1200. No part of this document may be reproduced in any form, or by any means, without the prior written consent of National Semiconductor Corporation. National Semiconductor is a registered trademark, and Geode is a trademark of National Semiconductor Corporation. All other brand or product names are trademarks or registered trademarks of their respective holders. ### **Features** ### **Outstanding Features** - 32-bit x86 processor, up to 266 MHz, with MMX instruction set support - Memory controller with 64-bit SDRAM interface - 2D graphics accelerator - · TV controller with hardware video accelerator - CCIR-656 video input port with direct video for full screen display - PC AT functionality - · PCI bus controller - IDE interface - USB, three ports, OpenHCI 1.0 compliant - Audio, AC97/AMC97 2.0 compliant - Virtual System Architecture (VSA<sup>TM</sup>) support - · Power management, ACPI 1.0 compliant - EBGA package ### GX1 #### **CPU** - 32-bit x86, up to 266 MHz, with MMX compatible instruction set support - 16 KB unified L1 cache - Integrated Floating Point Unit (FPU) - · Re-entrant SMM enhanced for VSA #### 2D Graphics Accelerator - · Accelerates BitBLTs, line draw and text - · Supports all 256 raster operations - · Supports transparent BLTs - · Runs at core clock frequency #### **Memory Controller** - 64-bit SDRAM interface - 66 MHz to 100 MHz frequency range - Direct interface with CPU/cache, display controller and 2D graphic accelerator - Supports clock suspend and power-down/selfrefresh - Up to 8 SDRAM devices or one DIMM/SODIMM ### **Display Controller** - Hardware graphics frame buffer compress/decompress - Supports up to 800 x 600 x 16 BPP - Hardware cursor, 32 x 32 pixels ### Video Processor #### **Video Accelerator** Flexible video scaling support of up to 800% (horizontally and vertically) - Bilinear interpolation filters (with two taps, and eight phases) to smooth output video - Video/Graphics mixer - 8-bit value alpha blending - ☐ Three blending windows with constant alpha value - □ Color key - MPEG-1 360 x 240 @ 30 Hz and 360 x 288 @ 25 Hz (interpolated up to 720 x 480 and 720 x 576) - Flicker filter with a three-line buffer for graphics display on TV - · TV interface - Uses 10-bit DACs - 720 x 480 NTSC @ 60 Hz or 720 x 576 PAL @ 50 Hz - NTSC-M, PAL-M/B/D/G/H/I - Luminance filtering with 2x oversampling and sinx/x correction - Chrominance filtering with 4x oversampling - Composite, S-Video and YCrCb component video outputs - Analog video output interface supports SCART standard (both RGBCvbs and YCCvbs) - Support for VBI transfer from Video Port input to the TV Encoder - VBI Generation Support - Wide Screen Signaling (WSS) - Closed caption - ☐ Extended Data Services (EDS) - ☐ Copy Generation Management System (CGMS) - Four-field NTSC or eight-field PAL generation - Macrovision copy protection Version 7.01 ### Core Logic #### **IDE** Interface - IDE channel for up to two external IDE devices - Supports ATA-33 synchronous DMA mode transfers, up to 33 MB/S #### **Audio** 3 - AC97/AMC97 (Rev. 2.0) codec interface - Legacy audio emulation using XpressAUDIO™ - · 6 DMA channels #### **PC AT Functionality** - Programmable Interrupt Controller (PIC), 8259Aequivalent - Programmable Interval Timer (PIT), 8254-equivalent - DMA Controller (DMAC), 8237-equivalent ### Features (Continued) #### **Video Input Port** - · Video capture or display - CCIR656 format - Lock display timing to video input timing (GenLock) - Able to transfer video data into main memory - Direct video transfer for full screen display - · Separate memory location for VBI ### **Power Management** - ACPI 1.0 compliant - Sx state control of three power planes - Cx/Sx state control of clocks and PLLs - Thermal event input - Wake-up event support: - Three general-purpose events - AC97 codec event - UART2 RI signal - Infrared (IR) event ### General Purpose I/O (GPIO) Ports • 23 multiplexed GPIO pins #### **PCI Bus Interface** - PCI 2.1 compliant - 32-bit data path, up to 33 MHz - · Glueless interface for an external PCI device - Fixed priority - 3.3V signal support only ### **Sub-ISA Bus Interface** - Up to 16 MB addressing - Supports a chip select for ROM or Flash EPROM boot device - · Supports either: - DiskOnChip® DOC2000 Flash file system - NAND E<sup>2</sup>PROM - Supports up to two chip selects for external I/O devices - 8-bit (optional 16-bit) data bus width - · Shares balls with PCI signals #### **Universal Serial Bus (USB)** - USB OpenHCI 1.0 compliant - Three ports #### SuperI/O #### Real-Time Clock (RTC) - DS1287, MC146818 and PC87911 compatible - · Multi-century calendar ### ACCESS.bus (ACB) Interface • Two ACB interface ports #### **Parallel Port** - EPP 1.9 compliant - IEEE1284 ECP compliant, including level 2 ### **Serial Port (UART)** - UART1, 16550A compatible (SIN, SOUT, BOUT pins), used for smart card interface - UART2, 16550A compatible - Enhanced UART with fast Infrared (IR) - IrDA 1.1 and 1.0 compatible - Sharp-IR options ASK-IR and DASK-IR - Consumer Remote Control supports RC-5, RC-6, NEC, RCA and RECS80 - DMA support - Can be used as UART3 (SIN and SOUT pins) ## Other Features #### **High Resolution Timer** • 32-bit counter with 1 μS count interval #### **WATCHDOG** Interfaces to INTR, SMI, Reset #### **Clocks** - Input: - 32.768 KHz (internal clock oscillator) - 27.000 MHz (internal clock oscillator) - Output: - AC97 clock (24.576 MHz) - Memory controller clock (66 MHz to 100 MHz) - PCI clock (33 MHz) #### **JTAG Testability** Bypass, Extest, Sample/Preload, IDcode, Clamp, Hiz ### **Voltages** Internal logic: 1.8V CPU frequency up to 266 MHz: 2.0V CPU frequency up to 200 MHz: 1.8V - Battery: 3V - I/O: 3.3V - Standby: 3.3V ### **Package** 4 - EBGA, 432 balls - Footprint: 40 x 40 mm,1.27 mm pitch ## 1.0 Signal Definitions This section defines the signals and describes the external interface of the SC1200 device. Figure 2-1 shows the signals organized by their functional groups. The overline ( ) symbol above a signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. Otherwise, the signal is asserted when at a high voltage level. ## 1.1 Signal Groups Figure 1. SC1200 Signal Groups Figure 1. SC1200 Signal Groups (Cont'd) # 1.1.1 Functional Pin Summary | Module | Pin Count | |--------------------------------------------------------------|-----------| | System Signals | 6 | | System Memory Interface | 99 | | Video Port (VP) | 9 | | NTSC/PAL TV Interface | 8 | | ACCESS.bus Interface | 4 | | PCI Bus Interface | 54 | | Sub-ISA Interface (additional pins, most are muxed with PCI) | 10 | | LPC Interface | 8 | | IDE Interface | 28 | | Universal Serial Bus (USB) | 8 | | Serial Ports (UART) | 11 | | Fast Infrared (IR) Port or Serial Port 3 | 2 | | AC97 Audio Interface | 8 | | Power Management | 10 | | Miscellaneous/Test/JTAG | 12 | | Dedicated GPIO | 8 | | Parallel Port (IEEE 1284) | 17 | | Total | 294 | 7 ## 1.1.2 Signal Descriptions The following tables contain descriptions of each signal of the SC1200 device. • Shared indicates that the ball is shared dynamically with another signal. ## 1.1.3 System Signals | Name | Туре | Description | MUX | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | CLKSEL[1:0] | I | Fast PCI Clock Select. These strap signals are used to set the internal fast PCI clock. | Shared | | | | 00: 33.3 MHz | | | | | 01: 48 MHz | | | | | 10: 66.7 MHz | | | | | 11: 33.3 MHz | | | | | During system reset, an internal pull-down resistor of 100 K $\Omega$ exists on these pins. If needed, an external pull-up resistor of 15 K $\Omega$ should be placed. <sup>1</sup> | | | CLKSEL[3:2] | I | <b>Maximum Core Clock Multiplier.</b> These strap signals are used to set the maximum allowed multiplier value for the core clock. | Shared | | | | During system reset, an internal pull-down resistor of 100 K $\Omega$ exists on these pins. If needed, an external pull-up resistor of 15 K $\Omega$ should be placed. <sup>1</sup> | | | BOOT16 | I | <b>Boot ROM is 16 bits wide.</b> This strap signal enables the optional 16-bit wide Sub-ISA bus. | Shared | | | | During system reset, an internal pull-down resistor of 100 K $\Omega$ exists on this pin. If needed, an external pull-up resistor of 15 K $\Omega$ should be placed. <sup>1</sup> | | | POR | I | Power On Reset. POR is the system reset signal generated from the power supply to indicate that the system should be reset. | | | X32I, X32O | I/O | <b>Crystal pins.</b> Connected directly to a 32.768 KHz crystal. This clock input is required even if the internal RTC is not being used. Some of the internal clocks are derived from this clock. If an external clock is used, it should be connected to X32I, (X32O should remain unconnected), using a voltage level of 0 volts to V <sub>CORE</sub> . | | | X27I, X27O | I/O | <b>Crystal pins.</b> Connected directly to a 27.000 MHz crystal. This clock input is used for video circuits. Some of the internal clocks are derived from this clock. If an external clock is used, it should be connected to X27I, using a voltage level of 0 volts to $V_{IO}$ . X27O should remain unconnected. | | | PCIRST | 0 | PCI and System Reset. $\overline{PCIRST}$ is the reset signal for the PCI bus and system. It is asserted for approximately 100 $\mu$ S after $\overline{POR}$ is negated. | | <sup>1.</sup> An external pull-up or pull-down resistor may be needed for these pins if external components have an input DC current. This resistor should have a resistance of at least $1K\Omega$ . ## 1.1.4 System Memory Interface | Name | Туре | Description | | |----------|------|-------------------------------------------------------------------|--| | MD[63:0] | I/O | Memory Data Bus. The data bus lines driven to/from system memory. | | | Name | Туре | Description | | |------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MA[12:0] | 0 | <b>Memory Address Bus.</b> The multiplexed row/column address lines driven to the system memory. Supports 256 Mbit SDRAM. | | | BA[1:0] | 0 | Bank Address Bits. These bits are used to select the component bank within the SDRAM. | | | CS[1:0] | 0 | Chip Selects. These bits are used to select the module bank within system memory. Each chip select corresponds to a specific module bank. If $\overline{CS}$ is high, the bank(s) do not respond to $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{WE}$ until the bank is selected again. | | | RASA | 0 | Row Address Strobe. RAS, CAS, WE and CKE are encoded to support the different SDRAM commands. RASA is used with CS[1:0]. | | | CASA | 0 | <b>Column Address Strobe.</b> RAS, CAS, WE and CKE are encoded to support the different SDRAM commands. CASA is used with CS[1:0]. | | | WEA | 0 | Write Enable. RAS, CAS, WE and CKE are encoded to support the different SDRAM commands. WEA is used with CS[1:0]. | | | DQM[7:0] | 0 | Data Mask Control Bits. | | | | | During memory read cycles, these outputs control whether SDRAM output buffers are driven on the MD bus or not. All DQM signals are asserted during read cycles. | | | | | During memory write cycles, these outputs control whether or not MD data will be written into SDRAM. | | | | | DQM[7:0] connect directly to the [DQM7:0] pins of each DIMM connector. | | | CKEA | 0 | Clock Enable. These signals are used to enter Suspend/power-down mode. | | | | | If CKE goes low when no read or write cycle is in progress, the SDRAM enters power-down mode. To ensure that SDRAM data remains valid, the self-refresh command is executed. To exit this mode and return to normal oepration, drive CKE high. | | | | | These signals should have an external pull-down resistor of 33 K $\Omega$ . | | | SDCLK[3:0] | 0 | SDRAM Clocks. SDRAM uses these clocks to sample all control, address, and data lines. To ensure that the Suspend mode functions correctly, SDCLK3 and SDCLK1 should be used with CS1. SDCLK2 and SDCLK0 should be used together with CS0. | | | SDCLK_IN | ı | SDRAM Clock Input. The SC1200 samples the memory read data on this clock. Works in conjunction with the SDCLK_OUT signal. | | | SDCLK_OUT | 0 | SDRAM Clock Output. This output is routed back to SDCLK_IN. The board designer should vary the length of the board trace to control skew between SDCLK_IN and SDCLK. | | # 1.1.5 Video Port (VP) | Name | Туре | Description | | |----------|------|-----------------------------------------------------------------|--| | VPD[7:0] | I | Video Port Data. The data is input from the CCIR video encoder. | | | VPCKIN | I | Video Port Clock Input. The clock input from the video decoder. | | ## 1.1.6 NTSC/PAL TV Interface | Name | Туре | Description | | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CVBS | 0 | Composite Video. Includes synchronization, luminance and chrominance components of video. | | | SVY/TVR | 0 | SVY - Super Video Luminance. SVIDEO luminance signal. | | | | | TVR - TV Red component signal for SCART. | | | SVC/TVB | 0 | SVC - Super Video Chrominance. SVIDEO chrominance signal. | | | | | TVB - TV Blue component signal for SCART. | | | CVBS/TVG | 0 | CVBS - Composite video. Includes synchronization, luminance and chrominance components of video. | | | | | TVG - TV Green component signal for SCART. | | | TVREF | I/O | <b>Voltage Reference.</b> Reference voltage for TV DAC. This pin reflects the internal voltage reference. If an external voltage reference is used, this input is tied to a 1.235V reference. | | | TVCOMP | I | Current Compensation pin for TV DAC. A 0.1 $\mu F$ to 1.2 $\mu F$ capacitor is used to connect this pin to AV <sub>CCTV</sub> . | | | TVRSET | I | <b>TV Set Resistor.</b> This pin sets the current-level for the TV DAC. Typically, an 1140 $\Omega$ , 1% resistor is connected between this pin and AV <sub>SSTV</sub> . The full scale current output of TV DACs is 32 * TVREF / TVRSET. An 1140 $\Omega$ , 1% resistor enables driving a double terminated 75 $\Omega$ transmission line. | | | TVIOM | 0 | <b>TV Output Dump Current.</b> Typically, a 9.3 $\Omega$ , 1% resistor is connected between this pin and AV <sub>SSTV</sub> . | | ## 1.1.7 ACCESS.bus Interface | Name | Туре | Description | | |------|------|-------------------------------------------------------------------------------------------|--| | AB1C | I/O | ACCESS.bus 1 Serial Clock. This is the serial clock for the interface. | | | AB1D | I/O | ACCESS.bus 1 Serial Data. This is the bidirectional serial data signal for the interface. | | | AB2C | I/O | ACCESS.bus 2 Serial Clock. This is the serial clock for the interface. | | | AB2D | I/O | ACCESS.bus 2 Serial Data. This is the bidirectional serial data signal for the interface. | | ## 1.1.8 PCI Bus Interface | Name | Туре | Description | | |---------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | PCICLK | I | <b>PCI Clock.</b> PCICLK provides timing for all transactions on the PCI Bus. All other PCI signals are sampled on the rising edge of PCICLK, and all timing parameters are defined with respect to this edge. | | | PCICLK0,<br>PCICLK1 | 0 | PCI Clock Output. PCICLK0 and PCICLK1 provide clock drives for the system at 33 MHz. These clocks are asynchronous to PCI signals. There is low skew between all outputs. One of these clock signals should be connected to PCICLK input. All PCI clock users in the system (including PCICLK) should receive the clock with as low a skew as possible. Note: Only a CMOS load should be connected to these signals. | | | AD[31:0] | I/O | Multiplexed Address and Data. A bus transaction consists of an address phase in the cycle in which FRAME is asserted followed by one or more data phases. During the address phase, AD[31:0] contain a physical 32-bit address. For I/O, this is a byte address. For configuration and memory, it is a DWORD address. During data phases, AD[7:0] contain the least significant byte (LSB) and AD[31:24] contain the most significant byte (MSB). | Shared | | C/BE[3:0] | I/O | Multiplexed Command and Byte Enables. During the address phase of a transaction when FRAME is active, C/BE[3:0] define the bus command. During the data phase, C/BE[3:0] are used as byte enables. The byte enables are valid for the entire data phase and determine which byte lanes carry meaningful data. C/BE0 applies to byte 0 (LSB) and C/BE3 applies to byte 3 (MSB). | Shared | | ĪNTA, INTB, INTC | I | PCI Interrupt Pins. The SC1200 provides inputs for the optional "levelsensitive" PCI interrupts (also known in industry terms as PIRQx). These interrupts can be mapped to IRQs of the internal 8259 interrupt controllers using PCI Interrupt Steering Registers 1 and 2 (F0 Index 5Ch and 5Dh). | | | | | Note: INTD exists as an internal signal and can be used by internal PCI devices. | | | Name | Туре | Description | | |-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | PAR | I/O | <b>Parity.</b> Parity generation is required by all PCI agents. The master drives PAR for address- and write-data phases. The target drives PAR for readdata phases. Parity is even across AD[31:0] and C/BE[3:0]. | Shared | | | | For address phases, PAR is stable and valid one PCI clock after the address phase. It has the same timing as AD[31:0] but is delayed by one PCI clock. | | | | | For data phases, PAR is stable and valid one PCI clock after either $\overline{\text{IRDY}}$ is asserted on a write transaction or after $\overline{\text{TRDY}}$ is asserted on a read transaction. | | | | | Once PAR is valid, it remains valid until one PCI clock after the completion of the data phase. (Also see $\overline{\text{PERR}}$ .) | | | FRAME | I/O | Frame Cycle. Frame is driven by the current master to indicate the beginning and duration of an access. FRAME is asserted to indicate the beginning of a bus transaction. While FRAME is asserted, data transfers continue. FRAME is deasserted when the transaction is in the final data phase. | | | | | This pin is internally connected to a pull-up resistor. | | | IRDY | I/O | Initiator Ready. IRDY is asserted to indicate that the bus master is able to complete the current data phase of the transaction. IRDY is used in conjunction with TRDY. A data phase is completed on any PCI clock in which both IRDY and TRDY are sampled as asserted. During a write, IRDY indicates that valid data is present on AD[31:0]. During a read, it indicates that the master is prepared to accept data. Wait cycles are inserted until both IRDY and TRDY are asserted together. | Shared | | | | This pin is internally connected to a pull-up resistor. | | | TRDY | I/O | Target Ready. TRDY is asserted to indicate that the target agent is able to complete the current data phase of the transaction. TRDY is used in conjunction with IRDY. A data phase is complete on any PCI clock in which both TRDY and IRDY are sampled as asserted. During a read, TRDY indicates that valid data is present on AD[31:0]. During a write, it indicates that the target is prepared to accept data. Wait cycles are inserted until both IRDY and TRDY are asserted together. | Shared | | | | This pin is internally connected to a pull-up resistor. | | | STOP | I/O | Target Stop. STOP is asserted to indicate that the current target is requesting that the master stop the current transaction. This signal is used with DEVSEL to indicate retry, disconnect, or target abort. If STOP is sampled active by the master, FRAME is deasserted and the cycle is stopped within three PCI clock cycles. As an input, STOP can be asserted in the following cases: | Shared | | | | If a PCI master tries to access memory that has been locked by another master. This condition is detected if FRAME and LOCK are asserted during an address phase. | | | | | 2) Īf the PCI write buffers are full or if a previously buffered cycle has not completed. | | | | | 3) On read cycles that cross cache line boundaries. This is conditional based upon the programming of bit 1 in PCI Control Function 2 Register. | | | | | This pin is internally connected to a pull-up resistor. | | | Name | Туре | Description | | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | LOCK | I/O | Lock operation. LOCK indicates an atomic operation that may require multiple transactions to complete. When LOCK is asserted, nonexclusive transactions may proceed to an address that is not currently locked (at least 16 bytes must be locked). A grant to start a transaction on PCI does not guarantee control of LOCK. Control of LOCK is obtained under its own protocol in conjunction with GNT. | | | | | It is possible for different agents to use PCI while a single master retains ownership of $\overline{LOCK}$ . The arbiter can implement a complete system lock. In this mode, if $\overline{LOCK}$ is active, no other master can gain access to the system until the $\overline{LOCK}$ is deasserted. | | | | | This signal is internally connected to a pull-up resistor. | | | DEVSEL | I/O | Device Select. DEVSEL indicates that the driving device has decoded its address as the target of the current access. As an input, DEVSEL indicates whether any device on the bus has been selected. DEVSEL is also driven by any agent that has the ability to accept cycles on a subtractive decode basis. As a master, if no DEVSEL is detected within and up to the subtractive decode clock, a master abort cycle will be initiated (except for special cycles which do not expect a DEVSEL returned). | Shared | | | | This signal is internally connected to a pull-up resistor. | | | PERR | I/O | Parity Error. PERR is used for reporting data parity errors during all PCI transactions except a Special Cycle. The PERR line is driven two PCI clocks after the data in which the error was detected. This is one PCI clock after the PAR that is attached to the data. The minimum duration of PERR is one PCI clock for each data phase in which a data parity error is detected. PERR must be driven high for one PCI clock before being placed in TRISTATE. A target asserts PERR on write cycles if it has claimed the cycle with DEVSEL. The master asserts PERR on read cycles. | | | | | This signal is internally connected to a pull-up resistor. | | | SERR | I/O | System Error. SERR can be asserted by any agent for reporting errors other than PCI parity, so that the PCI central agent notifies the processor. When the Parity Enable bit is set in the Memory Controller Configuration register, SERR is asserted upon detection of a parity error in read operations from DRAM. | | | REQ[1:0] | I | <b>Request Lines.</b> REQ[1:0] indicate to the arbiter that an agent requires the bus. Each master has its own REQ line. REQ priorities are based on the specified arbitration scheme. | | | | | Each of these pins is internally connected to a pull-up resistor. | | | GNT[1:0] | 0 | Grant Lines. GNT[1:0] indicate to the requesting master that it has been granted access to the bus. Each master has its own GNT line. GNT can be retracted at any time a higher REQ is received or if the master does not begin a cycle within a minimum period of time (16 PCI clocks). | | | | | These signals must not be connected to pull-up resistors. | | ## 1.1.9 Sub-ISA Interface | Name | Туре | Description | | |---------|------|----------------|--------| | A[23:0] | 0 | Address lines. | Shared | | D[15:0] | I/O | Data bus. | Shared | | Name | Туре | Description | | |-----------|------|----------------------------------------------------------------------------------------|--------| | IOCHRDY | I | I/O Channel Ready. | | | BHE | 0 | Byte High Enable. With A0, defines byte accessed for 16 bit wide bus cycles. | Shared | | IOCS[1:0] | 0 | I/O Chip Selects. | Yes | | ROMCS | 0 | ROM or Flash ROM Chip Select. | Shared | | DOCCS | 0 | DiskOnChip or NAND Flash Chip Select. | Yes | | TRDE | 0 | Transceiver Data Enable Control. Active low for Sub-ISA data transfers. | Yes | | RD | 0 | Memory or I/O Read. Active on any read cycle. | Shared | | WR | 0 | Memory or I/O Write. Active on any write cycle. | Shared | | ĪŌR | 0 | I/O Read. Active on any I/O read cycle. | | | ĪOW | 0 | I/O Write. Active on any I/O write cycle. | | | DOCR | 0 | <b>DiskOnChip or NAND Flash Read.</b> Active on any memory read cycle to DiskOnChip. | | | DOCW | 0 | <b>DiskOnChip or NAND Flash Write.</b> Active on any memory write cycle to DiskOnChip. | | # 1.1.10 Low Pin Count (LPC) Bus Interface | Name | Туре | Description | | |----------|------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | LAD[3:0] | I/O | LPC Address-Data. Multiplexed command, address, bidirectional data, and cycle status. | | | LDRQ | I | LPC DMA Request. Encoded DMA request for LPC I/F. | | | LFRAME | 0 | <b>LPC Frame.</b> A low pulse indicates the beginning of a new LPC cycle or termination of a broken cycle. | | | LPCPD | 0 | <b>LPC Power-Down.</b> Signals the LPC device to prepare for power shutdown on the LPC interface. | | | SERIRQ | I/O | <b>Serial IRQ.</b> The interrupt requests are serialized over a single pin, where each IRQ level is delivered during a designated time slot. | | ## 1.1.11 IDE Interface | Name | Туре | Description | | |---------------------|------|--------------------------------------------------------------------------------------------------------------------|--| | ĪDE_RST | 0 | <b>IDE Reset.</b> This signal resets all the devices that are attached to the IDE interface. | | | IDE_ADDR[2:0] | 0 | <b>IDE Address Bits.</b> These address bits are used to access a register or data port in a device on the IDE bus. | | | IDE_DATA[15:0] | I/O | IDE Data Lines. IDE_DATA[15:0] transfers data to/from the IDE devices. | | | ĪDE_IOR0 | 0 | IDE I/O Read Channel 0.sserted at read accesses to the corresponding IDE port addresses. | | | IDE_IOW0 | 0 | <b>IDE I/O Write Channel 0.</b> signal is asserted at write accesses to corresponding IDE port addresses. | | | IDE_CS0,<br>IDE_CS1 | 0 | IDE Chip Selects 0 and 1. These signals are used to select the command block registers in an IDE device. | | | Name | Туре | Description | | |------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IDE_IORDY0 | I | I/O Ready Channel 0. When deasserted, signal extend the transfer cycle of any host register access if the required device is not ready to respond to the data transfer request. | | | IDE_DREQ0 | I | <b>DMA Request Channel 0.</b> The IDE_DREQ signal used to request a DMA transfer from the SC1200. The direction of transfer is determined by the IDE_IOR/IOW signals. | | | IDE_DACK0 | 0 | <b>DMA Acknowledge Channel 0.</b> The IDE_DACK signal acknowledge the DREQ request to initiate DMA transfers. | | | IRQ14 | I | Interrupt Request Channel 0. Th input signal edge-sensitive interrupt that indicate when the IDE device is requesting a CPU interrupt service. | | # 1.1.12 Universal Serial Bus (USB) | Name | Туре | Description | | |----------|------|-------------------------------------------------------------------------------------------------|--| | POWER_EN | 0 | Power Enable. This pin enables the power to a self-powered USB hub. | | | OVER_CUR | I | <b>Overcurrent.</b> This pin indicates that the USB hub has detected an overcurrent on the USB. | | | D+_PORT1 | I/O | <b>USB Port 1 Data Positive.</b> This pin is the Universal Serial Bus Data Positive for port 1. | | | DPORT1 | I/O | USB Port 1 Data Negative. This pin is the Universal Serial Bus Data Negative for port 1. | | | D+_PORT2 | I/O | <b>USB Port 2 Data Positive.</b> This pin is the Universal Serial Bus Data Positive for port 2. | | | DPORT2 | I/O | USB Port 2 Data Negative. This pin is the Universal Serial Bus Data Negative for port 2. | | | D+_PORT3 | I/O | <b>USB Port 3 Data Positive.</b> This pin is the Universal Serial Bus Data Positive for port 3. | | | DPORT3 | I/O | USB Port 3 Data Negative. This pin is the Universal Serial Bus Data Negative for port 3. | | ## 1.1.13 Serial Ports (UARTs) | Name | Туре | Description | | |-------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | SIN1<br>SIN2<br>SIN3 | I | <b>Serial Input.</b> Receive composite serial data from the communications link (peripheral device, modem or other data transfer device). | SIN3 | | SOUT1<br>SOUT2<br>SOUT3 | 0 | <b>Serial Output.</b> Send composite serial data to the communications link (peripheral device, modem or other data transfer device). These signals are set active high after a system reset. | SOUT3 | | RTS2 | 0 | Request to Send. When low, indicate to the modem or other data transfer device that the corresponding UART is ready to exchange data. A system reset sets these signals to inactive high, and loopback operation holds them inactive. | Yes | | CTS2 | I | Clear to Send. When low, indicate that the modem or other data transfer device is ready to exchange data. | Yes | | Name | Туре | Description | | |----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | DTR1/<br>BOUT1<br>DTR2/<br>BOUT2 | 0 | Data Terminal Ready (DTRx). When low, indicate to the modem or other data transfer device that the UART is ready to establish a communications link. After a system reset, these pins provide the DTR function and set these signals to inactive high. Loopback operation drives them inactive. Baud Output (BOUTx). Provides the associated serial channel baud rate generator output signal if test mode is selected, i.e., bit 7 of the EXCR1 Register is set. | Yes | | RI2 | I | <b>Ring Indicator.</b> When low, indicates to the modem that a telephone ring signal has been received by the modem. They are monitored during power-off for wake-up event detection. | Yes | | DCD2 | I | <b>Data Carrier Detected.</b> When low, indicates that the data transfer device, e.g., modem, is ready to establish a communications link. | Yes | | DSR2 | I | <b>Data SetReady.</b> When low, indicates that the data transfer device, e.g., modem, is ready to establish a communications link. | Yes | ## 1.1.14 Parallel Port | Signal | I/O | Description | | |-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ACK | ı | <b>Acknowledge.</b> Pulsed low by the printer to indicate that it has received data from the Parallel Port. | | | AFD/DSTRB | 0 | <b>AFD - Automatic Feed.</b> When low, instructs the printer to automatically feed a line after printing each line. This pin is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 K $\Omega$ pullup resistor should be attached to this pin. | | | | | <b>DSTRB</b> - Data Strobe (EPP). Active low, used in EPP mode to denote a data cycle. When the cycle is aborted, $\overline{\text{DSTRB}}$ becomes inactive (high). | | | BUSY/WAIT | I | BUSY. Set high by the printer when it cannot accept another character. | | | | | <b>WAIT.</b> In EPP mode, the Parallel Port device uses this active low signal to extend its access cycle. | | | ERR | I | Error. Set active low by the printer when it detects an error. | | | INIT | 0 | <b>Initialize.</b> When low, initializes the printer. This signal is in TRI-STATE after a 1 is loaded into the corresponding control register bit. Use an external 4.7 $K\Omega$ pull-up resistor. | | | PD[7:0] | I/O | Parallel Port Data. Transfer data to and from the peripheral data bus and the appropriate Parallel Port data register. These signals have a high current drive capability. | | | PE | I | Paper End. Set high by the printer when it is out of paper. This pin has an internal weak pull-up or pull-down resistor. | | | Signal | I/O | Description | | |------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SLCT | I | Select. Set active high by the printer when the printer is selected. | | | SLIN/ASTRB | 0 | $\overline{\text{SLIN}}$ - Select Input. When low, selects the printer. This signal is in TRI-STATE after a 0 is loaded into the corresponding control register bit. Uses an external 4.7 K $\Omega$ pull-up resistor. | | | | | ASTRB - Address Strobe (EPP). Active low, used in EPP mode to denote an address or data cycle. When the cycle is aborted, ASTRB becomes inactive (high). | | | STB/WRITE | 0 | $\overline{\text{STB}}$ - Data Strobe. When low, Indicates to the printer that valid data is available at the printer port. This signal is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 K $\Omega$ pull-up resistor should be employed. | | | | | WRITE - Write Strobe. Active low, used in EPP mode to denote an address or data cycle. When the cycle is aborted, WRITE becomes inactive (high). | | # 1.1.15 Fast Infrared (IR) Port | Name | Туре | Description | | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | IRRX1 | I | IR Receive. Primary input to receive serial data from the IR transceiver. Monitored during power-off for wake-up event detection. | Yes | | IRRX2 | I | IRRX2 - IR Receive 2. Auxiliary IR receiver input to support a second transceiver. This input signal can be used when GPIO38 is selected using PMR[14], and when AUX_IRRX bit in register IRCR2 of the IR module in internal SuperI/O is set. | Yes | | IRTX | 0 | IR Transmit. IR serial output data. | Yes | ## 1.1.16 AC97 Audio Interface | Name | Туре | Description | | |-----------|------|------------------------------------------------------------------------------------------------------------------------------------|--------| | BIT_CLK | I | Audio Bit Clock. The serial bit clock from the codec. | | | SDATA_OUT | 0 | Serial Data Output. This output transmits audio serial data to the codec. | | | | | Note: Only a CMOS load should be connected to this signal. | | | SDATA_IN | 1 | Serial Data Input. This input receives serial data from the primary codec. | | | SDATA_IN2 | I | Serial Data Input 2. This input receives serial data from the secondary codec. This pin has wake-up capability. | | | SYNC | 0 | <b>Serial Bus Synchronization.</b> This bit is asserted to synchronize the transfer of data between the SC1200 and the AC97 codec. | Shared | | AC97_CLK | 0 | Codec Clock. It is twice the frequency of the Audio Bit Clock. | | | AC97_RST | 0 | Codec Reset. | | | PC_BEEP | 0 | PC Beep. Legacy PC/AT speaker output. | | # 1.1.17 Power Management | Name | Туре | Description | | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CLK32 | 0 | 32.768 KHz Output Clock. | | | GPWIO[0:2] | I/O | General Purpose Wake-up I/O signals. | | | LED | 0 | <b>LED Control.</b> Drives an externally connected LED (on, off or a 1 Hz blink). Sleeping / Working indicator. This signal is an open-drain output. | | | ONCTL | 0 | On / Off Control. This signal indicates to the main power supply that power should be turned on. This signal is an open-drain output. | | | PWRBTN | I | <b>Power Button.</b> Input used by the power management logic to monitor external system events, most typically a system on/off button or switch. The pin has an internal pull-up of 100 K $\Omega$ , a schmitt-trigger input buffer and debounce protection of at least 16 msec. | | | PWRCNT[1:2] | 0 | Suspend Power Plane Control 1 and 2. Control signal asserted during power management suspend states. These signals are open-drain outputs. | | | THRM | I | <b>Thermal Event.</b> Active low signal generated by external hardware indicating that the system temperature is too high. | | # 1.1.18 General Purpose I/O (GPIO) Ports | Name | Туре | Description | | |--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | GPIO[00:01], and [06:20] | I/O | <b>GPIO Port 0</b> . Each signal is configured independently as input or I/O, with or without static pull-up, and with either open-drain or totem-pole output type. | Yes | | | | A debouncer and an interrupt can be enabled or masked for each of signals GPIO[00:01] and [06:15] independently. | | | GPIO[32:39] | I/O | GPIO Port 1. Same as Port 0. | | | | | A debouncer and an interrupt can be enabled or masked for each of signals GPIO[32:39] independently. | | ## 1.1.19 JTAG | Name | Туре | Description | | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TCK | I | Test Clock. | | | TDI | I | Test Data Input. | | | TDO | 0 | Test Data Output. | | | TMS | I | Test Mode Select. | | | TRST | I | Test Reset. This pin has an internal weak pull-up resistor. • For normal JTAG operation, this signal should be active at power-up. • If the JTAG interface is not being used, this signal can be tied low. | | ## 1.1.20 Test and Measurement | Name | Туре | Description | |----------|------|---------------------------------------------------| | FMUL3B | I/O | For internal test only. | | PLL2B | I/O | PLL2 bypass input. (Graphics dot clock generator) | | GXCLK | 0 | For internal test only. | | PLL5B | I/O | PLL5B bypass input. For internal test only. | | GTEST | Ι | For internal test only. | | TDP, TDN | I/O | Thermal Diode. For test only. | ## 1.1.21 Power and Ground Note: All power sources must be connected to the SC1200, even if the function is not used. | Name | Туре | Description | |----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AV <sub>SSPLL2</sub> | GND | Analog PLL2 Ground connection. | | AV <sub>SSPLL3</sub> | GND | Analog PLL3 Ground connection. | | AV <sub>CCUSB</sub> | PWR | 3.3V Analog USB power connection. (Low noise power) | | AV <sub>SSUSB</sub> | GND | Analog USB Ground connection. | | AV <sub>CC</sub> | PWR | 3.3V Analog power connection. | | AV <sub>SS</sub> | GND | Analog Ground connection. | | AV <sub>CCTV</sub> | PWR | 3.3V Analog TV DAC power connection. (Low noise power) | | AV <sub>SSTV</sub> | GND | Analog TV DAC Ground connection. Return current from DACs. | | V <sub>BAT</sub> | | <b>Battery.</b> Provides battery back-up to the Real-Time Clock (RTC) and ACPI registers. The ball is connected to the internal logic through a series resistor for UL protection. | | V <sub>CORE</sub> | PWR | 1.8V or 2.0V Core processor power connection. | | V <sub>IO</sub> | PWR | 3.3V I/O power connection. | | V <sub>PLL2</sub> | PWR | 3.3V PLL2 Analog power connection. (Low noise power) | | V <sub>PLL3</sub> | PWR | 3.3V PLL3 Analog power connection. (Low noise power) | | V <sub>SB</sub> | PWR | <b>3.3V Standby power supply.</b> Provides power to the Real-Time Clock (RTC) and ACPI circuitry while the main power supply is turned off. | | V <sub>SBL</sub> | PWR | <b>1.8V or 2.0V Standby power supply.</b> Provides power to the internal logic while the main power supply is turned off. This pin requires a 0.1 $\mu$ F bypass capacitor to V <sub>SS</sub> . | | V <sub>SS</sub> | GND | Ground connection. | #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Fax: 1-800-737-7018 Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Francais Tel: +33 (0) 1 41 91 87 90 National Semiconductor Asia Pacific Customer Response Group Fax: 65-250-4466 Email: sea.support@nsc.com Tel: 65-254-4466 National Semiconductor Japan Ltd. Fax: 81-3-5620-6179 Fax: 81-3-5620-6179 Tel: 81-3-5620-6175 Email: nsj.crc@jksmtp.nsc.com