## SC1531(A) 200mA & 250mA SmartLDOs™ #### **POWER MANAGEMENT** #### Description The SC1531(A) is designed to maintain a glitch-free 3.3V output when at least one of two inputs, 5V (VIN) and 3.3V (VAUX), is present. Whenever VIN exceeds a predetermined threshold value, the internal 3.3V linear regulator is enabled, and DR is pulled high. When VIN falls below a lower threshold value, DR is pulled low and the internal linear regulator is turned off. DR has been designed to drive the gate of an external low threshold P-channel MOSFET, which can be used to connect the 3.3V supply directly to the regulator output. This ensures an uninterrupted 3.3V output even if VIN falls out of specification. A typical $R_{\text{DS}(\text{ON})}$ of $400\text{m}\Omega$ is recommended (320m $\Omega$ for SC1531A). When both supplies are simultaneously available, the drive pin (DR) will be pulled High, turning off the external PMOS switch. The internal 5V detector has its upper threshold (for VIN rising) set to 4.18V (typical) while the lower threshold (for VIN falling) is at 4.05V (typical) giving a hysteresis of approximately 130mV. The SENSE pin, which is connected to the load, connects internally to the inverting input of the LDO error amplifier. It enables tight regulation of the load voltage (while the 5V supply is present) despite variations in load current. The SC1531(A) is available in the popular SO-8 surface mount package. ## Typical Application Circuit #### **Features** - Glitch-free transition between input sources - ◆ Internal logic selects input source - ◆ Gate drive for external PMOS bypass switch - ◆ 5V detection with hysteresis - ◆ 1% regulated output voltage accuracy - ◆ 200mA load current capability (250mA for SC1531A) - Remote sense - ◆ SO-8 package #### **Applications** - Desktop Computers - Network Interface Cards (NICs) - ◆ PCMCIA/PCI Interface Cards - ◆ Cardbus<sup>™</sup> Technology - Power supplies with multiple input sources #### **Notes for Typical Application Circuit:** - (1) External switch (Q1): use Motorola MGSF1P02ELT1 or equivalent (PMOS, typical Gate Threshold Voltage = 1V, typical R<sub>DS(ON)</sub> = 0.4 $\Omega$ at V<sub>GS</sub> = 2.5V) for SC1531. Use Vishay Si2301DS or equivalent for SC1531A. - (2) Connection of VAUX (pin 3) is optional. ## Absolute Maximum Rating | Parameter | Symbol | Maximum | Units | |---------------------------------------|-------------------|-------------|-------| | Input Supply Voltage | VIN | -0.5 to +7 | V | | Auxiliary Supply Voltage | VAUX | -0.5 to +7 | V | | LDO Output Current (SC1531) | I <sub>o</sub> | 200 | mA | | LDO Output Current (SC1531A) | I <sub>o</sub> | 250 | mA | | Thermal Impedance Junction to Ambient | $\theta_{\sf JA}$ | 130 | °CW | | Thermal Impedance Junction to Case | $\theta_{\sf JC}$ | 47 | °C/W | | Operating Ambient TemperatureRange | T <sub>A</sub> | -5 to +70 | °C | | Operating Junction Temperature Range | T <sub>J</sub> | -5 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>LEAD</sub> | 300 | °C | | ESD Rating | V <sub>ESD</sub> | 2 | kV | ## Electrical Characteristics Unless specified: $T_A = 25^{\circ}C$ , VIN = 5V, VAUX = 3.3V, $I_O = \text{max.}$ rated, $C_O = 4.7 \mu\text{F.}$ Values in **bold** apply over full operating temperature range. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |---------------------------|---------------------|---------------------------------------------|----------|-----|------|-------| | VIN | 1 | | <u>'</u> | ' | | 1 | | Supply Voltage | VIN | VAUX = 0V | 4.3 | 5.0 | 5.5 | V | | Quiescent Current | Ι <sub>α</sub> | $VIN = 5V$ , $VAUX = 0V$ , $I_0 = 0mA$ | | 7.0 | 10.0 | mA | | | | | | | 11.0 | | | | | VIN = 5V, VAUX = 3.3V, I <sub>O</sub> = 0mA | | 7.5 | 10.0 | mA | | | | | | | 12.0 | | | Reverse Leakage From VAUX | I <sub>VIN</sub> | VAUX = 3.6V, VIN = 0V, I <sub>O</sub> = 0mA | | 1.0 | 10 | μΑ | | | | | | | 20 | | | VAUX | 1 | | ! | | ! | · | | Supply Voltage | VAUX | | 3.0 | 3.3 | 3.6 | V | | Quiescent Current | I <sub>Q(AUX)</sub> | VAUX = 3.3V, VIN = 0V, I <sub>O</sub> = 0mA | | 0.8 | 1.5 | mA | | | | | | | 2.0 | | | | | VAUX = 3.3V, VIN = 5V, I <sub>O</sub> = 0mA | | 0.6 | 1.0 | mA | | | | | | | 2.0 | | | Reverse Leakage From VIN | I <sub>VAUX</sub> | VIN = 5.5V, VAUX = 0V, I <sub>0</sub> = 0mA | | 7 | 50 | μΑ | | | | | | | 100 | | ## Electrical Characteristics (Cont.) Unless specified: $T_A = 25^{\circ}C$ , VIN = 5V, VAUX = 3.3V, $I_O = max$ . rated, $C_O = 4.7 \mu F$ . Values in **bold** apply over full operating temperature range. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |--------------------------------|-----------------------|------------------------------------------------------------------------------|-------|-----------|-------|--------------------| | 5V Detect <sup>(1)(2)(3)</sup> | | | | | | | | Low Threshold Voltage | V <sub>TH(LO)</sub> | VIN Falling | 3.90 | 4.05 | 4.20 | V | | Hysteresis | V <sub>HYST</sub> | | 90 | 200 | | mV | | | | | 80 | | | | | High Threshold Voltage | V <sub>TH(HI)</sub> | VIN Rising | | | 4.30 | V | | vo | | | • | | | | | LDO Output Voltage | VO | I <sub>o</sub> = 20mA | 3.267 | 3.300 | 3.333 | V | | | | $4.3V \le VIN \le 5.5V$ , $0mA \le I_0 \le I_{O(MAX)}$ | 3.234 | | 3.366 | | | | | $3.9V \le VIN \le 4.3V$ , $VAUX = 3.3V$ , $0mA \le I_0 \le I_{O(MAX)}^{(4)}$ | 3.000 | | | | | Line Regulation | REG <sub>(LINE)</sub> | VIN = 4.3V to 5.5V | | 0.12 | 0.40 | % | | | | | | | 0.60 | | | Load Regulation | REG <sub>(LOAD)</sub> | $I_{o}$ = 20mA to $I_{o(MAX)}$ | | 0.12 | 0.40 | % | | | | | | | 0.60 | | | SENSE | | | | | | | | SENSE Pin Impedance | R <sub>SENSE</sub> | | 6.0 | 8.5 | | $\mathbf{k}\Omega$ | | DR | | | | | | | | Drive Voltage | V <sub>DR</sub> | $4.3V \le VIN \le 5.5V$ , $I_{DR} = 200\mu A$ | 3.4 | VIN - 0.8 | | V | | | | | 3.3 | | | | | | | $VIN < V_{TH(LO)}, I_{DR} = -200 \mu A$ | | 35 | 150 | mV | | | | | | | 200 | | | Peak Drive Current | l <sub>DR(PK)</sub> | Sinking: VIN = 3.9V, $V_{DR}$ = 1V; | 7 | | | mA | | | | Sourcing: VIN = 4.3V, (VIN - $V_{DR}$ ) = 2V | 6 | | | | | Drive High Delay(1)(5) | t <sub>DH</sub> | C <sub>DR</sub> = 1.2nF, VIN ramping up, measured | | 0.5 | 1.0 | μs | | | | from VIN = $V_{TH(H)}$ to $V_{DR}$ = 2V | | | 2.0 | | | Drive Low Delay(1)(5) | t <sub>DL</sub> | $C_{DR}$ = 1.2nF, VIN ramping down, measured | | 0.5 | 1.0 | μs | | | | from VIN = $V_{TH(LO)}$ to $V_{DR}$ = 2V | | | 2.0 | | See next page for Notes. ### Electrical Characteristics (Cont.) #### **Notes:** - (1) Guaranteed by design. - (2) See 5V Detect Thresholds below. - (3) Recommended source impedance for 5V supply: $\leq 0.25\Omega$ (0.2 $\Omega$ for SC1531A). This will ensure that $I_{o}$ x $R_{\text{SOURCE}}$ < $V_{\text{HYST}}$ , thus avoiding DR toggling during 5V detect threshold transitions. - (4) In Application Circuit on page 1. - (5) See Timing Diagram below. ## 5V Detect Thresholds(1) ## Timing Diagram<sup>(1)</sup> ## Pin Configuration ## Ordering Information | Part Number <sup>(1)</sup> | Output Current | Package | | |----------------------------|----------------|---------|--| | SC1531CS.TR | 200mA | SO-8 | | | SC1531ACS.TR | 250mA | SO-8 | | #### Note: (1) Only available in tape and reel packaging. A reel contains 2500 devices. ## Block Diagram ## Pin Descriptions | Pin | Pin Name | Pin Function | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VIN | This is the main input supply for the IC, nominally 5V. | | 2 | NC | No connection. | | 3 | VAUX | This is the auxiliary input supply, nominally 3.3V. Connection of this pin is optional, and will slightly improve the turn-on time of the external MOSFET. Leave floating if not used. | | 4 | GND | Logic and power ground. | | 5 | NC | No connection. | | 6 | SENSE | Sense pin for VO. Connect to VO at the load to minimize voltage drop across PCB traces. If remote sense function is not required, connect directly to pin 7. | | 7 | VO | LDO 3.3V output. | | 8 | DR | Driver output for external P-channel MOSFET pass element. | ## Typical Characteristics ## Quiescent Current vs. Main Input Voltage vs. Junction Temperature, VAUX = 0V Auxiliary Quiescent Current vs. Auxiliary Input Voltage vs. Junction Temperature, VIN = 0V LDO Output Voltage vs. Junction Temperature # Quiescent Current vs. Main Input Voltage vs. Junction Temperature, VAUX = 3.3V Auxiliary Quiescent Current vs. Auxiliary Input Voltage vs. Junction Temperature, VIN = 5V ## Typical Characteristics (Cont.)(1) #### **Drive High Delay** Trace 1: VIN stepping from 3V to 5.5V Trace 2: DR going high at $V_{\rm TH(HI)}$ t $_{\rm DH}$ < 225ns #### **Drive Low Delay** Trace 1: VIN stepping from 5.5V to 3V Trace 2: DR going low at $\rm V_{TH(LO)}$ t < 125ns #### VO(MIN) With VIN Rising(2) Trace 1: VIN with 3A charging a 1500uF capacitor Trace 2: DR going high at $V_{\text{TH}(HI)}$ Trace 3: VO, offset 3.3V. VO(MIN) = 3.19V #### VO(MIN) With VIN Falling(2) Trace 1: VIN - discharging a 1500uF capacitor Trace 2: DR going low at $V_{TH(LO)}$ Trace 3: VO, offset 3.3V. VO(MIN) = 3.14V ## Typical Characteristics (Cont.)(1) #### **Load Transient Response** Trace 1: VO Trace 2: I<sub>o</sub> stepping from 0mA to 200mA #### **Notes:** - (1) In Application Circuit on page 1. - (2) $I_0 = 200 \text{mA}$ . ## Applications Information #### Introduction The SC1531(A) is intended for applications such as power managed PCI and network interface cards (NICs), where operation from a 3.3V VAUX supply may be required when the 5V supply has been shut down. It provides a very simple, low cost solution that uses very little pcb real estate. During regular operation, 3.3V power for the PCI card is provided by the SC1531(A)'s on-board low dropout regulator, generated from the 5V supply. When the 5V supply is removed and 3.3V VAUX is available, the SC1531(A) connects this supply directly to its output using a tiny SOT-23 external p-channel FET. Connection of pin 3 (VAUX) to the 3.3V supply is optional, and adds active pull-down to the Drive pin. #### **Component Selection** Output capacitors - Semtech recommends a minimum bulk capacitance of $4.7\mu F$ at the output, along with a $0.1\mu F$ ceramic decoupling capacitor. Increasing the bulk capacitance will improve the overall transient response. The device is very tolerant of capacitor value and ESR variations, in fact, any combination of capacitors with C $\geq 4.7\mu F$ and ESR < $1\Omega$ is sufficient for stability. This #### **Load Transient Response** Trace 1: VO Trace 2: I<sub>o</sub> stepping from 200mA to 0mA target is easily met using surface mount ceramic or tantalum capacitors. Input capacitors (5V) - Semtech recommends the use of a $4.7\mu F$ ceramic or tantalum capacitor plus a $0.1\mu F$ ceramic capacitor at the input. This allows for the device being some distance from any bulk capacitance on the rail. Additionally, input droop due to load transients is reduced, improving load transient response. Input capacitors (3.3V) - Semtech recommends decoupling this pin (if used) with a $0.1\mu F$ ceramic capacitor. P-channel bypass FET - selection of the external FET is determined by two main requirements: - 1) the FET has to have a very low gate threshold (typically ~1V) in order to be sufficiently turned on with $V_{\rm GS} \leq 3.3V$ . - 2) the FET $R_{DS(ON)}$ must be low enough such that: $$VAUX - (I_{O(MAX)} \bullet R_{DS(ON)}) \ge VO_{(MIN)}$$ ### Applications Information (Cont.) (Remember that at 125 °C, $R_{DS(ON)}$ is generally 1.5x the value at 25 °C.) #### **Thermal Considerations** When operating from the 5V supply, the power dissipation in the SC1531(A) is approximately equal to the product of the output current and the input to output voltage differential: $$P_D \approx (V_{IN} - V_{OUT}) \bullet I_{OUT}$$ The absolute worst-case dissipation is given by: $$P_{D(MAX)} = (VIN_{(MAX)} - VO_{(MIN)}) \bullet I_{O(MAX)} + VAUX_{(MAX)} \bullet I_{Q(AUX)(MAX)}$$ Note that the VAUX $_{\rm (MAX)}$ x I $_{\rm Q(AUX)}$ term does not apply if VAUX is not available or not connected. Inserting VIN = 5.5V, VO = 3.234V, $$I_0$$ = 200mA, VAUX = 3.6V and $I_{O(AUX)}$ = 2mA yields: $$P_{D(MAX)} = 0.46 W$$ Using this figure, we can calculate the maximum thermal impedance allowable to maintain $T_{_{\perp}} \leq 125\,^{\circ}\text{C}$ : $$R_{TH(J-A)(MAX)} = \frac{\left(T_{J(MAX)} - T_{A(MAX)}\right)}{P_{D(MAX)}} = \frac{\left(125 - 70\right)}{0.46} = 120 \, ^{\circ}\text{C/W}$$ $$R_{\text{TH}(J-C)(\text{MAX})} = 47^{\circ}\text{C/W},$$ therefore $R_{\text{TH}(C-A)(\text{MAX})} = 73^{\circ}\text{C/W}$ This is readily achievable using pcb copper area to aid in conducting the heat away from the device (see Figure 1 on page 10). Heatsinking the bypass FET is not necessary - its power dissipation is given by: $$P_{D(MAX)} = (I_{O(MAX)})^2 \cdot R_{DS(ON)(MAX)}$$ For $$I_0 = 200 \text{mA}$$ , and $R_{DS(0N)} = 0.6 \Omega$ , $P_D = 24 \text{mW}$ . #### **Layout Considerations** While layout for linear devices is generally not as critical as for a switching application, careful attention to detail will ensure reliable operation. See Figure 1 on page 10 for a sample layout. - 1) Attaching the part to a larger copper footprint will enable better heat transfer from the device, especially on PCBs where there are internal ground and power planes. - 2) Place the bulk and decoupling capacitors close to the device for optimal transient response. - 3) If the SENSE lead is being used, route it to the load using a seperate trace from the main VO path. If it is not being used, connect to pin 7 as shown. - 4) The external bypass FET is shown close to the device for convenience only. Since it is not being switched, longer gate drive traces can be used without problem. ## Application Information (Cont.) Figure 1: Suggested pcb layout based upon Application Circuit on Page 1. ## Bill of Materials (Application Circuit Page 1) | Qty. | Reference | Part/Description | Vendor | Notes | |------|------------|---------------------------|----------|--------------------------------------------------| | 3 | C1, C3, C5 | 0.1µF ceramic | Various | C1 not required if VAUX not connected | | 2 | C2, C4 | 4.7μF ceramic or tantalum | Various | | | _ | 01 | MGSF1P02ELT1 | Motorola | P-channel, low gate threshold, ≤ 400mW (SC1531) | | ' | Q1 | Si2301DS | Vishay | P-channel, low gate threshold, ≤ 200mW (SC1531A) | | 1 | U1 | SC1531(A)CS | Semtech | | ## Outline Drawing - SO-8 #### JEDEC REF: MS-012AA DIMENSIONS **INCHES** DIM NOTE MIN | MAX | MIN | MAX 188 .197 4.80 5.00 3.80 4.00 В 149 .158 .244 5.80 6.20 228 050 BSC D E 013 .020 0.33 0.51 004 .010 0.10 | 0.25 .053 |.069 | 1.35 | 1.75 .011 .019 0.28 0.48 ## Land Pattern - SO-8 | DIMENSIONS (1) | | | | | | | | |----------------|---------|-----|------|------|------|--|--| | DIMN | INCLIES | | M | NOTE | | | | | ייואווט. | MIN | MAX | MIN | MAX | NOTE | | | | C | _ | .19 | _ | 5.00 | _ | | | | D | _ | .15 | ı | 3.81 | _ | | | | Ε | _ | .05 | _ | 1.27 | _ | | | | G | .10 | .11 | 2.60 | 2.80 | _ | | | | Χ | .02 | .03 | .60 | .80 | - | | | | Y | _ | .09 | _ | 2.40 | | | | | Ζ | _ | .29 | 7.20 | 7.40 | _ | | | .007 .016 0° .010 .050 .19 $0.40|1.\overline{27}$ 0° - Q GRID PLACEMENT COURTYARD IS 12x16 ELEMENTS (6 mm X 8mm) IN ACCORDANCE WITH THE INTERNATIONAL GRID DETAILED IN IEC PUBLICATION 97. - CONTROLLING DIMENSION: MILLIMETERS ## **Contact Information** Semtech Corporation Power Management Products Division 652 Mitchell Rd., Newbury Park, CA 91320 Phone: (805)498-2111 FAX (805)498-3804