# SC1532 400mA SmartLDO™ with Internal Pass MOSFET ### **POWER MANAGEMENT** ### Description Intended for applications such as Power Managed PCI, the SC1532 is designed to maintain a glitch-free 3.3V output when at least one of two inputs, 5V (VIN1) and 3.3V (VIN2), is present. The SC1532 combines a 5V to 3.3V linear regulator with an integral 3.3V bypass switch, along with logic and detection circuitry to control which supply provides the power for the output. Whenever VIN1 exceeds a predetermined threshold value, the internal 3.3V PMOS linear regulator is enabled, and the internal pass NMOS is turned off. When VIN1 falls below a lower threshold value, the NMOS pass device is turned on and the PMOS linear regulator is turned off. This ensures an uninterrupted 3.3V output even if VIN1 falls out of specification. When both supplies are simultaneously available, the PMOS linear regulator will be turned on, and the NMOS pass device will be turned off, thus preferentially supplying the output from the 5V supply. The internal 5V detector has its upper threshold (for VIN1 rising) set to 4.18V (typical) while the lower threshold (for VIN falling) is at 4.1V (typical) giving a hysteresis of approximately 80mV. The SC1532 is available in the popular SO-8 surface mount package. ### **Features** - Glitch-free transition between input sources - Internal logic selects input source - ◆ 5V detector with hysteresis - 1% regulated output voltage accuracy - ◆ 400mA load current capability - ◆ SO-8 package ### **Applications** - Desktop Computers - ◆ Network Interface Cards (NICs) - PCMCIA/PCI Interface Cards - Peripheral Cards ## Typical Application Circuit ### **Notes:** - (1) Ceramic capacitors are recommended see Applications Information for further details. - (2) Output capacitor C3 needs to be $1.0\mu F$ or greater for stability. Additional capacitance (tantalum or ceramic) will improve overall performance. ## Absolute Maximum Ratings | Parameter | Symbol | Maximum | Units | |------------------------------------------------------|-------------------|-------------|-------| | Input Supply Voltages | VIN1, VIN2 | -0.5 to +7 | V | | Charge Pump Capacitor Pin Voltage | C <sub>P</sub> | -0.5 to +16 | V | | Output Current | I <sub>o</sub> | 400 | mA | | Thermal Impedance Junction to Ambient <sup>(1)</sup> | $\theta_{JA}$ | 65 | °C/W | | Operating Ambient Temperature Range | T <sub>A</sub> | -5 to +70 | ů | | Operating Junction Temperature Range | T <sub>J</sub> | -5 to +125 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec | T <sub>LEAD</sub> | 300 | °C | | ESD Rating (Human Body Model) | V <sub>ESD</sub> | 4 | kV | ### Note: (1) 1 inch square of 1/16" FR-4, double sided, 1 oz. minimum copper weight. ## Electrical Characteristics Unless specified: $T_A = 25$ °C, VIN1 = 5V, VIN2 = 3.3V, $I_O = 400$ mA, $C_{IN1} = C_{IN2} = C_O = 4.7 \mu$ F, $C_P = 1$ nF. Values in **bold** apply over full operating temperature range. | Parameter | Symbol | ymbol Test Conditions | | Тур | Max | Units | | | |------------------------------------------|---------------------|---------------------------------------------------------|------|------|------|-------|--|--| | VIN1 | | | | | | | | | | Supply Voltage | VIN1 | VIN2 = 0V | 4.3 | 5.0 | 5.5 | V | | | | Quiescent Current | I <sub>Q1</sub> | VIN1 = 5V, $0V \le VIN2 \le 3.6V$ , $I_0 = 0mA$ | | 2.0 | 3.0 | mA | | | | | | | | | 4.0 | | | | | Reverse Leakage From VIN2 <sup>(1)</sup> | l <sub>VIN1</sub> | VIN1 = 0V, VIN2 = 3.6V, I <sub>o</sub> = 0mA | | 0 | 1 | μA | | | | VIN2 | | | | | | | | | | Supply Voltage | VIN2 | | 3.0 | 3.3 | 3.6 | V | | | | Quiescent Current | l <sub>Q2</sub> | VIN2 = 3.3V, 0V $\leq$ VIN1 $\leq$ 5.5V, I $_{0}$ = 0mA | | 650 | 1300 | μΑ | | | | | | | | | 2000 | | | | | Reverse Leakage From VIN1 <sup>(1)</sup> | I <sub>VIN2</sub> | VIN1 = 5.5V, VIN2 = 0V, I <sub>o</sub> = 0mA | | 0 | 1 | μA | | | | 5V Detect <sup>(1)(2)</sup> | | | | | | | | | | Low Threshold Voltage | V <sub>TH(LO)</sub> | VIN1 Falling, I <sub>o</sub> = 20mA | 3.90 | 4.10 | | V | | | | Hysteresis | V <sub>HYST</sub> | I <sub>o</sub> = 20mA | 60 | 80 | 150 | mV | | | | High Threshold Voltage | V <sub>TH(HI)</sub> | VIN1 Rising, I <sub>o</sub> = 20mA | | 4.18 | 4.30 | V | | | ### Electrical Characteristics (Cont.) Unless specified: $T_A$ = 25°C, VIN1 = 5V, VIN2 = 3.3V, $I_O$ = 400mA, $C_{IN1}$ = $C_{IN2}$ = $C_O$ = 4.7 $\mu$ F, $C_P$ = 1nF. Values in **bold** apply over full operating temperature range. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | | | |--------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|-------|-----|------|-------|--|--| | vo | | | | | | | | | | LDO Output Voltage Accuracy | VO | I <sub>o</sub> = 20mA | -1 | | +1 | % | | | | | | $4.3V \le VIN1 \le 5.5V$ , $0mA \le I_0 \le 400mA^{(1)}$ | -2 | | +2 | | | | | | | $3.9V \le VIN1 \le 4.3V$ , $VIN2 = 3.3V$ , $0mA \le I_0 \le 400mA^{(1)}$ | 3.000 | | | V | | | | VIN2 Pass Device On Resistance (Aux. NMOS) <sup>(1)(3)</sup> | R <sub>DS(ON)</sub> | VIN1 < 3.9V, 0mA $\leq I_0 \leq 400$ mA | | 360 | 500 | mΩ | | | | Line Regulation | REG <sub>(LINE)</sub> | VIN1 = 4.3V to 5.5V | | 0.3 | 0.6 | % | | | | | | | | | 0.7 | | | | | Load Regulation | REG <sub>(LOAD)</sub> | I <sub>o</sub> = 20mA to 400mA | | 0.3 | 0.6 | % | | | | | | | | | 0.7 | | | | | Current Limit (LDO) | • | | • | | | | | | | Output Current | I <sub>LIM</sub> | VIN1 = 5V, VIN2 = 0V, VO = 0V | 600 | 975 | 1200 | mA | | | | | | | | | 1400 | | | | | Over Temperature Protection | | | | | | | | | | High Trip Level | T <sub>HI</sub> | VIN1 = 5V | | 175 | | °C | | | | Hysteresis | T <sub>HYS</sub> | VIN1= 5V | | 10 | | °C | | | ### **Notes:** - (1) Guaranteed by design. - (2) Recommended source impedance for 5V supply: $\leq 0.125\Omega$ . This will ensure clean transitions between supplies with no "chattering" (see Applications Information). - (3) Refer to block diagram. # Pin Configuration # Ordering Information | Part Number <sup>(1)</sup> | Package | | | |----------------------------|---------|--|--| | SC1532CS.TR | SO-8 | | | ### Note: (1) Only available in tape and reel packaging. A reel contains 2500 devices. # Block Diagram # Pin Descriptions | Pin | Pin Name | Pin Function | |--------|----------|---------------------------------------------| | 1 | VIN2 | Secondary input supply, nominally 3.3V. | | 2 | VIN1 | Main input supply for the IC, nominally 5V. | | 3 | VO | 3.3V output. | | 4 | СР | Charge pump capacitor connection. | | 5 to 7 | GND | Ground pin. | ### Typical Characteristics # Quiescent Current $(I_{q1})$ vs. Junction Temperature vs. VIN2 LDO Output Voltage vs. Junction Temperature vs. Output Current LDO Load Regulation vs. Quiescent Current $(I_{Q2})$ vs. Junction Temperature vs. VIN1 LDO Line Regulation vs. Junction Temperature LDO Current Limit vs. Junction Temperature ### Typical Characteristics (Cont.) # VIN2 Pass Device On Resistance vs. Junction Temperature VO<sub>(MIN)</sub> With VIN1 Rising<sup>(1)(2)</sup> Trace 1: V0, offset 3.3V, 100mV/div Trace 2: VIN1 rising through $V_{\text{TH(HI)}}$ , 2V/div $V0_{\text{(MIN)}} = 3.11V$ #### **Notes:** - (1) In Application Circuit on page 1. - (2) $R_L = 8.2\Omega$ . # 5V Detect Threshold Voltage vs. Junction Temperature VO<sub>(MIN)</sub> With VIN1 Falling<sup>(1)(2)</sup> Trace 1: VO, offset 3.3V, 100mV/div Trace 2: VIN1 falling through $V_{TH(LO)}$ , 2V/div $VO_{(MIN)} = 3.05V$ ### Typical Characteristics (Cont.) ### Transient Load Response(1) Trace 1: VO, offset 3.3V, 50mV/div Trace 2: I<sub>o</sub> stepping from 0mA to 400mA to 0mA ### Applications Information ### Introduction The SC1532 is intended for applications such as power managed PCI and network interface cards (NICs), where operation from a 3.3V VAUX supply may be required when the 5V supply has been shut down. It provides a simple, low cost solution that uses very little pcb real estate. During regular operation, 3.3V power for the PCI card is provided by the SC1532's on-board low dropout regulator, generated from the 5V supply. When the 5V supply is removed and 3.3V VAUX is available, the SC1532 connects this supply directly to its output using an internal NMOS pass device. ### **Component Selection** Output capacitors - Semtech recommends a $4.7\mu F$ or greater ceramic capacitor at the output for the best combination of performance and cost effectiveness. Increasing the capacitance value improves transient response and glitch performance. The SC1532 is very tolerant of output capacitor value and ESR variations, in fact any combination of capacitors with C $\geq$ 1 $\mu F$ and ESR < 1 $\Omega$ is sufficient for stability. This target is easily met using surface mount ceramic or tantalum capacitors. Input capacitors - Semtech recommends the use of a #### Note: (1) In Application Circuit on page 1. $4.7\mu F$ ceramic capacitor at both inputs. This allows for the device being some distance from any bulk capacitance on the rail. Additionally, input droop due to load transients is reduced, improving load transient response and aiding smooth supply transitions. Tantalum capacitors should not be used. Charge pump capacitor - Semtech recommends the use of a 1nF ceramic capacitor between CP and GND. ### **Thermal Considerations** When operating from the 5V supply, the power dissipation in the SC1532 is approximately equal to the product of the output current and the input to output voltage differential: $$P_D \approx (VIN 1 - VO) \bullet I_O$$ The absolute worst-case dissipation is given by: $$P_{D(MAX)} = (VIN1_{(MAX)} - VO_{(MIN)}) \bullet I_{O(MAX)} + VIN1_{(MAX)} \bullet I_{Q1(MAX)}$$ $$+ VIN2_{(MAX)} \bullet I_{Q2(MAX)}$$ ### Applications Information (Cont.) Note that the $\text{VIN2}_{\mbox{\tiny (MAX)}}$ x $\mbox{I}_{\mbox{\tiny Q2(MAX)}}$ term does not apply if VIN2 is not supplied. Inserting VIN1 = 5.5V, VO = 3.234V, $$I_0$$ = 400mA, VIN2 = 3.6V, $I_{01}$ = 4mA and $I_{02}$ = 2mA yields: $$P_{D(MAX)} = 0.936 \text{ W}$$ Using this figure, we can calculate the maximum thermal impedance allowable to maintain $T_{_J} \leq 125\,^{\circ}\text{C}$ at an ambient temperature of $55\,^{\circ}\text{C}$ : $$R_{TH(J-A)(MAX)} = \frac{\left(T_{J(MAX)} - T_{A(MAX)}\right)}{P_{D(MAX)}} = \frac{\left(125 - 55\right)}{0.936} = 75^{\circ}C/W$$ This is readily achievable using pcb copper area to aid in conducting the heat away from the device (see Figure 1 below). ### **VIN1 Source Impedance** In order to ensure seamless transitions between supplies with VIN1 rising and falling, it is recommended that the source impedance of VIN1 is less than $0.125\Omega$ . This is because as the output current switches from VIN1 to VIN2 and visa-versa, the supplies can "chatter" if: $$I_O \bullet R_{SOURCE} > V_{HYST}$$ In general, this can be avoided by minimizing supply trace lengths and resistances. In circumstances where the source impedance is causing supply "chattering", increasing the value of the VIN1 input capacitor should solve the problem by reducing the instantaneous drop or jump in VIN1 as the supplies are switched. ### **Layout Considerations** While layout for linear devices is generally not as critical as for a switching application, careful attention to detail will ensure reliable operation. See Figure 1 below for a sample layout. - 1) Attaching the part (pins 5 to 8) to a larger copper footprint will enable better heat transfer from the device, especially on PCBs where there are internal ground and power planes. - 2) Place the input and output capacitors close to the device for optimal transient response. Figure 1: Suggested pcb layout based upon Application Circuit on Page 1. ### **Notes:** - (1) All vias go to the ground plane. - (2) Copper area on pins 5 thru 8 is recommended, 0.5" x 0.5" area only is shown. Connect to the ground plane with a via or vias. ## Outline Drawing - SO-8 #### JEDEC REF: MS-012AA DIMENSIONS **INCHES** DIM NOTE MIN | MAX | MIN | MAX 188 .197 4.80 5.00 3.80 4.00 В 149 .158 .244 5.80 6.20 228 050 BSC D E 013 .020 0.33 0.51 004 .010 0.10 | 0.25 .053 |.069 | 1.35 | 1.75 .011 .019 0.28 0.48 .007 | .010 | .19 0° 0° $0.40|1.\overline{27}$ ## Minimum Land Pattern - SO-8 | | DIMENSIONS (1) | | | | | | | |-----|----------------|-----|------|------|---|--|--| | DIM | INCHES | | М | NOTE | | | | | | MIN | MAX | MIN | MAX | | | | | С | _ | .19 | _ | 5.00 | - | | | | D | 1 | .15 | ı | 3.81 | ı | | | | Ε | _ | .05 | _ | 1.27 | _ | | | | G | .10 | .11 | 2.60 | 2.80 | ı | | | | Χ | .02 | .03 | .60 | .80 | - | | | | Υ | _ | .09 | _ | 2.40 | | | | | Ζ | _ | .29 | 7.20 | 7.40 | _ | | | | | | | | | | | | .016 .050 - Q GRID PLACEMENT COURTYARD IS 12x16 ELEMENTS (6 mm X 8mm) IN ACCORDANCE WITH THE INTERNATIONAL GRID DETAILED IN IEC PUBLICATION 97. - CONTROLLING DIMENSION: MILLIMETERS ## Contact Information Semtech Corporation Power Management Products Division 652 Mitchell Rd., Newbury Park, CA 91320 Phone: (805)498-2111 FAX (805)498-3804