# SCG4500 Series Synchronous Clock Generators PLL 2111 Comprehensive Drive Aurora, Illinois 60505 Phone: 630-851-4722 Fax: 630-851-5040 www.conwin.cor #### **Features** - Phase Locked Output Frequency Control - Intrinsically Low Jitter Crystal Oscillator - LVPECL Outputs with Disable Function - Dual Input References - LOR & LOL combined alarm output - Force Free Run Function - Automatic Free Run operation on loss of both References A & B - Input Duty Cycle Tolerant - 3.3V dc Power Supply - Small Size: 1 Square Inch | Bulletin | SG026 | |-----------|-------------| | Page | 1 of 16 | | Revision | P07 | | Date | 20 MARCH 02 | | Issued By | MRatts | #### **General Description** The SCG4500 Series is a mixed-signal phase locked loop generating LVPECL outputs from an intrinsically low jitter, voltage controlled, crystal oscillator. The LVPECL outputs may be disabled. The SCG4500 Series can lock to one of two external references, which is selectable using the ${\rm SEL}_{\rm AB}$ input select pin. The unit has a fast acquisition time of about 1.5 seconds and it is tolerant of different reference duty cycles. The SCG4500 Series includes an alarm output that indicates deviations from normal operation. If a Loss-of-Reference (LOR) or Loss-of-Lock (LOL) is detected the alarm with indicate the need for a reference rearrangement. If both references A and B are absent the module will enter Free Run operation. The FR $_{\rm status}$ pin will indicate that the module is in Free Run operation. Frequency stability during Free Run operation is guaranteed to $\pm 20$ ppm. Additionally the Free Run mode may be entered manually. The package dimensions are 1" x 1.05" x .45" on a 6 layer FR4 board with castellated pins. Parts are assembled using high temperature solder to withstand 63/37 alloys, 180°C surface mount reflow processes. ## **Maximum Dimension Package Outline** #### Figure 1 ## **Block Diagram** #### Figure 2 #### **Model Comparison Table** Table 1 | Model | Dual<br>Input | Max<br>Duty | LVPECL<br>Oscillator Output | Notes | |---------|---------------------|-------------|------------------------------|-------------| | | Ref Freq | Cycle | (Pins 16 & 18) | | | SCG4500 | 8 kHz/8 kHz | 40/60 | 77.76 MHz,155.52 MHz,125 MHz | Basic Model | | SCG4510 | 1.544MHz/1.544MHz | 40/60 | 155.52 MHz | | | SCG4520 | 19.44 MHz/19.44 MHz | 40/60 | 77.76 MHz,155.52 MHz | | <sup>\*</sup>Features which differentiate a model from the base model (SCG4500) are highlighted in boldface color and in the notes column. ## **Absolute Maximum Rating** #### Table 1 #### All SCG4500 Models | Symbol | Parameter | Minimum | Nominal | Maximum | Units | Notes | |-----------------|----------------------|---------|---------|---------|-------|-------| | V <sub>cc</sub> | Power Supply Voltage | -0.5 | - | +4.0 | Volts | 1.0 | | V <sub>i</sub> | Input Voltage | -0.5 | - | +5.5 | Volts | 1.0 | | T <sub>s</sub> | Storage Temperature | -65.0 | - | +100 | °C | 1.0 | ## **Operating Specifications** Table 2 #### All SCG4500 Models | Symbol | Parameter | Minimum | Nominal | Maximum | Units | s Notes | |--------------------|-----------------------------------------------------------|------------|---------|---------------|----------|------------------------------------------| | V <sub>cc</sub> | Power Supply Voltage | 3.135 | 3.3 | 3.465 | Volts | 2.0 | | I <sub>cc</sub> | Power Supply Current | 170 | 230 | 280 | mA | 5.0 | | T <sub>o</sub> | Temperature Range | 0 | - | 70 | °C | | | F <sub>fr</sub> | Free Run Frequency | -20 | - | 20 | ppm | | | F <sub>cap</sub> | Capture/pull-in range | -25 | - | 25 | ppm | | | F <sub>bw</sub> | Jitter Filter Bandwidth | - | - | 10 | Hz | 3.0 | | $T_{jtol}$ | Input Jitter Tolerance (Input Jitter Frequencies ≥ 10 Hz) | 31.25<br>1 | - | - | μs<br>μs | 8 kHz Ref. units<br>19.44 MHz Ref. units | | T <sub>aq</sub> | Acquisition Time | - | 1 | - | s | 4.0 | | T <sub>rf</sub> | Output Rise and Fall Time (20% 80%) | 100 | 225 | 350 | ps | 5.0 | | DC | Output Duty Cycle | 40 | 50 | 60 | % | | | MTIE <sub>sr</sub> | MTIE at Synchronization Rearrangement | | | RE.1999 R5-13 | 36 | 6.0, 7.0 | ## **Output Jitter Specifications** Table 4 ## All SCG4500 Models (Ver. 2) | | Jitter BW 10 Hz - | 1 MHz | Sonnet Jitter BW 12 kHz - | 20 MHz | |-----------------|-------------------|------------|---------------------------|------------| | Frequency (MHz) | pS (RMS) | m UI | pS (RMS) | m UI | | 77.76 | 10 Typ. | 0.776 Typ. | 1 Max. | 0.076 Max. | | 125.00 | 10 Typ. | 1.250 Typ. | 1 Max. | 0.125 Max. | | 155.52 | 10 Typ. | 1.556 Typ. | 1 Max. | 0.156 Max. | #### NOTES: - 1.0 Operation of the device at these or any other condition beyond those listed under Operating Specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability. - 2.0 Requires external regulation and supply decoupling. (22 uF, 330 pF) - 3.0 3db loop response. - 4.0 From a 20 PPM step in reference frequency at 25°C @ 3.3V - 5.0 50-ohm load biased to 1.3 volts. - 6.0 Entry into Free Run doesn't meet requirement for initial 2.33 seconds of self-timing. - 7.0 If the selected reference is removed system response to the ALARM must be less than 10µs. Preliminary Data Sheet #: SG026 Page 3 of 16 Rev: P07 Date: 2/20/02 ## **Input And Output Characteristics** #### Table 3 ## All SCG4500 Models | Symbol | Parameter | Minimum | Nominal | Maximum | Units | Notes | |-------------------|--------------------------------|---------|---------|---------|-------|-------| | CMOS Inp | out and Output Characteristics | | | | | | | $V_{ih}$ | High Level Input Voltage | 2.0 | - | 5.5 | V | | | V <sub>ii</sub> | Low Level Input Voltage | 0.0 | - | 0.8 | V | | | T <sub>io</sub> | I/O to Output Valid | - | - | 10 | ns | | | C <sub>i</sub> | Output Capacitance | - | - | 10 | pF | | | V <sub>oh</sub> | High Level Output Voltage | 2.4 | - | - | V | | | V <sub>ol</sub> | Low Level Output Voltage | - | - | 0.4 | V | | | T <sub>ir</sub> | Input Reference Pulse Width | 12.5 | - | - | ns | | | PECL Out | put Characteristics | | | | | | | $V_{oh}$ | High Level PECL Voltage | 2.27 | 2.34 | 2.52 | V | | | V <sub>ol</sub> | Low Level PECL Voltage | 1.49 | 1.51 | 1.68 | V | | | C <sub>I</sub> | Output Capacitance | - | - | 10 | pF | | | T <sub>skew</sub> | Differential Output Skew | - | 50 | - | ps | | | | | | | | | | ## **Input Selection / Output Response** #### Table 4 ## All SCG4500 Models | INPUTS | | | OUTPUTS | | | | NOTE | | | | |--------|---------------|---------------------|------------------|------------------|----|----------------------|-------|---|----|----| | RESET | <b>ENABLE</b> | $SEL_{\mathtt{AB}}$ | REF <sub>A</sub> | $REF_{_{\rm B}}$ | FR | FR <sub>status</sub> | ALARM | Q | QN | | | 1 | 0 | Х | Х | Х | Х | 1 | Х | Х | Х | FR | | Χ | 1 | Х | Х | Х | Χ | Х | Х | 0 | 1 | | | 0 | 0 | Х | Х | Х | 1 | 1 | X | Χ | Х | FR | | 0 | 0 | 0 | Α | Α | 0 | 0 | 0 | Χ | Х | RA | | 0 | 0 | 1 | Α | Α | 0 | 0 | 0 | Χ | Х | RB | | 0 | 0 | 0 | NA | Α | 0 | 0 | 1 | Χ | Х | U | | 0 | 0 | 1 | NA | Α | 0 | 0 | 0 | Χ | Х | RB | | 0 | 0 | 1 | Α | NA | 0 | 0 | 1 | Х | Х | U | | 0 | 0 | 0 | Α | NA | 0 | 0 | 0 | Χ | Х | RA | | 0 | 0 | Х | NA | NA | 0 | 1 | 1 | Χ | Х | FR | #### NOTES: A Active FR Free Run Mode NA Not Active RA Locked to Reference A RB Locked to Reference B U Unstable (due to conditions shown, switch to active reference or Free Run) X Don't care Preliminary Data Sheet #: SG026 Page 4 of 16 Rev: P07 Date: 02/20/02 # **Typical MTIE Measurement** Figure 3 # **Typical TDEV Measurement** Figure 4 # Typical MTIE at Synchronization Rearrangement. Reference B Equal to Inverse of Reference A, No Modulation. Figure 5 # **Pin Description** Table 5 ## All SCG4500 Models | Pin # | Pin Name | Pin Information | Note | |-------|----------------------|------------------------------------------------------------------|----------| | 1 | ENABLE/TRI-STATE | VCXO Enable. (Enable = 0, Disable = 1 = CMOS Outputs Tri-stated) | 9.0 | | 2 | TCK | No Connection, Internal Factory Programming Input. | 8.0 | | 3 | TDO | No Connection, Internal Factory Programming Input. | 8.0 | | 4 | REF <sub>A</sub> | CMOS Reference Frequency Input. | | | 5 | SEL <sub>AB</sub> | Input Reference Select Pin. (REFA = 0, REFB = 1) | 9.0 | | 6 | RESET | RESET. (RESET = 1) | 9.0 | | 7 | REF <sub>B</sub> | CMOS Reference Frequency Input. | | | 8 | V <sub>ee</sub> | Ground. | | | 9 | FR <sub>status</sub> | Free Run Status. (FR = 1) | | | 10 | V <sub>cc</sub> | Supply Voltage relative to ground. | | | 11 | N/C | No Connection. (Optional Reference Output Available) | 8.0, 8.1 | | 12 | ALARM | Loss of Reference / Lock alarm. (Alarm = 1) | | | 13 | FR | Force Free Run. (Phase Lock = 0, Free Run = 1) | 9.0 | | 14 | TDI | No Connection, Internal Factory Programming Input. | 8.0 | | 15 | TMS | No Connection, Internal Factory Programming Input. | 8.0 | | 16 | QN | LVPECL Complementary Output. | | | 17 | V <sub>ee</sub> | Ground. | | | 18 | Q | LVPECL Output. | | #### **NOTES** - 8.0 Do not connect pin - 8.1 Contact a Sales Representative for availibility and use of optional reference output - 9.0 Input pulled to ground # **Circuit Board Footprint & Keepout Recommendations** Figure 6 Preliminary Data Sheet #: SG026 Page 7 of 16 Rev: P07 Date: 2/20/02 # **Loss of Reference Condition Alarm Timing** Figure 7 # **AlarmTiming Legend**Use for all alarm timing diagrams Table 6 | | 19.44 MHz Reference Input Units | 8 kHz Reference Input Units | | | |-----------------|--------------------------------------------|---------------------------------|--|--| | ①[ | < 1 μ <b>sec</b> | < 31.25 μsec | | | | 2 | 1 μsec | <b>31.25</b> μ <b>sec</b> | | | | 3 | > <b>1</b> μ <b>sec</b> | > <b>31.25</b> μ <b>sec</b> | | | | 4 | LOR is active when LOL is active | 125 μsec wide range | | | | <b>⑤</b> [ | Minimum pulse width = 2 $\mu$ sec | Minimum pulse width = 62.5 μsec | | | | Start-up Region | During Start-up, The LOL Alaram will pulse | | | | | lant ap magicin | during the few seconds of operation | | | | # **Loss of Lock Condition Alarm Timing** Figure 8 Figure 9 ## Switch from A to B when Reference B is lost Figure 10 Figure 11 # Switch from A to B when A is out of range Figure 12 Figure 13 # Switch from A to B when B is out of range Figure 14 ## **Recommended PECL Termination** Figure 15 If PECL outputs do not drive a long line (< 0.5"), a single $150\Omega$ termination resistor to ground may be used for each pin. | Revision | Revision Date | Note | |----------|---------------|--------------------------------------------| | P00 | 03/26/01 | Preliminary informational release | | P01 | 06/20/01 | Added new products to Table 1 | | P02 | 07/10/01 | Added new frequency to SCG4500 | | P03 | 07/30/01 | Added new frequency to SCG4520 | | P04 | 09/06/01 | Corrected mech. drawing and supply current | | P05 | 10/18/01 | Added 77.76 MHZ to SCG4500 model | | P06 | 02/19/01 | Changed dimension to maximums | | P07 | 03/20/02 | Updated alarm diagrams |