# Microcontrollers Never stop thinking. #### **Edition 2002-12** Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2002. All Rights Reserved. # Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # TC1765 32-Bit Single-Chip Microcontroller # Microcontrollers | TC1765 Da | | | | | | | | |-----------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------|--|--|--|--| | Revision I | • | 2002-12 | V1.2 | | | | | | Previous V | ersion: | V1.1, 2002-10, V1.0, 2002-05 | | | | | | | Page | Subjects (m | ajor changes since last revision) | | | | | | | Changes 1 | rom V1.1 to | V1.2 | | | | | | | <b>58</b> , <b>59</b> | Overshoot of | conditions (notes $^{2)}$ and $^{3)}$ ) for digital supply voltage | s added | | | | | | 60 | Class A pins: input low voltage $V_{\rm ILmin}$ (CMOS) improved; pull-up/pull-down current spec corrected and completed; | | | | | | | | 61 | Class A pins | s: pull-up/pull-down current spec corrected and con | npleted; | | | | | | 62 | Note 7) inse | rted | | | | | | | 69 | Note 3) adde | ed to "Sum of $I_{DDS}$ " | | | | | | | 80 | t <sub>30min</sub> correc | cted | | | | | | | 83 | Package outlines updated (no more "Preliminary" in drawing) | | | | | | | | Changes 1 | rom V1.0 to | V1.1 | | | | | | | All | In general: I<br>"Preliminary | Data Sheet status changed from "Advance Informat" | tion" to | | | | | | 22 | The SSC R | XFIFO and TXFIFO are 4-stage FIFOs (not 8-stage | <del>e)</del> | | | | | | 61 | Input hyster | esis corrected | | | | | | | 62 | Footnote 103 | added | | | | | | | 66 | Footnote 8): | word "numeric" added | | | | | | | 69 | Missing pov | ver supply currents now specified | | | | | | | 74 | Last paragra | aph modified because of Figure 29 correction | | | | | | | <b>75</b> | Figure 29 c | orrected and improved | | | | | | | 81 | $t_{55}$ added (r | nin. value) and corrected (max. value) | | | | | | | 82 | $t_{61\text{min}}$ and $t_{6}$ | Samin corrected | | | | | | #### **We Listen to Your Comments** Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: #### mcdocu.comments@infineon.com # 32-Bit Single-Chip Microcontroller TriCore Family TC1765 - High Performance 32-bit TriCore CPU with 4-Stage Pipeline - 25 ns Instruction Cycle Time at 40 MHz CPU/System Clock - Dual Issue super-scalar implementation - Instruction triple issue - Circular Buffer and bit-reverse addressing modes for DSP algorithms - Flexible multi-master interrupt system - · Very fast interrupt response time - Hardware controlled context switch for task switch and interrupts - 48 Kbytes of on-chip SRAM for data and time critical code - 8-channel DMA Controller for FPI Bus transactions - Built-in calibration support - On-chip Flexible Peripheral Interface Bus (FPI Bus) for interconnections of functional units - External Bus Interface Unit (EBU) with dedicated pins used for - Communication with external data memories and peripheral units - Instruction fetches from external Burst Flash program memories - On-Chip Peripheral Units - General Purpose Timer Array (GPTA) with a powerful set of digital signal filtering and timer functionality to realize autonomous and complex I/O management - Multifunctional General Purpose Timer Unit (GPTU) with three 32-bit timer/counters - Two Asynchronous/Synchronous Serial Channels (ASC0, ASC1) with baudrate generator, parity, framing and overrun error detection - Two High Speed Synchronous Serial Channels (SSC0, SSC1) with programmable data length and shift direction - TwinCAN Module with two interconnected CAN nodes for high efficiency data handling via FIFO buffering and gateway data transfer - Two Analog-to-Digital Converter Units (ADC0, ADC1) with 8-bit, 10-bit, or 12-bit resolution and 24 analog inputs - Watchdog Timer and System Timer - 77 digital general purpose I/O lines and one 24-bit analog port - On-chip Debug Support - Power Management System - Clock Generation Unit with PLL - Two derivatives with upward compatible pin configuration - TC1765N - TC1765T (with additional 16-bit OCDS Level 2 trace port) - Ambient temperature under bias: -40 °C to +125 °C - P-LBGA-260 package ## **Ordering Information** The ordering code for Infineon microcontrollers provides an exact reference to the required product. This ordering code identifies: the derivative itself, i.e. its function set, the temperature range, and the package and the type of delivery. The TC1765 is available with the following ordering code: | Туре | Ordering Code | Package | Description | |-------------------|---------------|------------|--------------------------------------------------------------------------------------| | SAK-TC1765N-L40EB | Q67121-C2326 | P-LBGA-260 | 32-Bit Single-Chip<br>Microcontroller<br>40 MHz, -40 °C to +125 °C | | SAK-TC1765T-L40EB | Q67121-C2348 | P-LBGA-260 | 32-Bit Single-Chip Microcontroller 40 MHz, -40 °C to +125 °C (with OCDS2 trace port) | Data Sheet 2 V1.2, 2002-12 ### **Block Diagram** Figure 1 TC1765 Block Diagram ## **Logic Symbol** Figure 2 TC1765 Logic Symbol # **Pin Configuration** | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | |---|---------------------|-----------------|-----------------|---------------------|--------------|----------------|---------------------|-----------------|--------------------|-----------------|-----------------|-------------------|------------|-------|-----------|--------------|-----------------|-----------------| | 1 | A N<br>17 | A N<br>16 | AN<br>8 | $V_{\mathtt{SSM}}$ | A N<br>7 | A N<br>4 | A N<br>0 | $V_{AREF0}$ | $V_{ extsf{DDA0}}$ | P0.0 | P0.4 | P0.5 | P0.8 | P0.10 | P0.14 | P5.4 | P4.2 | P3.11 | | | AN<br>19 | A N<br>18 | AN<br>11 | $V_{DDM}$ | AN<br>5 | AN<br>2 | $V_{\mathtt{SSAO}}$ | P0.2 | P0.7 | P0.9 | P0.15 | $V_{DDP}$ | P5.1 | P5.2 | P4.3 | P3.15 | P3.14 | P3.10 | | | $V_{AREF1}$ | AN<br>20 | AN<br>10 | A N<br>9 | AN<br>6 | $V_{ t AGND0}$ | P0.3 | $V_{DDP}$ | P0.11 | P0.12 | P5.3 | P4.7 | P4.1 | P3.12 | P4.6 | P4.4 | P3.9 | P3.8 | | | $V_{\mathtt{SSA1}}$ | A N<br>23 | AN<br>12 | A N<br>13 | AN<br>3 | AN<br>1 | P0.1 | P0.6 | $V_{SS}$ | P0.13 | $V_{DD}$ | P5.0 | P4.5 | P4.0 | P3.13 | $V_{DDP}$ | P3.7 | P3.6 | | | D29 | $V_{\sf AGND1}$ | AN<br>15 | A N<br>14 | | | | | | | | | | | P3.4 | P3.3 | P3.5 | P3.2 | | ı | D28 | D30 | AN<br>22 | A N<br>21 | | | | | | | | | | | P3.1 | P3.0 | $V_{DD}$ | P2.15 | | | D27 | D26 | V <sub>DD</sub> | $V_{\mathtt{DDA1}}$ | | | TP.0 | TP.1 | $V_{\mathtt{SS}}$ | $V_{\text{SS}}$ | TP.14 | TP.15 | | | P2.12 | P2.14 | P2.13 | P2.10 | | | D23 | D22 | D25 | D31 | | | TP.2 | TP.3 | V <sub>ss</sub> | $V_{\text{SS}}$ | TP.12 | TP.13 | | | P2.11 | P2.9 | $V_{DDP}$ | P2.4 | | | D20 | D21 | $V_{DD}$ | D24 | | | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub> | | | P2.8 | P2.5 | P2.3 | P2.0 | | | D17 | D18 | D19 | $V_{SS}$ | | | V <sub>ss</sub> | $V_{\text{SS}}$ | $V_{\mathtt{SS}}$ | V <sub>ss</sub> | V <sub>ss</sub> | $V_{\mathtt{SS}}$ | | | $V_{SS}$ | P1.15 | P1.12 | P1.13 | | | D16 | $V_{DD}$ | D14 | D10 | | | TP.4 | TP.5 | $V_{SS}$ | V <sub>ss</sub> | TP.10 | TP.11 | | | P1.14 | P1.11 | $V_{DDP}$ | P1.7 | | | D15 | D13 | D11 | D8 | | | TP.6 | TP.7 | $V_{SS}$ | $V_{SS}$ | TP.8 | TP.9 | | | P2.7 | P1.10 | P1.3 | P1.6 | | | EC<br>IN | D12 | D9 | D6 | | | | | | | | | | | P2.2 | P1.4 | BY<br>PASS | P1.0 | | | EC<br>OUT | $V_{DD}$ | D7 | D2 | | | | | | | | | | | P1.5 | P1.8 | $V_{ m DD}$ | HD<br>RST | | | D4 | D3 | D5 | D1 | WAIT/<br>IND | А3 | A5 | A8 | A19 | CS3 | OCD<br>SE | TDO | CPU<br>CLK | TRST | P1.2 | P1.1 | V <sub>ss</sub> | V <sub>DD</sub> | | | RD | RD/<br>WR | D0 | $V_{DD}$ | Α0 | A6 | A11 | A15 | A16 | CS2 | A21 | BRK<br>OUT | TCK | TDI | P2.1 | P2.6 | PO<br>RST | XTAL<br>2 | | | ADV | BC0 | BC2 | BAA | A2 | A7 | A10 | A14 | A18 | A23 | $V_{DD}$ | CS0 | $V_{DD}$ | A13 | BRK<br>IN | P1.9 | NMI | XTAL<br>1 | | | BC1 | BC3 | CODE | A1 | A 4 | A9 | $V_{DD}$ | A12 | $V_{DD}$ | A22 | CSEMU/<br>CSOVL | CS1 | A20 | A17 | TMS | TEST<br>MODE | N.C. | N.C. | | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | Figure 3 TC1765 Pinning for P-LBGA-260 Package (top view) Table 1 Pin Definitions and Functions | Symbol | Pin | In<br>Out | Functions | |---------|-----|-----------|------------------------------------------------------------| | D[31:0] | | | EBU Data Bus Lines <sup>1)2)</sup> | | D[O1.0] | | | The EBU Data Bus Lines D[31:0] serve as external data bus. | | D0 | Т3 | I/O | Data bus line 0 | | D1 | R4 | I/O | Data bus line 1 | | D2 | P4 | I/O | Data bus line 2 | | D3 | R2 | I/O | Data bus line 3 | | D4 | R1 | I/O | Data bus line 4 | | D5 | R3 | I/O | Data bus line 5 | | D6 | N4 | I/O | Data bus line 6 | | D7 | P3 | I/O | Data bus line 7 | | D8 | M4 | I/O | Data bus line 8 | | D9 | N3 | I/O | Data bus line 9 | | D10 | L4 | I/O | Data bus line 10 | | D11 | M3 | I/O | Data bus line 11 | | D12 | N2 | I/O | Data bus line 12 | | D13 | M2 | I/O | Data bus line 13 | | D14 | L3 | I/O | Data bus line 14 | | D15 | M1 | I/O | Data bus line 15 | | D16 | L1 | I/O | Data bus line 16 | | D17 | K1 | I/O | Data bus line 17 | | D18 | K2 | I/O | Data bus line 18 | | D19 | K3 | I/O | Data bus line 19 | | D20 | J1 | I/O | Data bus line 20 | | D21 | J2 | I/O | Data bus line 21 | | D22 | H2 | I/O | Data bus line 22 | | D23 | H1 | I/O | Data bus line 23 | | D24 | J4 | I/O | Data bus line 24 | | D25 | H3 | I/O | Data bus line 25 | | D26 | G2 | I/O | Data bus line 26 | | D27 | G1 | I/O | Data bus line 27 | | D28 | F1 | I/O | Data bus line 28 | | D29 | E1 | I/O | Data bus line 29 | | D30 | F2 | I/O | Data bus line 30 | | D31 | H4 | I/O | Data bus line 31 | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |-----------------|-----|-----------|-------------------------------------------------------------------------------------------| | A[23:0] | | | EBU Address Bus Lines <sup>3)4)</sup> | | | | | The EBU Address Bus Lines A[23:0] serve as address bus. | | A0 | T5 | 0 | Address bus line 0 | | A1 | V4 | 0 | Address bus line 1 | | A2 | U5 | 0 | Address bus line 2 | | A3 | R6 | 0 | Address bus line 3 | | A4 | V5 | 0 | Address bus line 4 | | A5 | R7 | 0 | Address bus line 5 | | A6 | T6 | 0 | Address bus line 6 | | A7 | U6 | 0 | Address bus line 7 | | A8 | R8 | 0 | Address bus line 8 | | A9 | V6 | 0 | Address bus line 9 | | A10 | U7 | 0 | Address bus line 10 | | A11 | T7 | 0 | Address bus line 11 | | A12 | V8 | 0 | Address bus line 12 | | A13 | U14 | 0 | Address bus line 13 | | A14 | U8 | 0 | Address bus line 14 | | A15 | T8 | 0 | Address bus line 15 | | A16 | T9 | 0 | Address bus line 16 | | A17 | V14 | 0 | Address bus line 17 | | A18 | U9 | 0 | Address bus line 18 | | A19 | R9 | 0 | Address bus line 19 | | A20 | V13 | 0 | Address bus line 20 | | A21 | T11 | 0 | Address bus line 21 | | A22 | V10 | 0 | Address bus line 22 | | A23 | U10 | 0 | Address bus line 23 | | | | | Chip Select Lines <sup>3)5)</sup> | | CS0 | U12 | 0 | Chip select output line 0 | | CS1 | V12 | 0 | Chip select output line 1 | | CS2 | T10 | 0 | Chip select output line 2 | | CS3 | R10 | 0 | Chip select output line 3 | | CSEMU/<br>CSOVL | V11 | 0 | Chip Select for Emulator Region / Chip Select for Emulator Overlay Memory <sup>3)5)</sup> | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |----------|-----|-----------|-------------------------------------------------------------| | | | | EBU Control Lines <sup>1)5)</sup> | | | | | The EBU control lines are required for controlling external | | | | | memory or peripheral devices. | | BC0 | U2 | 0 | Byte control line 0 | | BC1 | V1 | 0 | Byte control line 1 | | BC2 | U3 | 0 | Byte control line 2 | | BC3 | V2 | 0 | Byte control line 3 | | RD | T1 | 0 | Read control line | | RD/WR | T2 | 0 | Write control line | | ADV | U1 | 0 | Address valid output | | WAIT/IND | R5 | 1 | Wait input / End of burst input | | BAA | U4 | 0 | Burst address advance output | | CODE | V3 | 0 | Code fetch status output | | | | | The CODE signal has the same timing as the chip select | | | | | signals. | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In | Functions | |----------|-----|-----|--------------------------------------------------------------| | | | Out | | | AN[23:0] | | | ADC Analog Input Port | | | | | The ADC Analog Input Port provides 24 analog input lines for | | | | | the A/D converters ADC0 and ADC1. | | AN0 | A7 | I | Analog input 0 | | AN1 | D6 | 1 | Analog input 1 | | AN2 | B6 | 1 | Analog input 2 | | AN3 | D5 | I | Analog input 3 | | AN4 | A6 | I | Analog input 4 | | AN5 | B5 | I | Analog input 5 | | AN6 | C5 | I | Analog input 6 | | AN7 | A5 | I | Analog input 7 | | AN8 | A3 | I | Analog input 8 | | AN9 | C4 | I | Analog input 9 | | AN10 | C3 | I | Analog input 10 | | AN11 | B3 | 1 | Analog input 11 | | AN12 | D3 | I | Analog input 12 | | AN13 | D4 | I | Analog input 13 | | AN14 | E4 | 1 | Analog input 14 | | AN15 | E3 | I | Analog input 15 | | AN16 | A2 | I | Analog input 16 | | AN17 | A1 | I | Analog input 17 | | AN18 | B2 | 1 | Analog input 18 | | AN19 | B1 | I | Analog input 19 | | AN20 | C2 | I | Analog input 20 | | AN21 | F4 | I | Analog input 21 | | AN22 | F3 | I | Analog input 22 | | AN23 | D2 | I | Analog input 23 | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | | |--------|-----|-----------|----------------------|--------------------------------------------------| | P0 | | I/O | Port 0 <sup>6)</sup> | | | | | | | bit bi-directional general purpose I/O port that | | | | | | s input/output for ASC0, SSC0, CAN, GPTU, | | | | | | and the DMA Controller. | | P0.0 | A10 | I/O | GPT0 | GPTU I/O line 0 / | | | | 1 | AD0EXTIN0 | ADC0 external trigger input 0 | | P0.1 | D7 | I/O | GPT1 | GPTU I/O line 1 | | | | ı | AD0EXTIN1 | ADC0 external trigger input 1 | | | | I | DMREQ0A | DMA request input 0A | | P0.2 | B8 | I/O | GPT2 | GPTU I/O line 2 | | | | I | AD1EXTIN0 | ADC1 external trigger input 0 | | | | 1 | DMREQ1A | DMA request input 1A | | P0.3 | C7 | I/O | GPT3 | GPTU I/O line 3 | | | | I | AD1EXTIN1 | ADC1 external trigger input 1 | | P0.4 | A11 | I/O | GPT4 | GPTU I/O line 4 / | | | | 0 | AD0EMUX0 | ADC0 external multiplexer control 0 | | P0.5 | A12 | I/O | GPT5 | GPTU I/O line 5 | | | | 0 | AD0EMUX1 | ADC0 external multiplexer control 1 | | P0.6 | D8 | I/O | GPT6 | GPTU I/O line 6 | | | | 0 | AD0EMUX2 | ADC0 external multiplexer control 2 | | P0.7 | B9 | I/O | RXD0 | ASC0 receiver input/output | | P0.8 | A13 | 0 | TXD0 | ASC0 transmitter output | | P0.9 | B10 | I/O | SCLK0 | SSC0 clock input/output | | P0.10 | A14 | I/O | MRST0 | SSC0 master receive input / | | | | .,_ | | SSC0 slave transmit output | | P0.11 | C9 | I/O | MTSR0 | SSC0 master transmit output / | | 50.40 | | | D)/D 0 4 1 1 0 | SSC0 slave receive input | | P0.12 | C10 | | RXDCANO | CAN receiver input 0 | | P0.13 | D10 | 0 | TXDCAN0 | CAN reasing input 1 | | P0.14 | A15 | | RXDCAN1 | CAN receiver input 1 | | P0.15 | B11 | 0 | TXDCAN1 | CAN transmitter output 1 | Table 1 Pin Definitions and Functions (cont'd) | rable i Pin Delinitions and Functions (Cont a) | | | | | |------------------------------------------------|-----|-----------|-----------------------------------------------------------------|--| | Symbol | Pin | In<br>Out | Functions | | | P1 | | I/O | Port 1 <sup>6)</sup> | | | | | | Port 1 is a 16-bit bidirectional general purpose I/O port which | | | | | | also serves as input or output for the GPTA. | | | P1.0 | N18 | I/O | IN0 / OUT0 line of GPTA | | | P1.1 | R16 | I/O | IN1 / OUT1 line of GPTA | | | P1.2 | R15 | I/O | IN2 / OUT2 line of GPTA | | | P1.3 | M17 | I/O | IN3 / OUT3 line of GPTA | | | P1.4 | N16 | I/O | IN4 / OUT4 line of GPTA | | | P1.5 | P15 | I/O | IN5 / OUT5 line of GPTA | | | P1.6 | M18 | I/O | IN6 / OUT6 line of GPTA | | | P1.7 | L18 | I/O | IN7 / OUT7 line of GPTA | | | P1.8 | P16 | I/O | IN8 / OUT8 line of GPTA | | | P1.9 | U16 | I/O | IN09 / OUT9 line of GPTA | | | P1.10 | M16 | I/O | IN10 / OUT10 line of GPTA | | | P1.11 | L16 | I/O | IN11 / OUT11 line of GPTA | | | P1.12 | K17 | I/O | IN12 / OUT12 line of GPTA | | | P1.13 | K18 | I/O | IN13 / OUT13 line of GPTA | | | P1.14 | L15 | I/O | IN14 / OUT14 line of GPTA | | | P1.15 | K16 | I/O | IN15 / OUT15 line of GPTA | | | P2 | | I/O | Port 2 <sup>6)</sup> | | | | | | Port 2 is a 16-bit bidirectional general purpose I/O port which | | | | | | also serves as input or output for the GPTA. | | | P2.0 | J18 | I/O | IN16 / OUT16 line of GPTA | | | P2.1 | T15 | I/O | IN17 / OUT17 line of GPTA | | | P2.2 | N15 | I/O | IN18 / OUT18 line of GPTA | | | P2.3 | J17 | I/O | IN19 / OUT19 line of GPTA | | | P2.4 | H18 | I/O | IN20 / OUT20 line of GPTA | | | P2.5 | J16 | I/O | IN21 / OUT21 line of GPTA | | | P2.6 | T16 | I/O | IN22 / OUT22 line of GPTA | | | P2.7 | M15 | I/O | IN23 / OUT23 line of GPTA | | | P2.8 | J15 | 1/0 | IN24 / OUT24 line of GPTA | | | P2.9 | H16 | 1/0 | IN25 / OUT25 line of GPTA | | | P2.10 | G18 | 1/0 | IN26 / OUT26 line of GPTA | | | P2.11 | H15 | 1/0 | IN27 / OUT27 line of GPTA | | | P2.12 | G15 | 1/0 | IN28 / OUT28 line of GPTA | | | P2.13 | G17 | 1/0 | IN29 / OUT29 line of GPTA | | | P2.14 | G16 | 1/0 | IN30 / OUT30 line of GPTA | | | P2.15 | F18 | I/O | IN31 / OUT31 line of GPTA | | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |--------|-----|-----------|-----------------------------------------------------------------| | P3 | | I/O | Port 3 <sup>6)</sup> | | | | | Port 3 is a 16-bit bidirectional general purpose I/O port which | | | | | also serves as input or output for the GPTA. | | P3.0 | F16 | I/O | IN32 / OUT32 line of GPTA | | P3.1 | F15 | I/O | IN33 / OUT33 line of GPTA | | P3.2 | E18 | I/O | IN34 / OUT34 line of GPTA | | P3.3 | E16 | I/O | IN35 / OUT35 line of GPTA | | P3.4 | E15 | I/O | IN36 / OUT36 line of GPTA | | P3.5 | E17 | I/O | IN37 / OUT37 line of GPTA | | P3.6 | D18 | I/O | IN38 / OUT38 line of GPTA | | P3.7 | D17 | I/O | IN39 / OUT39 line of GPTA | | P3.8 | C18 | I/O | IN40 / OUT40 line of GPTA | | P3.9 | C17 | I/O | IN41 / OUT41 line of GPTA | | P3.10 | B18 | I/O | IN42 / OUT42 line of GPTA | | P3.11 | A18 | I/O | IN43 / OUT43 line of GPTA | | P3.12 | C14 | I/O | IN44 / OUT44 line of GPTA | | P3.13 | D15 | I/O | IN45 / OUT45 line of GPTA | | P3.14 | B17 | I/O | IN46 / OUT46 line of GPTA | | P3.15 | B16 | I/O | IN47 / OUT47 line of GPTA | | P4 | | I/O | Port 4 <sup>6)</sup> | | | | | Port 4 is an 8-bit bidirectional general purpose I/O port which | | | | | also serves as input/output for the GPTA or external request | | | | | input for the DMA controller. During hardware reset the port 4 | | | | | lines are also used as start-up configuration selection inputs | | | | .,, | and PLL clock selection inputs. | | P4.0 | D14 | I/O | IN48 / OUT48 line of GPTA | | P4.1 | C13 | I/O | IN49 / OUT49 line of GPTA / | | D.4.0 | | | DMREQ0B DMA request input 0B | | P4.2 | A17 | I/O | IN50 / OUT50 line of GPTA / | | D.4.0 | D45 | | DMREQ1B DMA request input 1B | | P4.3 | B15 | I/O | IN51 / OUT51 line of GPTA | | P4.4 | C16 | I/O | IN52 / OUT52 line of GPTA / CFG[0] | | P4.5 | D13 | I/O | IN53 / OUT53 line of GPTA / CFG[1] | | P4.6 | C15 | I/O | IN54 / OUT54 line of GPTA / CFG[2] | | P4.7 | C12 | I/O | IN55 / OUT55 line of GPTA / GPTA emergency shut down | | | | | CFG[2:0]: Start-up Configuration Selection Inputs | | | | | These pins are sampled during power-on reset (PORST = 0). | | | | | The configuration inputs define the boot options of the | | | | | TC1765 after a hardware reset operation. | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |--------------------|-------|-----------|----------------------------------------------------------------| | | | | <b>-</b> 6) | | P5 | | I/O | Port 5 <sup>6)</sup> | | | | | Port 5 is a 5-bit bidirectional general purpose I/O port which | | D | D.10 | .,, | also serves as input or output for ASC1 and SSC1. | | P5.0 | D12 | I/O | RXD1 ASC1 receiver input/output | | DE 4 | D.1.0 | | DMREQ0C DMA request input 0C | | P5.1 | B13 | 0 | TXD1 ASC1 transmitter output | | DE 0 | D4.4 | 1/0 | DMREQ1C DMA request input 1C | | P5.2 | B14 | 1/0 | SCLK1 SSC1 clock input/output | | P5.3 | C11 | I/O | MRST1 SSC1 master receive input / | | D | A 4 0 | .,, | SSC1 slave transmit output | | P5.4 | A16 | I/O | MTSR1 SSC1 master transmit output / | | | | | SSC1 slave receive input | | TP | | 0 | OCDS-2 Trace Port <sup>3)</sup> | | | | | TP is the OCDS Level 2 Trace Port. The Trace port is only | | | | | available in the TC1765T. The TP outputs are tristated during | | | | | reset and deep sleep mode. | | TP.0 | G7 | 0 | Trace output 0 | | TP.1 | G8 | 0 | Trace output 1 | | TP.2 | H7 | 0 | Trace output 2 | | TP.3 | H8 | 0 | Trace output 3 | | TP.4 | L7 | 0 | Trace output 4 | | TP.5 | L8 | 0 | Trace output 5 | | TP.6 | M7 | 0 | Trace output 6 | | TP.7 | M8 | 0 | Trace output 7 | | TP.8 | M11 | 0 | Trace output 8 | | TP.9 | M12 | 0 | Trace output 9 | | TP.10 | L11 | 0 | Trace output 10 | | TP.11 | L12 | 0 | Trace output 11 | | TP.12 | H11 | 0 | Trace output 12 | | TP.13 | H12 | 0 | Trace output 13 | | TP.14 | G11 | 0 | Trace output 14 | | TP.15 | G12 | 0 | Trace output 15 | | TRST <sup>7)</sup> | R14 | I | JTAG Module Reset/Enable Input | | | | | A low level at this pin resets and disables the JTAG module. | | | | | A high level enables the JTAG module. | | TCK <sup>7)</sup> | T13 | I | JTAG Module Clock Input | | TDI <sup>8)</sup> | T14 | I | JTAG Module Serial Data Input | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |---------------------|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDO | R12 | 0 | JTAG Module Serial Data Output <sup>3)</sup> | | TMS <sup>8)</sup> | V15 | I | JTAG Module State Machine Control Input | | OCDSE <sup>8)</sup> | R11 | I | OCDS Enable Input A low level on this pin during power-on reset (PORST = 0) enables the on-chip debug support (OCDS). In addition, the level of this pin during power-on reset determines the boot configuration. | | BRKIN <sup>8)</sup> | U15 | I | OCDS Break Input A low level on this pin causes a break in the chip's execution when the OCDS is enabled. In addition, the level of this pin during power-on reset determines the boot configuration. | | BRKOUT | T12 | 0 | OCDS Break Output <sup>3)</sup> A low level on this pin indicates that a programmable OCDS event has occurred. | | NMI <sup>8)</sup> | U17 | I | Non-Maskable Interrupt Input A high-to-low transition on this pin causes an NMI-Trap request to the CPU. | | HDRST <sup>8)</sup> | P18 | I/O | Hardware Reset Input / Reset Indication Output <sup>6)</sup> Assertion of this open-drain bidirectional pin causes a synchronous reset of the chip through external circuitry. The internal reset circuitry drives this pin in response to a power-on, hardware, watchdog and power-down wake-up reset for a specific period of time. For a software reset, it is programmable whether this pin is activated or not. | | PORST | T17 | I | Power-on Reset Input A low level on PORST causes an asynchronous reset of the entire chip. During power-up of the TC1765, this pin must be held active (low). | | BYPASS | N17 | I | PLL Bypass Control Input This pin is sampled during power-on reset (PORST = 0). If BYPASS is at high level, direct drive mode operation of the clock circuitry is selected and the PLL is bypassed. | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |----------------------------|-----------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTAL1<br>XTAL2 | U18<br>T18 | I<br>O | Oscillator/PLL/Clock Generator Input/Output Pins XTAL1 is the input to the oscillator amplifier and input to the internal clock generator. XTAL2 is the output of the oscillator amplifier circuit. For clocking the device from an external source, XTAL1 is driven with the clock signal while XTAL2 is left unconnected. For crystal oscillator operation XTAL1 and XTAL2 are connected to the crystal with the appropriate recommended oscillator circuitry. | | ECOUT | P1 | 0 | EBU Clock Output <sup>3)</sup> | | ECIN | N1 | _ | EBU Clock Input The ECIN pin is used to latch the data from external components into the EBU. This pin has to be connected to the ECOUT pin. Additional delay elements might be used to adapt to long delays at the address and data lines. | | CPUCLK | R13 | 0 | CPU Clock Output <sup>3)</sup> General purpose clock output (can be disabled if not used). In addition, the OCDS-2 trace output data are synchronous to this clock. | | TEST<br>MODE <sup>8)</sup> | V16 | I | Test Mode Select Input For normal operation of the TC1765 this pin should be connected to $V_{\rm DD}$ . | | $\overline{V_{DDOSC}}$ | R18 | _ | Main Oscillator Power Supply (2.5 V) <sup>9)</sup> | | $\overline{V_{\sf SSOSC}}$ | R17 | _ | Main Oscillator Ground | | $\overline{V_{DD}}$ | J3,<br>P2,<br>T4,<br>V7,<br>U11,<br>U13,<br>L2,<br>F17,<br>D11, | _ | Core and EBU Power Supply (2.5 V) <sup>9)</sup> | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------| | $\overline{V_{DDP}}$ | L17,<br>H17,<br>D16,<br>B12,<br>C8 | - | Port 0 to 5 and Dedicated Pins Power Supply (3.3 - 5 V) <sup>10)</sup> | | $\overline{V_{DDRAM}}$ | G3 | _ | Power Supply for PMU Memories (2.5 V) <sup>9)</sup> | | $\overline{V_{ extsf{DDSBRAM}}}$ | P17 | _ | Power Supply for DMU Memory (2.5 V) <sup>9)</sup> Used for normal and stand-by operating mode. | | $V_{SS}$ | D9,<br>K4,<br>K15,<br>G9,<br>G10,<br>H9,<br>H10,<br>J7,<br>J8,<br>J9,<br>J11,<br>K7,<br>K8,<br>K9,<br>K10,<br>K11,<br>K12,<br>L9,<br>L10,<br>M9,<br>M10 | | Ground | Table 1 Pin Definitions and Functions (cont'd) | Symbol | Pin | In<br>Out | Functions | |------------------------|-------------|-----------|-----------------------------------------------------| | $\overline{V_{DDM}}$ | B4 | _ | ADC Analog Part Power Supply (5 V) <sup>10)</sup> | | $\overline{V_{SSM}}$ | A4 | _ | ADC Analog Part Ground for $V_{DDM}$ | | $\overline{V_{DDA0}}$ | A9 | _ | ADC0 Analog Part Power Supply (2.5 V) <sup>9)</sup> | | $\overline{V_{SSA0}}$ | B7 | _ | ADC0 Analog Part Ground for $V_{ m DDA0}$ | | $\overline{V_{DDA1}}$ | G4 | _ | ADC1 Analog Part Power Supply (2.5 V) <sup>9)</sup> | | $\overline{V_{SSA1}}$ | D1 | _ | ADC1 Analog Part Ground for $V_{ m DDA1}$ | | $\overline{V_{AREF0}}$ | A8 | _ | ADC0 Reference Voltage <sup>10)</sup> | | $\overline{V_{AGND0}}$ | C6 | _ | ADC0 Reference Ground | | $\overline{V_{AREF1}}$ | C1 | _ | ADC1 Reference Voltage <sup>10)</sup> | | $\overline{V_{AGND1}}$ | E2 | _ | ADC1 Reference Ground <sup>10)</sup> | | N.C. | V17,<br>V18 | _ | Not Connected; reserved for future expansions | <sup>1)</sup> These pins have a drive capability of 600 μA when used as outputs. Data Sheet 17 V1.2, 2002-12 <sup>2)</sup> These pins can be connected with internal pull-up devices by setting bit SCU\_CON.EBUDPEN. <sup>3)</sup> These outputs have a drive capability of 600 μA. <sup>4)</sup> These pins can be connected with internal pull-up devices by setting bit SCU\_CON.EBUAPEN. <sup>5)</sup> These pins can be connected with internal pull-up devices by setting bit SCU\_CON.EBUCPEN. <sup>6)</sup> These pins have a drive capability of 2.4 mA when used as outputs. <sup>7)</sup> These pins have an internal pull-down device connected. <sup>8)</sup> These pins have an internal pull-up device connected. <sup>&</sup>lt;sup>9)</sup> The voltage on power supply pins marked with <sup>10)</sup> has to be raised earlier or at least at the same time (= time window of 1 μs) than on power supply pins marked with <sup>9)</sup> (details see power supply section on **Page 54**). <sup>&</sup>lt;sup>10)</sup> See note <sup>9)</sup>. #### **Parallel Ports** The TC1765 has 77 digital input/output port lines organized into four parallel 16-bit ports (Port 0 to Port 3), one 8-bit port (Port 4), and one 5-bit port (Port 5). Additionally, 24 analog input port lines are available. The External Bus Unit (EBU) is provided with dedicated data, address, and control lines. A 16-bit Trace Port is available only in the TC1765T. The digital parallel ports Port 0 to Port 5 can be all used as general purpose I/O lines or they can perform input/output functions for the on-chip peripheral units. The on-chip External Bus Interface Unit allows to communicate with external memories, external peripherals, or external debugging devices. An overview on the port-to-peripheral unit assignment is shown in **Figure 4**. Note: For further details on the three pin classes of the TC1765 I/O pins see also **Table 8** on **Page 56**): Figure 4 Parallel Ports of the TC1765 #### **Serial Interfaces** The TC1765 includes five serial peripheral interface units: - Two Asynchronous/Synchronous Serial Interfaces (ASC0 and ASC1) - Two High-Speed Synchronous Serial Interfaces (SSC0 and SSC1) - One TwinCAN Interface #### **Asynchronous/Synchronous Serial Interfaces** Figure 5 shows a global view of the functional blocks of the two Asynchronous/ Synchronous Serial interfaces ASC0 and ASC1. Figure 5 General Block Diagram of the ASC Interfaces Each ASC module, ASC0 and ASC1, communicates with the external world via two I/O lines. The RXD line is the receive data input signal (in Synchronous Mode also output). TXD is the transmit output signal. Clock control, address decoding, and interrupt service request control are managed outside the ASC module kernel. The Asynchronous/Synchronous Serial Interfaces provide serial communication between the TC1765 and other microcontrollers, microprocessors, or external peripherals. The ASC supports full-duplex asynchronous communication and half-duplex synchronous communication. In Synchronous Mode, data is transmitted or received synchronous to a shift clock which is generated by the ASC internally. In Asynchronous Mode, 8-bit or 9-bit data transfer, parity generation, and the number of stop bits can be selected. Parity, framing, and overrun error detection are provided to increase the reliability of data transfers. Transmission and reception of data are double-buffered. For multiprocessor communication, a mechanism is included to distinguish address bytes from data bytes. Testing is supported by a loop-back option. A 13-bit baud rate generator provides the ASC with a separate serial clock signal that can be very accurately adjusted by a prescaler implemented as a fractional divider. #### Features: - Full-duplex asynchronous operating modes - 8-bit or 9-bit data frames, LSB first - Parity bit generation/checking - One or two stop bits - Baud rate from 2.5 Mbit/s to 0.6 Bit/s (@ 40 MHz clock) - Multiprocessor mode for automatic address/data byte detection - Loop-back capability - Half-duplex 8-bit synchronous operating mode - Baud rate from 5 Mbit/s to 406.9 Bit/s (@ 40 MHz clock) - Double buffered transmitter/receiver - Interrupt generation - On a transmitter buffer empty condition - On a transmit last bit of a frame condition - On a receiver buffer full condition - On an error condition (frame, parity, overrun error) #### **High-Speed Synchronous Serial Interfaces** Figure 6 shows a global view of the functional blocks of the two High-Speed Synchronous Serial interfaces SSC0 and SSC1. Figure 6 General Block Diagram of the SSC Interfaces Each of the SSC modules has three I/O lines, located at Port 0 and Port 5. Each of the SSC modules is further supplied by separate clock control, interrupt control, address decoding, and port control logic. The SSC supports full-duplex and half-duplex serial synchronous communication up to 20 Mbit/s (@ 40 MHz module clock) with receive and transmit FIFO support. The serial clock signal can be generated by the SSC itself (master mode) or can be received from an external master (slave mode). Data width, shift direction, clock polarity, and phase are programmable. This allows communication with SPI-compatible devices. Transmission and reception of data are double-buffered. A 16-bit baud rate generator provides the SSC with a separate serial clock signal. #### Features: - Master and slave mode operation - Full-duplex or half-duplex operation - · Flexible data format - Programmable number of data bits: 2-bit to 16 bit - Programmable shift direction: LSB or MSB shift first - Programmable clock polarity: idle low or high state for the shift clock - Programmable clock/data phase: data shift with leading or trailing edge of the shift clock - Baud rate generation from 20 Mbit/s to 305.18 Bit/s (@ 40 MHz module clock) - Interrupt generation - On a transmitter empty condition - On a receiver full condition - On an error condition (receive, phase, baud rate, transmit error) - Three-pin interface - Flexible SSC pin configuration - 4-stage receive FIFO (RXFIFO) and 4-stage transmit FIFO (TXFIFO) - Independent control of RXFIFO and TXFIFO - 2 to 16 bit FIFO data width - Programmable receive/transmit interrupt trigger level - Receive and transmit FIFO filling level indication - Overrun error generation - Underflow error generation #### **TwinCAN Interface** Figure 7 shows a global view of the functional blocks of the TwinCAN module. Figure 7 General Block Diagram of the TwinCAN Module The TwinCAN module has four I/O lines located at Port 0. The TwinCAN module is further supplied by a clock control, interrupt control, address decoding, and port control logic. The TwinCAN module contains two Full-CAN nodes operating independently or exchanging data and remote frames via a gateway function. Transmission and reception of CAN frames are handled in accordance to CAN specification V2.0 part B (active). Each of the two Full-CAN nodes can receive and transmit standard frames with 11-bit identifiers as well as with extended frames with 29-bit identifiers. Both CAN nodes share the TwinCAN module's resources to optimize the CAN bus traffic handling and to minimize the CPU load. The flexible combination of Full-CAN functionality and the FIFO architecture reduces the efforts to fulfill the real-time requirements of complex embedded control applications. Improved CAN bus monitoring functionality as well as the increased number of message objects permit precise and convenient CAN bus traffic handling. Depending on the application, each of the thirty-two message objects can be individually assigned to one of the two CAN nodes. Gateway functionality allows automatic data exchange between two separate CAN bus systems, which decreases CPU load and improves the real time behavior of the entire system. The bit timings for both CAN nodes are derived from the peripheral clock ( $f_{\text{CAN}}$ ) and are programmable up to a data rate of 1 Mbit/s. A pair of receive and transmit pins connect each CAN node to a bus transceiver. #### Features: - CAN functionality conforms to CAN specification V2.0 B active. - Dedicated control registers are provided for each CAN node. - A data transfer rate up to 1 Mbit/s is supported. - Flexible and powerful message transfer control and error handling capabilities are implemented. - Full-CAN functionality: 32 message objects can be individually - Assigned to one of the two CAN nodes - Configured as transmit or receive object - Participate in a 2, 4, 8, 16 or 32 message buffer with FIFO algorithm - Set up to handle frames with 11-bit or 29-bit identifiers - Provided with programmable acceptance mask register for filtering - Monitored via a frame counter - Configured to Remote Monitoring Mode - Up to eight individually programmable interrupt nodes can be used. - CAN Analyzer Mode for bus monitoring is implemented. Data Sheet 24 V1.2, 2002-12 #### **Timer Units** The TC1765 includes two timer units: - General Purpose Timer Unit (GPTU) - General Purpose Timer Array (GPTA) #### **General Purpose Timer Unit** Figure 8 shows a global view of the General Purpose Timer Unit (GPTU) module. Figure 8 General Block Diagram of the GPTU Interface The GPTU consists of three 32-bit timers designed to solve such application tasks as event timing, event counting, and event recording. The GPTU communicates with the external world via eight inputs and eight outputs located at Port 0. The I/O has three timers (T0, T1, and T2) can operate independently from each other, or can be combined. #### **General Features:** - All timers are 32-bit precision timers with a maximum input frequency of $f_{\mathsf{GPTU}}$ . - Events generated in T0 or T1 can be used to trigger actions in T2. - Timer overflow or underflow in T2 can be used to clock either T0 or T1. - T0 and T1 can be concatenated to form one 64-bit timer. #### Features of T0 and T1: - Each timer has a dedicated 32-bit reload register with automatic reload on overflow. - Timers can be split into individual 8-, 16-, or 24-bit timers with individual reload registers. - Overflow signals can be selected to generate service requests, pin output signals, and T2 trigger events. - Two input pins can define a count option. #### Features of T2: - Count up or down is selectable - Operating modes: - Timer - Counter - Quadrature counter (incremental/phase encoded counter interface) - Options: - External start/stop, one-shot operation, timer clear on external event - Count direction control through software or an external event - Two 32-bit reload/capture registers - Reload modes: - Reload on overflow or underflow - Reload on external event: positive transition, negative transition, or both transitions - Capture modes: - Capture on external event: positive transition, negative transition, or both transitions - Capture and clear timer on external event: positive transition, negative transition, or both transitions - Can be split into two 16-bit counter/timers - Timer count, reload, capture, and trigger functions can be assigned to input pins. To and T1 overflow events can also be assigned to these functions. - Overflow and underflow signals can be used to trigger T0 and/or T1 and to toggle output pins. - T2 events are freely assignable to the service request nodes. Data Sheet 26 V1.2, 2002-12 #### **General Purpose Timer Array** Figure 9 shows a global block diagram of the General Purpose Timer Array (GPTA). Figure 9 GPTA Module Block Diagram The GPTA module has 56 input signals and 56 output signals which are connected with 56 Port 1, Port 2, Port 3, and Port 4 pins. The General Purpose Timer Array (GPTA) provides important digital signal filtering and timer support whose combination enables autonomous and complex functionalities. This architecture allows easy implementation and easy validation of any kind of timer functions. The General Purpose Timer Array (GPTA) provides a set of hardware modules required for high speed digital signal processing: - Filter and Prescaler Cells (FPC) support input noise filtering and prescaler operation. - Phase Discrimination Logic units (PDL) decode the direction information output by a rotation tracking system. - Duty Cycle Measurement Cells (DCM) provide pulse width measurement capabilities. - A Digital Phase Locked Loop unit (PLL) generates a programmable number of GPTA module clock ticks during an input signal's period. - Global Timer units (GT) driven by various clock sources are implemented to operate as a time base for the associated "Global Timer Cells". - Global Timer Cells (GTC) can be programmed to capture the contents of a Global Timer on an event that occurred at an external port pin or at an internal FPC output. A GTC may be also used to control an external port pin with the result of an internal compare operation. GTCs can be logically concatenated to provide a common external port pin with a complex signal waveform. - Local Timer Cells (LTC) operating in Timer, Capture, or Compare Mode may be also logically tied together to drive a common external port pin with a complex signal waveform. LTCs — enabled in Timer Mode or Capture Mode — can be clocked or triggered by - A prescaled GPTA module clock, - An FPC, PDL, DCM, PLL, or GTC output signal line, - An external port pin. Some input lines driven by processor I/O pads may be shared by a LTC and a GTC cell to trigger their programmed operation simultaneously. The following list summarizes all blocks supported: #### **Clock Generation Unit:** - Filter and Prescaler Cell (FPC): - Six independent units - Three operating modes (Prescaler, Delayed Debounce Filter, Immediate Debounce Filter) - $-f_{GPTA}$ down-scaling capability - $-f_{GPTA}/2$ maximum input signal frequency in Filter Mode - Phase Discriminator Logic (PDL): - Two independent units - Two operating modes (2 and 3 sensor signals) - $-f_{\rm GPTA}/4$ maximum input signal frequency in 2-sensor mode, $f_{\rm GPTA}/6$ maximum input signal frequency in 3-sensor mode - Duty Cycle Measurement (DCM): - Four independent units - 0 100% margin and time-out handling - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency - Digital Phase Locked Loop (PLL): - One unit - Arbitrary multiplication factor between 1 and 65535 - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency #### **Signal Generation Unit:** - Global Timers (GT): - Two independent units - Two operating modes (Free Running Timer and Reload Timer) - 24-bit data width - f<sub>GPTA</sub> maximum resolution - f<sub>GPTA</sub>/2 maximum input signal frequency - Global Timer Cell (GTC): - 32 independent units - Two operating modes (Capture, Compare and Capture after Compare) - 24-bit data width - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency - Local Timer Cell (LTC): - 64 independent units - Three operating modes (Timer, Capture and Compare) - 16-bit data width - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency #### **Interrupt Control Unit:** • 111 interrupt sources generating 54 service requests #### I/O Sharing Unit: - Interconnecting input and output lines from FPC, GTC, LTC and ports - Emergency function #### **Analog-to-Digital Converters** The two on-chip ADC modules of the TC1765 are analog to digital converters with 8-bit, 10-bit or 12-bit resolution including sample & hold functionality. The A/D converters operate by the method of the successive approximation. A multiplexer selects between up to 16 analog input channels for each ADC module. The 24 analog inputs are switched to the analog input channels of the ADC modules by a fixed scheme. Conversion requests are generated either under software control or by hardware (GPTA). An automatic self-calibration adjusts the ADC modules to changing temperatures or process variations. #### Features: - 8-bit, 10-bit, 12-bit A/D Conversion - Successive approximation conversion method - Fast conversion times: e.g. 10-bit conversion (without sample time): 2.05 μs - Total Unadjusted Error (TUE) of ±2 LSB @ 10-bit resolution - Integrated sample and hold functionality - 24 analog input pins / 16 analog input channels of each ADC module - Fix assignment of 24 analog input pins to the 32 ADC0/ADC1 input channels - Dedicated control and status registers for each analog channel - Flexible conversion request mechanisms - Selectable reference voltages for each channel - Programmable sample and conversion timing schemes - Limit checking - Flexible ADC module service request control unit - Synchronization of the two on-chip A/D Converters - Automatic control of an external analog input multiplexer for ADC0 - Equidistant samples initiated by timer - Two trigger inputs, connected with the General Purpose Timer Array (GPTA) - Two external trigger input pins of each ADC for generating conversion requests - · Power reduction and clock control feature Figure 10 shows a global view of the ADC module kernel with the module specific interface connections. The ADC modules communicate with the external world via five (ADC0) or two (ADC0) digital I/O lines and sixteen analog inputs. Clock control, address decoding, digital I/O port control, and service request generation is managed outside the ADC module kernel. The end of a conversion is indicated for each channel n (n = 0-15) by a pulse on the output signals SRCHn. These signals can be used to trigger a DMA transfer to read the conversion result automatically. Two trigger inputs and a synchronization bridge are used for internal control purposes. Figure 10 General Block Diagram of the ADC Interface ### **On-Chip Memories** The memory system of the TC1765 provides the following memories: - Program Memory Unit (PMU) with - 8 Kbytes Boot ROM (BROM) - 16 Kbytes Code Scratch-Pad RAM (SPRAM) - 1 Kbyte Instruction Cache (ICACHE) - Data Memory Unit (DMU) with - 32 Kbytes Data Memory (SRAM) - Can be used for standby operation during power-down states using a separate power supply ## **Address Map** **Table 2** defines the segment oriented address blocks of the TC1765 with its address range, size, and PMU/DMU access view. **Table 3** shows the block address map of segment 15 which includes the on-chip peripheral units. Table 2 TC1765 Block Address Map | Seg-<br>ment | Address<br>Range | Size | Description | DMU<br>Acc. | PMU<br>Acc. <sup>1)</sup> | | |--------------|----------------------------------------------------|--------|-----------------------------------------------------------------|--------------|---------------------------|------------| | 0 - 7 | 0000 0000 <sub>H</sub> -<br>7FFF FFFF <sub>H</sub> | 2 GB | Reserved | _ | _ | | | 8 | 8000 0000 <sub>H</sub> -<br>8FFF FFFF <sub>H</sub> | 256 MB | Reserved | via<br>FPI | PMU<br>local | | | 9 | 9000 0000 <sub>H</sub> -<br>9FFF FFFF <sub>H</sub> | 256 MB | Reserved | DMU<br>local | via FPI | cached | | 10 | A000 0000 <sub>H</sub> -<br>AFFF FFFF <sub>H</sub> | 256 MB | External Memory Space | via<br>FPI | via<br>EBU or<br>FPI | cs | | 11 | B000 0000 <sub>H</sub> -<br>BDFF FFFF <sub>H</sub> | 224 MB | External Memory Space mappable into Segment 10 | | via<br>EBU or<br>FPI | | | | BE00 0000 <sub>H</sub> -<br>BEFF FFFF <sub>H</sub> | 16 MB | External Emulator Space | via | via<br>FPI | | | | BF00 0000 <sub>H</sub> 16 MB Reserved | | Reserved | FPI | PMU | | | | BFFF E000 <sub>H</sub> -<br>BFFF FFFF <sub>H</sub> | 8 KB | Boot ROM 4 Kbytes general purpose 4 Kbytes factory test support | | local | non-cached | | 12 | C000 0000 <sub>H</sub> -<br>C000 3FFF <sub>H</sub> | 16 KB | Local Code Scratch-Pad RAM (SPRAM) | | | nor | | | C000 4000 <sub>H</sub> -<br>C7FF FEFF <sub>H</sub> | _ | Reserved | via | PMU | | | | C7FF FF00 <sub>H</sub> -<br>C7FF FFFF <sub>H</sub> | 256 B | PMU Control Registers | FPI | local | | | | C800 0000 <sub>H</sub> -<br>CFFF FFFF <sub>H</sub> | _ | Reserved | | | | Table 2 TC1765 Block Address Map (cont'd) | Seg-<br>ment | Address<br>Range | Size | Description | DMU<br>Acc. | PMU<br>Acc. <sup>1)</sup> | | |--------------|----------------------------------------------------|---------------|----------------------------------------------|-------------|---------------------------|------------| | 13 | D000 0000 <sub>H</sub> -<br>D000 7FFF <sub>H</sub> | 32 KB | Local Data Memory (SRAM) | | | | | | D000 8000 <sub>H</sub> -<br>D7FF FEFF <sub>H</sub> | _ | Reserved | DMU | via FPI | 0 | | | D7FF FF00 <sub>H</sub> -<br>D7FF FFFF <sub>H</sub> | 256 B | DMU Registers | local | VIA FFI | non-cached | | | D800 0000 <sub>H</sub> -<br>DFFF FFFF <sub>H</sub> | 256 MB | Reserved | | | non- | | 14 | E000 0000 <sub>H</sub> -<br>EFFF FFFF <sub>H</sub> | 256 MB | External Peripheral and<br>Data Memory Space | via<br>FPI | not<br>possi-<br>ble | | | 15 | F000 0000 <sub>H</sub> -<br>F000 3BFF <sub>H</sub> | -16 KB | On-Chip Peripherals & Ports | | | | | | F000 3C00 <sub>H</sub> -<br>F000 3DFF <sub>H</sub> | 512 B | DMA Registers | | | | | | F000 3E00 <sub>H</sub> -<br>F00F FFFF <sub>H</sub> | _ | Reserved | | | eq | | | F010 0000 <sub>H</sub> -<br>F010 0BFF <sub>H</sub> | 12 ×<br>256 B | CAN Module | via<br>FPI | not<br>possi-<br>ble | non-cached | | | F010 0C00 <sub>H</sub> -<br>FFFE FEFF <sub>H</sub> | _ | Reserved | | | nor | | | FFFE FF00 <sub>H</sub> -<br>FFFE FFFF <sub>H</sub> | 256 B | CPU Slave Interface Registers (CPS) | | | | | | FFFF 0000 <sub>H</sub> -<br>FFFF FFFF <sub>H</sub> | 64 KB | Core SFRs + GPRs | | | | <sup>1)</sup> The PMU can access external memory directly ("via EBU", only instruction accesses) or via the FPI Bus ("via FPI"). If both paths are possible as defined in this column, selection is done via SCU\_CON.EXTIF. Table 3 Block Address Map of Segment 15 | Symbol | Description | Address Range | Size | |-------------------|----------------------------------------------|-------------------------------------------------|----------------| | SCU | System Control Unit | F000 0000 <sub>H</sub> - F000 00FF <sub>H</sub> | 256 Bytes | | _ | Reserved | F000 0100 <sub>H</sub> - F000 01FF <sub>H</sub> | _ | | BCU | Bus Control Unit | F000 0200 <sub>H</sub> - F000 02FF <sub>H</sub> | 256 Bytes | | STM | System Timer | F000 0300 <sub>H</sub> - F000 03FF <sub>H</sub> | 256 Bytes | | OCDS | On-Chip Debug Support | F000 0400 <sub>H</sub> - F000 04FF <sub>H</sub> | 256 Bytes | | EBU | External Bus Unit | F000 0500 <sub>H</sub> - F000 05FF <sub>H</sub> | 256 Bytes | | _ | Reserved | F000 0600 <sub>H</sub> - F000 06FF <sub>H</sub> | _ | | GPTU | General Purpose Timer Unit | F000 0700 <sub>H</sub> - F000 07FF <sub>H</sub> | 256 Bytes | | ASC0 | Async./Sync. Serial Interface 0 | F000 0800 <sub>H</sub> - F000 08FF <sub>H</sub> | 256 Bytes | | ASC1 | Async./Sync. Serial Interface 1 | F000 0900 <sub>H</sub> - F000 09FF <sub>H</sub> | 256 Bytes | | SSC0 | High-Speed Synchronous<br>Serial Interface 0 | F000 0A00 <sub>H</sub> - F000-0AFF <sub>H</sub> | 256 Bytes | | SSC1 | High-Speed Synchronous<br>Serial Interface 1 | F000 0B00 <sub>H</sub> - F000-0BFF <sub>H</sub> | 256 Bytes | | _ | Reserved | F000 0C00 <sub>H</sub> - F000 17FF <sub>H</sub> | _ | | GPTA | General Purpose Timer Array | F000 1800 <sub>H</sub> - F000 1FFF <sub>H</sub> | 8 × 256 Bytes | | _ | Reserved | F000 2000 <sub>H</sub> - F000 21FF <sub>H</sub> | _ | | ADC0 | Analog-to-Digital Converter 0 | F000 2200 <sub>H</sub> - F000 23FF <sub>H</sub> | 2 × 256 Bytes | | ADC1 | Analog-to-Digital Converter 1 | F000 2400 <sub>H</sub> - F000 25FF <sub>H</sub> | 2 × 256 Bytes | | _ | Reserved | F000 2600 <sub>H</sub> - F000 27FF <sub>H</sub> | _ | | P0 | Port 0 | F000 2800 <sub>H</sub> - F000 28FF <sub>H</sub> | 256 Bytes | | P1 | Port 1 | F000 2900 <sub>H</sub> - F000 29FF <sub>H</sub> | 256 Bytes | | P2 | Port 2 | F000 2A00 <sub>H</sub> - F000 2AFF <sub>H</sub> | 256 Bytes | | P3 | Port 3 | F000 2B00 <sub>H</sub> - F000 2BFF <sub>H</sub> | 256 Bytes | | P4 | Port 4 | F000 2C00 <sub>H</sub> - F000 2CFF <sub>H</sub> | 256 Bytes | | P5 | Port 5 | F000 2D00 <sub>H</sub> - F000 2DFF <sub>H</sub> | 256 Bytes | | _ | Reserved | F000 2E00 <sub>H</sub> - F000 3BFF <sub>H</sub> | _ | | DMA | DMA Controller | F000 3C00 <sub>H</sub> - F000 3DFF <sub>H</sub> | 2 × 256 Bytes | | | Reserved | F000 3E00 <sub>H</sub> - F00F FFFF <sub>H</sub> | _ | | CAN <sup>1)</sup> | Controller Area Network<br>Module | F010 0000 <sub>H</sub> - F010 0BFF <sub>H</sub> | 12 × 256 Bytes | Table 3 Block Address Map of Segment 15 (cont'd) | Symbol | Description | Address Range | Size | |--------|--------------------------------------------|-------------------------------------------------|-----------| | _ | Reserved | F010 0C00 <sub>H</sub> - FFFE FEFF <sub>H</sub> | _ | | CPU | Slave Interface Registers (CPS) | FFFE FF00 <sub>H</sub> - FFFE FFFF <sub>H</sub> | 256 Bytes | | | Reserved | FFFF 0000 <sub>H</sub> - FFFF BFFF <sub>H</sub> | _ | | | Memory Protection Registers | FFFF C000 <sub>H</sub> - FFFF EFFF <sub>H</sub> | 12 Kbytes | | | Reserved | FFFF F000 <sub>H</sub> - FFFF FCFF <sub>H</sub> | _ | | | Core Debug Registers (OCDS) | FFFF FD00 <sub>H</sub> - FFFF FDFF <sub>H</sub> | 256 Bytes | | | Core Special Function<br>Registers (CSFRs) | FFFF FE00 <sub>H</sub> - FFFF FEFF <sub>H</sub> | 256 Bytes | | | General Purpose Registers (GPRs) | FFFF FF00 <sub>H</sub> - FFFF FFFF <sub>H</sub> | 256 Bytes | <sup>1)</sup> Access to unused address regions within this peripheral unit don't generate a bus error. ## **Memory Protection System** The TC1765 memory protection system specifies the addressable range and read/write permissions of memory segments available to the currently executing task. The memory protection system controls the position and range of addressable segments in memory. It also controls the kinds of read and write operations allowed within addressable memory segments. Any illegal memory access is detected by the memory protection hardware, which then invokes the appropriate Trap Service Routine (TSR) to handle the error. Thus, the memory protection system protects critical system functions against both software and hardware errors. The memory protection hardware can also generate signals to the Debug Unit to facilitate tracing illegal memory accesses. There are two Memory Protection Register Sets in the TC1765, numbered 0 and 1, which specify memory protection ranges and permissions for code and data. The PSW.PRS bit field determines which of these is the set currently in use by the CPU. Because the TC1765 uses a Harvard-style memory architecture, each Memory Protection Register Set is broken down into a Data Protection Register Set and a Code Protection Register Set. Each Data Protection Register Set can specify up to four address ranges to receive particular protection modes. Each Code Protection Register Set can specify up to two address ranges to receive particular protection modes. Each of the Data Protection Register Sets and Code Protection Register Sets determines the range and protection modes for a separate memory area. Each contains register pairs which determine the address range (the Data Segment Protection Registers and Code Segment Protection Registers) and one register (Data Protection Mode Register) which determines the memory access modes which apply to the specified range. Data Sheet 37 V1.2, 2002-12 #### **On-Chip FPI Bus** The FPI Bus interconnects the functional units of the TC1765, such as the CPU and onchip peripheral components. The FPI Bus also interconnects the TC1765 to external components by way of the External Bus Controller Unit (EBU). The FPI Bus is designed to be quick to acquire by on-chip functional units, and quick to transfer data. The low setup overhead of the FPI Bus access protocol guarantees fast FPI Bus acquisition, which is required for time-critical applications. The FPI Bus is designed to sustain high transfer rates. For example, a peak transfer rate of up to 160 Mbyte/s can be achieved with a 40 MHz bus clock and 32-bit data bus. Multiple data transfers per bus arbitration cycle allow the FPI Bus to operate at close to its peak bandwidth. #### Features: - Supports multiple bus masters - Supports demultiplexed address/data operation - · Address and data buses are 32 bits wide - Data transfer types include 8-, 16-, and 32-bit sizes - Single- and multiple-data transfers per bus acquisition cycle - Designed to minimize EMI and power consumption #### **External Bus Unit** The External Bus Unit (EBU) of the TC1765 is the interface between external memories and peripheral units and the internal memories and peripheral units. The basic structure of the EBU is shown in **Figure 11**. Figure 11 EBU Structure and Interfaces The EBU consists of two parts and is used for the following two operations: - FBU (FPI Bus Unit): - Communication with external memories or peripheral units via the FPI Bus - Non-burst instruction fetches - BIFU (Burst Instruction Fetch Unit): - Instruction fetches from the PMU to external Burst Flash program memories with 16-bit and 32-bit data width The EBU controls all transactions required for these two operations and in particular handles the arbitration between these two tasks. The types of external devices/Bus modes controlled by the FBU are: - INTEL style peripherals (separate RD and WR signals) - MOTOROLA style peripherals (OE and R/W) - ROMs, EPROMs - Static RAMs - Peripherals with demultiplexed A/D bus - Burst Mode Flash Memories - 8-, 16- and 32-bit data bus width #### **DMA Controller** The Direct Memory Access (DMA) Controller executes DMA transactions from a source address location to a destination address location, without intervention of the CPU. One DMA transaction is controlled by one DMA channel. Each of the two blocks in the DMA controller, block 0 and block 1 (see Figure 12), provides four DMA channels with sixteen DMA request inputs. The request assignment unit in each sub-block assigns one DMA request input to each DMA channel. The control unit includes a third request unit dedicated especially for request control through I/O pins. This unit connects two of eight request inputs with two request outputs which can be then wired externally of the DMA controller module to the request inputs of the two DMA controller blocks. Request assignment unit 2 evaluates pulses or levels by its edge detect and level select logic. #### Features: - 8 independent DMA channels (4 per DMA block) - 4 DMA selectable request inputs per DMA channel - Fixed priority of DMA channels within a DMA block - Software and hardware DMA request generation - Support of FPI Bus to FPI Bus DMA transactions - Individually programmable operation modes for each DMA channel - Single mode: stops and disables DMA channel after a predefined number of DMA transfers - Continuous mode: DMA channel remains enabled after a predefined number of DMA transfers; DMA transaction can be repeated - Full 32-bit addressing capability of each DMA channel - 4 Gbyte address range - Source and destination transfer individually programmable in steps from 0 to 255 bytes - Support of circular buffer addressing mode - Programmable data width of a DMA transaction: 8-bit, 16-bit, or 32-bit - Register set for each DMA channel - Source and destination start address register - Source and destination end address register - Channel control and status register - Offset and transfer count register - · Bus bandwidth allocation - Flexible interrupt generation **Figure 12** shows the TC1765 specific implementation details and interconnections of the DMA module. The DMA module is further supplied by a separate clock control, address decoding, interrupt control, port control logic. Figure 12 DMA Module Block Diagram with Interconnections ## **System Timer** The TC1765's System Timer (STM) is designed for global system timing applications requiring both high precision and long range. The STM has the following features: - Free-running 56-bit counter - All 56 bits can be read synchronously - Different 32-bit portions of the 56-bit counter can be read synchronously - Driven by clock $f_{STM}$ (identical to the system clock $f_{SYS}$ ) - Counting starts automatically after a reset operation (except a hardware reset) The STM is an upward counter, running with the system clock frequency ( $f_{\text{STM}} = f_{\text{SYS}}$ ). It is enabled per default after reset, and immediately starts counting up. Other than via reset, it is no possible to affect the contents of the timer during normal operation of the application, it can only be read, but not written to. Depending on the implementation of the clock control of the STM, the timer can optionally be disabled or suspended for power-saving and debugging purposes via a clock control register. The maximum clock period is $2^{56} \times 1 / f_{STM}$ . At $f_{STM} = 40$ MHz, for example, the STM counts 57.1 years before overflowing. Thus, it is capable of continuously timing the entire expected product life-time of a system without overflowing. Figure 13 Block Diagram of the System Timer Module ## **Watchdog Timer** The Watchdog Timer (WDT) provides a highly reliable and secure way to detect and recover from software or hardware failure. The WDT helps to abort an accidental malfunction of the TC1765 in a user-specified time period. When enabled, the WDT will cause the TC1765 system to be reset if the WDT is not serviced within a user-programmable time period. The CPU must service the WDT within this time interval to prevent the WDT from causing a TC1765 system reset. Hence, routine service of the WDT confirms that the system is functioning properly. In addition to this standard "Watchdog" function, the WDT incorporates the EndInit feature and monitors its modifications. A system-wide line is connected to the ENDINIT bit implemented in a WDT control register, serving as an additional write-protection for critical registers (besides Supervisor Mode protection). A further enhancement in the TC1765's Watchdog Timer is its reset prewarning operation. Instead of immediately resetting the device on the detection of an error, as known from standard Watchdogs, the WDT first issues an Non-maskable Interrupt (NMI) to the CPU before finally resetting the device at a specified time period later. This gives the CPU a chance to save system state to memory for later examination of the cause of the malfunction, an important aid in debugging. #### Features: - 16-bit Watchdog counter - Selectable input frequency: f<sub>SYS</sub>/256 or f<sub>SYS</sub>/16384 - 16-bit user-definable reload value for normal Watchdog operation, fixed reload value for Time-Out and Prewarning Modes - Incorporation of the ENDINIT bit and monitoring of its modifications - Sophisticated password access mechanism with fixed and user-definable password fields - Proper access always requires two write accesses. The time between the two accesses is monitored by the WDT and limited. - Access Error Detection: Invalid password (during first access) or invalid guard bits (during second access) trigger the Watchdog reset generation. - Overflow Error Detection: An overflow of the counter triggers the Watchdog reset generation. - Watchdog function can be disabled; access protection and ENDINIT monitor function remain enabled. - Double Reset Detection: If a Watchdog induced reset occurs twice without a proper access to its control register in between, a severe system malfunction is assumed and the TC1765 is held in reset until a power-on reset. This prevents the device from being periodically reset if, for instance, connection to the external memory has been lost such that even system initialization could not be performed. Data Sheet 43 V1.2, 2002-12 Important debugging support is provided through the reset prewarning operation by first issuing an NMI to the CPU before finally resetting the device after a certain period of time. ## **System Control Unit** The System Control Unit (SCU) of the TC1765 handles the system control tasks. All these system functions are tightly coupled, thus, they are conveniently handled by one unit, the SCU. The system tasks of the SCU are: - Reset Control - Generation of all internal reset signals - Generation of external HDRST reset signal - PLL Control - PLL\_CLC Clock Control Register - Power Management Control - Enabling of several power-down modes - Control of the PLL in power-down modes - Watchdog Timer - Trace Control and Trace Status indication - Pull-up/pull-down I/O control - Device Identification Data Sheet 44 V1.2, 2002-12 ## **Interrupt System** An interrupt request is serviced by the CPU. Interrupt requests are also called "Service Requests" because they are serviced by a "Service Provider", the CPU. Each peripheral unit in the TC1765 typically generates service requests. Additionally, the Bus Control Unit, the Debug Unit, the DMA controller, and even the CPU itself can generate service requests. Several peripheral units are able to generate in parallel to a service request DMA requests to the DMA Controller. As shown in **Figure 14**, each TC1765 unit that can generate service requests is connected to one or multiple Service Request Nodes (SRN). Each SRN contains a Service Request Control Register mod\_SRCx, where "mod" is the identifier of the service requesting unit and "x" an optional index. The Interrupt arbitration bus connects the SRNs with the Interrupt Control Unit, which handles interrupt arbitration among competing interrupt service requests. Units which can generate service requests are: - General Purpose Timer Unit (GPTU) with 8 SRNs - General Purpose Timer Array (GPTA) with 54 SRNs - Two High-Speed Synchronous Serial Interfaces (SSC0/SSC1) with 3 SRNs each - Two Asynchronous/Synchronous Serial Interfaces (ASC0/ASC1) with 4 SRNs each - TwinCAN controller with 8 SRNs - Two Analog/Digital Converters (ADC0/ADC1) with 4 SRNs each - Bus Control Unit (BCU) with 1 SRN - DMA Controller Processor (DMA) with 8 SRNs - Central Processing Unit (CPU) with 4 SRNs - Debug Unit (OCDS) with 1 SRN - Central Processing Unit (CPU) with 4 SRNs (software activated) External interrupt inputs in TC1765 are available using the input pins connected to the General Purpose Timer Unit (GPTU). Each of the seven GPTU I/O pins can be used as an external interrupt input, using the Service Request Nodes of the GPTU module. Additionally, such an external interrupt input can also trigger a timer function. Data Sheet 45 V1.2, 2002-12 Figure 14 Block Diagram of the TC1765 Interrupt System ## **Boot Options** The TC1765 booting schemes provides a number of different boot options for the start of code execution. **Table 4** shows the boot options available in the TC1765. Table 4 TC1765 Boot Selections | OCDSE | BRKIN | CFG[2:0] | Type of Boot | <b>Boot Source</b> | PC Start<br>Value | | | |-------|-------|--------------------------------------------|----------------------------------------------|--------------------|------------------------|--|--| | 1 | 1 | 000 <sub>B</sub> | Start from Boot ROM<br>Entry Point 1 | Boot ROM | BFFF FFFC <sub>H</sub> | | | | | | 001 <sub>B</sub> | Start from Boot ROM<br>Entry Point 2 | | | | | | | | 010 <sub>B</sub> | Start from Boot ROM<br>Entry Point 3 | | | | | | | | 011 <sub>B</sub> | Start from Boot ROM<br>Entry Point 4 | | | | | | | | 100 <sub>B</sub> | External memory as master directly PMU - EBU | External<br>Memory | A000 0000 <sub>H</sub> | | | | | | 101 <sub>B</sub> | External memory via<br>PMU - FPI Bus - EBU | | | | | | | | 110 <sub>B</sub> | Reserved; don't use the | ese combinations. | | | | | | | 111 <sub>B</sub> | | | | | | | 0 | 1 | 100 <sub>B</sub><br>or<br>101 <sub>B</sub> | Go to halt with EBU enabled as master | _ | _ | | | | | | all other<br>combina-<br>tions | Go to halt with EBU disabled | | | | | | 0 | 0 | _ | Go to external emulator space | _ | BE00 0000 <sub>H</sub> | | | | 1 | 0 | _ | Tri-state chip (deep sleep) | _ | _ | | | ## **Power Management System** The TC1765 power management system allows software to configure the various processing units so that they automatically adjust to draw the minimum necessary power for the application. There are four power management modes: - Run Mode - Idle Mode - Sleep Mode - Deep Sleep Mode **Table 5** describes the features of the power management modes. | Table 5 | Power Management Mode Summary | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode | Description | | Run | The system is fully operational. All clocks and peripherals are enabled, as determined by software. | | Idle | The CPU clock is disabled, waiting for a condition to return it to Run Mode. Idle Mode can be entered by software when the processor has no active tasks to perform. All peripherals remain powered and clocked. Processor memory is accessible to peripherals. A reset, Watchdog Timer event, a falling edge on the NMI pin, or any enabled interrupt event will return the system to Run Mode. | | Sleep | The system clock continues to be distributed only to those peripherals programmed to operate in Sleep Mode. Interrupts from operating peripherals, the Watchdog Timer, a falling edge on the NMI pin, or a reset event will return the system to Run Mode. Entering this state requires an orderly shut-down controlled by the Power Management State Machine. | | Deep Sleep | The system clock is shut off; only an external signal will restart the system. Entering this state requires an orderly shut-down controlled by the Power Management State Machine (PMSM). | ## **On-Chip Debug Support** The On-Chip Debug Support (OCDS) of the TC1765 consists of four building blocks: - OCDS module in the TriCore CPU - On-chip breakpoint hardware - Support of an external break signal - · Trace module - Outputs 16 bits each $f_{SYS}$ system clock cycle at TP[15:0] with pipeline status information, PC bus information, and breakpoint qualification information - DMA Controller Trace - Indication of address counter updates - Debugger Interface Cerberus - Provided for debug purposes of emulation tool vendors - Accessible through a JTAG standard interface with dedicated JTAG port pins Figure 15 shows a basic block diagram of the building blocks. Figure 15 OCDS Basic Block Diagram #### **Clock Generation Unit** The Clock Generation Unit (CGU) in the TC1765, shown in **Figure 16**, consists of an oscillator circuit and a Phase-Locked Loop (PLL). The PLL can convert a low-frequency external clock signal to a high-speed internal clock for maximum performance. The PLL also has fail-safe logic that detects degenerate external clock behavior such as abnormal frequency deviations or a total loss of the external clock. It can execute emergency actions if it looses its lock on the external clock. In general, the CGU is controlled through the System Control Unit (SCU) module of the TC1765. Figure 16 Clock Generation Unit Block Diagram ## **PLL Operation** The $f_{\rm VCO}$ clock of the PLL has a frequency which is a multiple of the externally applied clock $f_{\rm OSC}$ . The factor for this is controlled through the fix divider value N (N = 10) applied to the divider in the feedback path. The K-Divider is defined by bit field KDIV. **Table 6** lists the possible values for KDIV and the resulting division factor. The VCO output frequency and the resulting system clock is determined by: $$f_{\text{VCO}} = 10 \times f_{\text{OSC}}$$ $f_{\text{SYS}} = f_{\text{VCO}} / \text{K} = \frac{10}{\text{K}} \times f_{\text{OSC}}$ Table 6 Output Frequencies $f_{SYS}$ Derived from Various Output Factors | K | -Factor | | $f_{\sf SYS}$ | | | | |--------------------|------------------|----------------------------|----------------------------|----------------------------|--------------|--| | Selected<br>Factor | KDIV | f <sub>VCO</sub> = 150 MHz | f <sub>VCO</sub> = 160 MHz | f <sub>VCO</sub> = 200 MHz | Cycle<br>[%] | | | 2 | 000 <sub>B</sub> | 75 <sup>1)</sup> | 80 <sup>1)</sup> | 100 <sup>1)</sup> | 50 | | | 4 | 010 <sub>B</sub> | 37.5 | 40 | 50 <sup>1)</sup> | 50 | | | 5 <sup>2)</sup> | 011 <sub>B</sub> | 30 | 32 | 40 | 40 | | | 6 | 100 <sub>B</sub> | 24.5 | 26.67 | 33.33 | 50 | | | 8 | 101 <sub>B</sub> | 18.75 | 20 | 25 | 50 | | | 9 <sup>2)</sup> | 110 <sub>B</sub> | 16.67 | 17.78 | 22.22 | 44 | | | 10 | 111 <sub>B</sub> | 15 | 16 | 20 | 50 | | | 16 | 001 <sub>B</sub> | 9.38 | 10 | 12.5 | 50 | | <sup>1)</sup> These combinations cannot be used because the maximum system clock of 40 MHz is exceeded. <sup>2)</sup> These odd K-Factors should not be used (not tested because of the unsymmetrical duty cycle). #### **Recommended Oscillator Circuits** The oscillator circuit, designed to work with both, an external crystal oscillator or an external stable clock source, basically consists of an inverting amplifier with XTAL1 as input and XTAL2 as output. When using a crystal, a proper external oscillator circuitry must be used, connected to both pins, XTAL1 and XTAL2. The on-chip oscillator frequency can be within the range of 4 MHz to 16 MHz. When using an external clock signal it must be connected to XTAL1. XTAL2 is left open (unconnected). For direct drive operation without PLL, the frequency of an external clock must not exceed 40 MHz. Figure 17 shows the recommended external oscillator circuitries for both operating modes, external crystal mode and external input clock mode. Figure 17 Oscillator Circuitries For the oscillator of the TC1765 the following external passive components are recommended: - Crystal: max. 16 MHz - $-C_1, C_2$ : 10 pF A block capacitor between $V_{\rm DDOSC}$ and $V_{\rm SSOSC}$ is recommended, too. $-C_1, C_2$ : 12 pF Note: For crystal operation, it is strongly recommended to measure the negative resistance in the final target system (layout) to determine the optimum parameters for the oscillator operation. Please refer to the minimum and maximum values of the negative resistance specified by the crystal supplier. ## **Power Supply** **Figure 18** shows the TC1765's power supply concept, where certain logic modules are individually supplied with power. This concept improves the EMI behavior by reduction of the noise cross coupling. Also the operation margin is improved in sensitive modules like the A/D converter by noise reduction. Figure 18 TC1765 Power Supply Concept ## **Ports Power Supply** The TC1765's port power supply concept is shown in **Figure 19**. The External Bus Unit (EBU) I/O lines are in the core and EBU $V_{\rm DD}$ power supply group for 2.5 V nominal operating voltage. The general purpose input/outputs (GPIOs) provide 3.3 to 5 V nominal voltage input/output acceptance and drive characteristics. Figure 19 Ports Power Supply Concept #### **Power-up Sequence** During Power-up the reset pin PORST has to be held active until both power supply voltages have reached at least their minimum values. During the Power-up time (rising of the supply voltages from 0 to their regular operating values) it has to be ensured, that the difference between $V_{\rm DDP}$ and $V_{\rm DD}$ never drops below -0.5 V. #### **Power Loss** If $V_{\rm DDP}$ is dropping below $V_{\rm DD}$ , external circuitry in the power supply has to ensure, that $V_{\rm DD}$ is also limited to the same level. If $V_{\rm DDI}$ is dropping below the operating range, $V_{\rm DDP}$ may stay active. ## **Powering Down** During powering down (falling of the supply voltages from their regular operating values to zero), it has to be ensured, that the difference between $V_{\rm DDP}$ and $V_{\rm DD}$ never drops below -0.5 V. # **Identification Register Values** Table 7 TC1765 Identification Registers | Short Name | Address | Value | |------------|------------------------|------------------------| | PMU_ID | C7FF FF08 <sub>H</sub> | 0006 C003 <sub>H</sub> | | DMU_ID | D7FF FF08 <sub>H</sub> | 0007 C003 <sub>H</sub> | | SCU_ID | F000 0008 <sub>H</sub> | 0003 C003 <sub>H</sub> | | MANID | F000 0070 <sub>H</sub> | 0000 1820 <sub>H</sub> | | CHIPID | F000 0074 <sub>H</sub> | 0000 8601 <sub>H</sub> | | RTID | F000 0078 <sub>H</sub> | 0000 0000 <sub>H</sub> | | BCU_ID | F000 0208 <sub>H</sub> | 0000 6A05 <sub>H</sub> | | STM_ID | F000 0308 <sub>H</sub> | 0000 C002 <sub>H</sub> | | JPD_ID | F000 0408 <sub>H</sub> | 0000 6301 <sub>H</sub> | | EBU_ID | F000 0508 <sub>H</sub> | 0005 C004 <sub>H</sub> | | GPTU_ID | F000 0708 <sub>H</sub> | 0001 C002 <sub>H</sub> | | ASC0_ID | F000 0808 <sub>H</sub> | 0000 4401 <sub>H</sub> | | ASC1_ID | F000 0908 <sub>H</sub> | 0000 4401 <sub>H</sub> | | SSC0_ID | F000 0A08 <sub>H</sub> | 0000 4525 <sub>H</sub> | | SSC1_ID | F000 0B08 <sub>H</sub> | 0000 4525 <sub>H</sub> | | GPTA_ID | F000 1808 <sub>H</sub> | 0002 C002 <sub>H</sub> | | ADC0_ID | F000 2208 <sub>H</sub> | 0000 3103 <sub>H</sub> | | DMA_ID | F000 3F08 <sub>H</sub> | 0018 C001 <sub>H</sub> | | CAN_ID | F010 0008 <sub>H</sub> | 0000 4110 <sub>H</sub> | | CPU_ID | FFFE FF08 <sub>H</sub> | 0000 0202 <sub>H</sub> | ## **Parameter Interpretation** The parameters listed on the following pages partly represent the characteristics of the TC1765 and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol": ## CC (Controller Characteristics): The logic of the TC1765 will provide signals with the respective timing characteristics. ## **SR** (System Requirement): The external system must provide signals with the respective timing characteristics to the TC1765. #### **Pin Classes** The TC1765 has three classes of digital I/O pins: - Class A pins, which are 3.0 to 5.25 V voltage pins - Class B pins, which are 2.5 V nominal voltage pins (input tolerant for 3.3 V) - Class C pins, which are 2.5 V nominal voltage pins only Table 8 shows the assignments of all digital I/O pins to pin classes and to $V_{\rm DD}$ power supply pins. Table 8 Assignments of Digital Pins to Pin Classes and Power Supply Pins | Pins | Pin Classes | Power | Power Supply | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------|-----------------|--|--| | Port 0 to Port 5,<br>BYPASS, HDRST | Class A (3.0 to 5.25 V) | $V_{DDP}$ | $V_{SS}$ | | | | D[31:0], A[23:0], CS[3:0], CSEMU/CSOVL, BC[3:0], RD, RD/WR, ADV, WAIT/IND, BAA, CODE, TRST, TCK, TDI, TDO, TMS, ODCSE, BRKIN, BRKOUT, NMI, PORST, ECOUT, ECIN, CPUCLK, TESTMODE, TP[15:0] | Class B<br>(nominal 2.5 V) | $V_{DD}$ | | | | | XTAL1, XTAL2 | Class C<br>(nominal 2.5 V) | $V_{DDOSC}$ | $V_{\sf SSOSC}$ | | | | No pins assigned | (nominal 2.5 V) | $V_{ m DDRAM} \ V_{ m DDSBRAM}$ | V <sub>SS</sub> | | | ## **Absolute Maximum Ratings** | Parameter | Symbol | Limit | Values | Unit | Notes | |----------------------------------------------------------------------------------------------------------------|-----------------|-------|-----------------------------|------|-------------| | | | min. | max. | | | | Ambient temperature | $T_{A}$ | -40 | 125 | °C | under bias | | Storage temperature | $T_{A}$ | -65 | 150 | °C | _ | | Junction temperature | $T_{J}$ | _ | 150 | °C | under bias | | Voltage on $V_{\rm DDP}$ with respect to $V_{\rm SS}$ | $V_{DD}$ | -0.5 | 6.2 | V | see Table 8 | | Voltage on $V_{\rm DD}$ , $V_{\rm DDOSC}$ , $V_{\rm DDRAM}$ and $V_{\rm DDSBRAM}$ with respect to $V_{\rm SS}$ | $V_{DD}$ | -0.5 | 3.25 | V | _ | | Voltage on any Class A input pin with respect to $V_{\rm SS}$ | $V_{IN}$ | -0.5 | V <sub>DD</sub> + 0.5 | V | _ | | Voltage on any Class B input pin with respect to $V_{\rm SS}$ | $V_{IN}$ | -0.5 | 3.7 | V | _ | | Voltage on any Class C input pin with respect to $V_{\rm SS}$ | $V_{IN}$ | -0.5 | V <sub>DDOSC</sub><br>+ 0.5 | V | _ | | Input current on any pin during overload condition | $I_{IN}$ | -10 | 10 | mA | _ | | Absolute sum of all input currents during overload condition | $\Sigma I_{IN}$ | _ | 11001 | mA | _ | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions $(V_{IN} > V_{DD})$ or $V_{IN} < V_{SS}$ the voltage on $V_{DD}$ pins with respect to ground $(V_{SS})$ must not exceed the values defined by the absolute maximum ratings. ## Package Parameters (P-LBGA-260) | Parameter | Symbol | Limit Values | | Unit | Notes | |--------------------|------------------|--------------|------|------|-----------------| | | | min. | max. | | | | Power dissipation | $P_{DISS}$ | _ | 0.9 | W | _ | | Thermal resistance | R <sub>THA</sub> | _ | 24.8 | K/W | Chip to ambient | ## **Operating Conditions** The following operating conditions must not be exceeded in order to ensure correct operation of the TC1765. All parameters specified in the following table refer to these operating conditions, unless otherwise noticed. | Parameter | Symbol | Limit Values | | Unit | Notes | | |---------------------------------------------------|------------------------------------------------|-------------------------|-------------------------|------|-------------------------------------------|--| | | | min. | max. | | | | | Digital supply voltage <sup>1)</sup> | $V_{DDP}$ | 3.0 | 5.25 <sup>2)</sup> | V | Class A pins | | | | $V_{\rm DD} \\ V_{\rm DDOSC} \\ V_{\rm DDRAM}$ | 2.3 | 2.75 <sup>3)</sup> | V | Class B and<br>Class C pins <sup>4)</sup> | | | | $V_{DDSBRAM}$ | 2.25 | 2.75 | V | 4)5) | | | Digital ground voltage | $V_{SS}$ | | 0 | V | _ | | | Ambient temperature under bias | $T_{A}$ | -40 | +125 | °C | _ | | | Analog supply voltages | $V_{DDA}$ | 2.25 | 2.75 | V | _ | | | | $V_{DDM}$ | 4.5 | 5.25 | V | _ | | | Analog reference voltage | $V_{AREF}$ | 4 | V <sub>DDM</sub> + 0.05 | V | 6) | | | Analog ground voltage | $V_{AGND}$ | V <sub>SSA</sub> - 0.05 | V <sub>SSA</sub> + 0.05 | V | 7) | | | Analog input voltage | $V_{AIN}$ | $V_{AGND}$ | $V_{AREF}$ | V | _ | | | CPU clock | $f_{SYS}$ | _ | 40 | MHz | _ | | | Overload current | $I_{OV}$ | -10 | 10 | mA | 8)9)10) | | | Short circuit current | $I_{SC}$ | -10 | 10 | mA | 5)6)11) | | | Absolute sum of overload + short circuit currents | $\Sigma I_{OV} + I_{SC} $ | _ | 1501 | mA | 9) | | | External load capacitance | $C_{L}$ | _ | 50 | pF | _ | | - Digital supply voltages applied to the TC1765 must be static regulated voltages which allow a typical voltage swing of ±10%. - <sup>2)</sup> Voltage overshoot to 6.5 V is permissible, provided that the pulse duration is less than 100 μs and the cumulated summary of the pulses does not exceed 1 hour. - <sup>3)</sup> Voltage overshoot to 4 V is permissible, provided that the pulse duration is less than 100 μs and the cumulated summary of the pulses does not exceed 1 hour. - 4) In order to minimize the danger of latch-up conditions, these 2.5 V V<sub>DD</sub> power supply pins should be kept at the same voltage level during normal operating mode. This condition is typically achieved by generating the 2.5 V power supplies from a single voltage source. The condition is also valid in normal operating mode if a separate stand-by power supply V<sub>DDSBRAM</sub> is used. - The minimum voltage at pin $V_{\rm DDSBRAM}$ during TC1765 power down mode is 1.8 V in order to keep the contents of SBRAM valid. The core power supply $V_{\rm DD}$ must be below the standby power supply $V_{\rm DD} < V_{\rm DDSBRAM} + 0.3$ V. - The value of $V_{\mathsf{AREF}}$ is permitted to be within the range of $V_{\mathsf{SSA}}$ 0.05 V < $V_{\mathsf{AREF}}$ < $V_{\mathsf{DDM}}$ + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the $V_{\mathsf{AREF}}$ is out of the specified range. - The value of $V_{\rm AGND}$ is permitted to be within the range of $V_{\rm SSA}$ 0.05 V < $V_{\rm AGND}$ < $V_{\rm DDM}$ + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the $V_{\rm AGND}$ is out of the specified range. - Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e. $V_{\rm OV} > V_{\rm DD} + 0.5$ V or $V_{\rm OV} < V_{\rm SS}$ 0.5 V). The absolute sum of input overload currents on all port pins may not exceed **50 mA**. The supply voltage must remain within the specified limits. - 9) Not 100% tested, guaranteed by design and characterization. - <sup>10)</sup> Applicable for analog inputs. - <sup>11)</sup> Applicable for digital inputs. Data Sheet 59 V1.2, 2002-12 ## **DC Characteristics** ## **Input/Output DC-Characteristics** $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter <sup>1)</sup> | Symbol | Limi | it Values | Unit | Test Conditions | | | | | |-----------------------------------------------|--------------------|-----------|-----------|------|-----------------------------------------------------------------------------|--|--|--|--| | | | min. max. | | | | | | | | | Class A Pins ( $V_{\rm DDP}$ = 3.0 to 5.25 V) | | | | | | | | | | | Class A Fills ( PDP | = 3.0 to 3.2 | 3 V) | | | | | | | | | | | | | | | | | | | | Output low voltage <sup>2)</sup> | V <sub>OL</sub> CC | _ | 0.45 | V | $I_{\rm OL} = 2.4 \text{ mA}^{3)}$<br>$I_{\rm OL} = 600 \mu \text{A}^{4)}$ | | | | | | Olass A i ilis ( i DDb - | - 0.0 ( | J J.Z. | , •, | | | | |-----------------------------------|---------------------------------------------------------------|--------|-----------------------|---------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------| | Output low voltage <sup>2)</sup> | V <sub>OL</sub> CC | | _ | 0.45 | V | $I_{\text{OL}}$ = 2.4 mA <sup>3)</sup><br>$I_{\text{OL}}$ = 600 $\mu$ A <sup>4)</sup><br>$V_{\text{DDP}}$ = 4.5 to 5.25 V | | | | | | $0.2 imes V_{ m DDP}$ | V | $I_{\rm OL}$ = 2.4 mA<br>$I_{\rm OL}$ = 600 $\mu {\rm A}^{4)}$<br>$V_{\rm DDP}$ = 3.0 to 4.49 V | | Output high voltage <sup>2)</sup> | gh voltage $^{2)}$ $V_{ m OH}$ CC $0.7 imes V_{ m DDP}$ $ V$ | | V | $I_{\rm OH}$ = -2.4 mA<br>$I_{\rm OH}$ = -600 $\mu {\rm A}^{4)}$<br>$V_{\rm DDP}$ = 4.5 to 5.25 V | | | | | | | | | V | $I_{\rm OH}$ = -2.4 mA<br>$I_{\rm OH}$ = -600 $\mu {\rm A}^{4)}$<br>$V_{\rm DDP}$ = 3.0 to 4.49 V | | Input low voltage <sup>5)</sup> | V <sub>IL</sub> SF | SR | -0.5 | 0.8 | V | $V_{\rm DDP}$ = 4.5 to 5.25 V (TTL) | | | | | | $0.45 imes V_{ m DDP}$ | V | $V_{\rm DDP}$ = 4.5 to 5.25 V (CMOS) | | | | | | $0.2 imes V_{ m DDP}$ | V | $V_{\rm DDP}$ = 3.0 to 4.49 V (CMOS) | | Input high voltage <sup>5)</sup> | $V_{IH}$ | SR | 2.0 | V <sub>DDP</sub><br>+ 0.5 | V | $V_{\rm DDP}$ = 4.5 to 5.25 V (TTL) | | | | | $0.73 \times V_{DDP}$ | | V | $V_{\rm DDP}$ = 3.0 to 5.25 V (CMOS) | | Pull-up current <sup>6)7)</sup> | $II_{PUH}$ | I CC | _ | 10 | μΑ | $V_{OUT} = V_{DDP}$ - 0.02 V | | | $II_{PUL}$ | CC | 120 | 600 | μΑ | $V_{OUT} = 0.5 \times V_{DDP}$ | | Pull-down current <sup>8)7)</sup> | $II_{PDL}$ | CC | _ | 10 | μΑ | $V_{\sf OUT} = 0.02 \; \sf V$ | | | $II_{PDH}$ | I CC | 120 | 700 | μΑ | $V_{OUT} = 0.5 \times V_{DDP}$ | ## Input/Output DC-Characteristics (cont'd) $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter <sup>1)</sup> | Symbol | Limit Values | | Unit | Test Conditions | |-------------------------|--------|--------------|------|------|-----------------| | | | min. | max. | | | # Class B Pins ( $V_{\rm DDP05}$ = 2.30 to 2.75 V) | Output low voltage | $V_{OL}$ | CC | | 0.2 × | V | $I_{OL} = 2.4 \text{ mA}$ | |-----------------------------------|-------------|------|------------------------|----------|----|-------------------------------------| | | | | | $V_{DD}$ | | | | | | | | 0.45 | V | $I_{OL} = 600 \mu A$ | | Output high voltage | $V_{OH}$ | CC | $0.7 \times V_{ m DD}$ | _ | V | $I_{OH}$ = -2.4 mA | | | | | $0.9 \times V_{DD}$ | _ | V | I <sub>OH</sub> = -600 μA | | Input high voltage | $V_{IH}$ | SR | $0.7 \times V_{DD}$ | 3.7 | V | _ | | Input low voltage | $V_{IL}$ | SR | -0.5 | 0.2 × | V | _ | | | | | | $V_{DD}$ | | | | Pull-up current <sup>6)7)</sup> | $II_{PUH}$ | I CC | _ | 10 | μΑ | $V_{\rm OUT} = V_{\rm DD}$ - 0.02 V | | | $II_{PUL}I$ | CC | 50 | 250 | μΑ | $V_{OUT} = 0.5 \times V_{DD}$ | | Pull-down current <sup>8)7)</sup> | $II_{PDL}I$ | CC | _ | 10 | μΑ | $V_{\sf OUT}$ = 0.02 V | | | $II_{PDH}$ | I CC | 40 | 300 | μΑ | $V_{OUT} = 0.5 \times V_{DD}$ | ### **Class A and B Pins** | Input Hysteresis | HYS CC | $0.030 \times V_{\text{DDx}}^{9)}$ | _ | V | CMOS only <sup>10)</sup> $V_{\rm DDx}$ limits see <sup>11)</sup> | |----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------|------|----|------------------------------------------------------------------| | Input leakage current (Digital I/O) | I <sub>OZ2</sub> CC | _ | ±500 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDx}}^{9)}$ | | Peak short-circuit<br>current<br>Peak back-drive<br>current<br>(per digital pin)<br>Peak time & period<br>time <sup>12)13)</sup> | I <sub>SCBDpeak</sub><br>SR | _ | ±20 | mA | 14)10) | | Constant short-circuit<br>current<br>Constant back-drive<br>current<br>(per digital pin) | I <sub>SCBDcons</sub><br>SR | _ | ±10 | mA | 14)10) | Data Sheet 61 V1.2, 2002-12 ## Input/Output DC-Characteristics (cont'd) $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter <sup>1)</sup> | Symb | ol | Limit \ | /alues | Unit | Test Conditions | | |----------------------------------------------|----------|----|---------|--------|------|------------------------------|--| | | | | min. | max. | | | | | Pin capacitance <sup>10)</sup> (Digital I/O) | $C_{IO}$ | CC | _ | 10 | pF | f = 1 MHz<br>$T_{A}$ = 25 °C | | ## Class C Pins ( $V_{\rm DDOSC}$ = 2.30 to 2.75 V), see Page 68 - All Class A pins of the TC1765 are equipped with Low-Noise output drivers, which significantly improve the device's EMI performance. These Low-Noise drivers deliver their maximum current only until the respective target output level is reached. After that the output current is reduced. This results in an increased impedance of the driver, which attenuates electrical noise from the connected PCB tracks. The current, which is specified in column "Test Conditions", is delivered in any case. - <sup>2)</sup> This specification is not valid for outputs of GPIO lines, which are switched to open drain mode. In open drain mode the output will float and the voltage results from the external circuitry. - 3) Output drivers in high current mode. - 4) Condition for output driver in dynamic current mode & low current mode guaranteed by design characterization - <sup>5)</sup> Input characteristics can be switched between TTL and CMOS via register Px\_PICON except for dedicated pins which have CMOS input characteristics. - 6) The maximum current can be drawn while the respective signal line remains inactive. - The two pull-up/pull-down current test conditions for $V_{\rm OUT}$ cover the curves as shown in Figure 20 and Figure 21. All pull-up/pull-down currents are given as absolute values. - <sup>8)</sup> The minimum current must be drawn in order to drive the respective signal line active. - 9) In case of Class B pins $V_{\rm DDx} = V_{\rm DD}$ . In case of Class A pins $V_{\rm DDx} = V_{\rm DDP}$ . - 10) Guaranteed by design characterization. - <sup>11)</sup> The test condition for Class A pins is: $V_{\rm DDP}$ = 4.5 to 5.25 V; for Class B pins: $V_{\rm DD}$ = 2.3 to 2.75 V; - <sup>12)</sup> The max. peak-short-circuit current resp. max. peak-back-drive current is limited by max. 20 mA and the peak period equivalent of 10 mA constant-short-circuit current resp. 10 mA constant-back-drive current. The integral of $I_{SCBDpeak}$ over the peak period is thus limited to 10 mA (provided: $I_{SCBDpeak} \le 20$ mA). - 13) To be defined for Class B pads. - Short-circuit or back-drive conditions during operation occur if the voltage on the respective pin exceeds the specified operating range (i.e. $V_{\rm SCBD} > V_{\rm DDP}$ + **0.5 V or** $V_{\rm SCBD} < V_{\rm SS}$ **0.5 V**) or a short circuit condition occurs on the respective pin. The absolute sum of input $I_{\rm SCBD}$ and $I_{\rm OV}$ currents on all port pins must not exceed **100 mA** at any time. The supply voltage ( $V_{\rm DDP}$ and $V_{\rm SS}$ ) must remain within the specified limits. Under short-circuit conditions the corresponding pin is not ready for use. In case of Class B pins $V_{\rm DDx} = V_{\rm DD}$ . In case of Class A pins $V_{\rm DDx} = V_{\rm DDP}$ . Data Sheet 62 V1.2. 2002-12 ## **Pull-Up/Pull-Down Characteristics** Figure 20 Pull-Up/Pull-Down Characteristics of Class A Pins Figure 21 Pull-Up/Pull-Down Characteristics of Class B Pins Note: The pull-up/pull-down characteristics as shown in **Figure 20** and **Figure 21** are guaranteed by design characterization. # **AD Converter Characteristics** $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter | Symbol | | L | imit V | alues | Unit | Test<br>Conditions | |--------------------------------|----------------------|----|---------------------------------------------|--------|----------------------------------------|------|----------------------------------| | | | | min. | typ. | max. | | | | Analog supply voltages | $V_{DDAx}$ | SR | 2.25 | 2.5 | 2.75 | V | 1) | | | $V_{DDM}$ | SR | 4.5 | 5 | 5.25 | V | _ | | Analog ground voltage | $V_{SSAx}$ | SR | -0.1 | _ | 0.1 | ٧ | 1) | | Analog reference voltage | V <sub>AREFx</sub> | SR | 4 | _ | V <sub>DDM</sub> + 0.05 | V | 1)2) | | Analog reference ground | $V_{AGNDx}$ | SR | V <sub>SSAx</sub> - 0.05 | _ | $V_{\rm SSAx}$ + 0.05 | ٧ | 1)3) | | Analog input voltage range | $V_{AIN}$ | SR | $V_{AGNDx}$ | _ | V <sub>AREFx</sub> | V | 1) | | Internal ADC clock | $f_{ANA}$ | | 0.5 | _ | 5 | MHz | _ | | Power-up calibration time | t <sub>PUC</sub> | CC | _ | _ | 3328 × (3 + CON.CPS) × t <sub>BC</sub> | μs | - | | Sample time | $t_{\rm S}$ | CC | (3 + CON | , | ×<br>+ 2) × t <sub>BC</sub> | μs | 4) | | | | | $6 \times t_{BC}$ | _ | _ | μs | | | Conversion time | $t_{C}$ | CC | $t_{S}$ + (30 + $\times t_{BC}$ + 2 | | CPS × 4) | μs | for 8-bit conv. <sup>4)</sup> | | | | | $t_{\rm S}$ + (36 + $\times t_{\rm BC}$ + 2 | | CPS × 4) | μs | for 10-bit conv. <sup>4)</sup> | | | | | $t_{s} + (42 + 2) \times t_{BC} + 2$ | | CPS × 4) | μs | for 12-bit conv. <sup>4)</sup> | | Total unadjusted error | TUE <sup>5)</sup> | CC | _ | _ | ±1 | LSB | for 8-bit conv. | | | | | _ | _ | ±2 | LSB | for 10-bit conv. | | | | | _ | _ | ±6 | LSB | for 12-bit conv. | | Overload current <sup>6)</sup> | $I_{AOV1}^{7)}$ | CC | -2 | _ | +5 | mA | _ | | | | | -2 | | 0 | mA | $k_{\rm A} = 1.0 \times 10^{-3}$ | | | | | 0 | | +5 | mA | $k_{\rm A} = 1.0 \times 10^{-4}$ | | | I <sub>AOV2</sub> 8) | CC | -4 | _ | +10 | mA | _ | | | | | -4 | | 0 | mA | $k_{\rm A} = 1.0 \times 10^{-3}$ | | | | | 0 | | +10 | mA | $k_{\rm A} = 1.0 \times 10^{-4}$ | | Overload coupling factor | $k_{A}$ | CC | | _ | $1.0 \times 10^{-3}$ | _ | see $I_{AOV1}$ and | | 9) | | | | | $1.0 \times 10^{-4}$ | _ | $I_{AOV2}$ | ## AD Converter Characteristics (cont'd) $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter | Symbol | I | Limit V | alues | Unit | Test | | |--------------------------------------------------------------------|------------------------|------|---------|-------|------|-----------------------------------------------------|--| | | | min. | typ. | max. | | Conditions | | | Input leakage current at analog inputs | I <sub>OZ1</sub> CC | _ | _ | ±200 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDA}}^{1)}$ | | | Input leakage current at $V_{\rm AGND}$ and $V_{\rm AREF}$ | I <sub>OZ2</sub> CC | _ | _ | ±500 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDA}}^{1)}$ | | | Switched cap. at positive reference voltage input | C <sub>AREFSW</sub> CC | _ | 15 | 20 | pF | 10) | | | Switched cap. at negative reference voltage input | C <sub>AGNDSW</sub> CC | _ | 15 | 20 | pF | 10) | | | Total capacitance at analog voltage input | $C_{AINTOT}$ CC | _ | 12 | 15 | pF | _ | | | Switched cap. at analog voltage input | C <sub>AINSW</sub> CC | _ | _ | 10 | pF | 11) | | | ON resistance of the transmission gates in the analog voltage path | R <sub>AIN</sub> CC | _ | _ | 0.7 | kΩ | - | | <sup>&</sup>lt;sup>1)</sup> Suffix x = 0 refers to ADC0 and suffix x = 1 refers to ADC1. Data Sheet 66 V1.2, 2002-12 The value of $V_{\mathsf{AREF}}$ is permitted to be within the range of $V_{\mathsf{SSA}}$ - 0.05 V < $V_{\mathsf{AREF}}$ < $V_{\mathsf{DDM}}$ + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the $V_{\mathsf{AREF}}$ is out of the specified range. The value of $V_{\rm AGND}$ is permitted to be within the range of $V_{\rm SSA}$ - 0.05 V < $V_{\rm AGND}$ < $V_{\rm DDM}$ + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the $V_{\rm AGND}$ is out of the specified range. <sup>&</sup>lt;sup>4)</sup> Definitions for CPS, STC, $t_{BC}$ and $t_{DIV}$ see **Figure 23**. <sup>&</sup>lt;sup>5)</sup> TUE is tested at $V_{\text{AREF}}$ = 5 V, $V_{\text{AGND}}$ = 0 V and $V_{\text{DDM}}$ = 4.9 V. Analog overload conditions during operation occur if the voltage on the respective ADC pin exceeds the specified operating range (i.e. $V_{\text{AOV}} > V_{\text{DDM}} + 0.5 \text{ V}$ or $V_{\text{AOV}} < V_{\text{SSM}} - 0.5 \text{ V}$ ) or a short circuit condition occurs on the respective ADC pin. The absolute sum of input currents on all port pins must not exceed 10 mA at any time. The supply voltage ( $V_{\text{DD}}$ , $V_{\text{DDA0}}$ , $V_{\text{DDA1}}$ and $V_{\text{SS}}$ , $V_{\text{SSA0}}$ , $V_{\text{SSA1}}$ ) must remain within the specified limits. Under short-circuit conditions the corresponding pin is not ready for use. <sup>7)</sup> Applies for one analog input pin. <sup>8)</sup> Applies for two numeric adjacent analog input pins. - The overload coupling factor $(k_{\rm A})$ defines the worst case relation of an overload condition $(I_{\rm OV})$ at one pin to the resulting leakage current $(I_{\rm leak})$ into an adjacent pin: $|I_{\rm leak}| = k_{\rm A} \times |I_{\rm OV}|$ . Thus under overload conditions an additional error leakage voltage $(V_{\rm AEL})$ will be induced onto an adjacent analog input pin due to the resistance of the analog input source $(R_{\rm AIN})$ . That means $V_{\rm AEL} = R_{\rm AIN} \times |I_{\rm leak}|$ . See also section 7.1.6 "Error Through Overload Conditions" in the TC1765 Peripheral Units User's Manual for further explanations. - 10) This represents an equivalent switched capacitance. This capacitance is not switched to the reference voltage at once. Instead of this smaller capacitances are successively switched to the reference voltage. Alternatively, the redistributed charge could be specified. - <sup>11)</sup> The switched capacitance at the analog voltage input must be charged within the sampling time. Alternatively, the redistributed charge could be specified. Figure 22 Equivalent Circuitry of Analog Input Note: This equivalent circuitry for an analog input is also valid for the reference inputs $V_{AREF}$ and $V_{AGND}$ . Data Sheet 67 V1.2, 2002-12 Figure 23 ADC Clock Circuit Note: The frequency of $f_{ADC}$ is the system clock frequency ( $f_{SYS}$ ) divided by the value of bit field ADCx\_CLC.RMC. ## **Oscillator Pins (Class C Pins)** $$T_{\rm A}$$ = -40 °C to +125 °C; $V_{\rm DDOSC}$ = 2.30 to 2.75 V; $V_{\rm SSOSC}$ = 0 V; | Parameter | Symbol | | Limit | values | Unit | Test Conditions | | |-------------------------------------------|-----------|----|--------------------------------|-----------------------------|------|--------------------------------------------------|--| | | | | min. | max. | | | | | Input low voltage at XTAL1 | $V_{ILX}$ | SR | -0.5 | $0.3 \times V_{ m DDOSC}$ | V | _ | | | Input high voltage at XTAL1 | $V_{IHX}$ | RR | $0.7 \times V_{ extsf{DDOSC}}$ | V <sub>DDOSC</sub><br>+ 0.5 | V | _ | | | Input current at XTAL1 | $I_{IX1}$ | CC | _ | ±20 | μА | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDOSC}}$ | | | Input leakage current XTAL1 <sup>1)</sup> | $I_{OZ}$ | CC | _ | ±200 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDOSC}}$ | | <sup>1)</sup> Only applicable in deep sleep mode. ### **Power Supply Current** $T_{\rm A}$ = -40 °C to +125 °C; | Parameter | Sym | bol | Liı | mit Val | ues | Unit | Test Conditions | |----------------------------|----------|-----|------|--------------------|-------------------|------|-----------------------------------------------------------| | | | | min. | typ. <sup>1)</sup> | max. | | | | Active mode supply current | $I_{DD}$ | CC | _ | _ | 200 | mA | $\overline{PORST} = V_{IL}^{2)3)}$ | | | | | _ | 260 | 290 | mA | Sum of $I_{\rm DDS}^{4)3)}$ | | | | | _ | 7 | 10 | mA | $I_{\rm DD}$ at $V_{\rm DDP}^{4)}$ | | | | | _ | 201 | _ | mA | $I_{\rm DD}$ at $V_{\rm DD}$ (Core and EBU) <sup>4)</sup> | | | | | _ | 31 | _ | mA | $I_{\rm DD}$ at $V_{\rm DDRAM}^{4)}$ | | | | | _ | 21 <sup>4)</sup> | 120 <sup>5)</sup> | mA | $I_{\mathrm{DD}}$ at $V_{\mathrm{DDSBRAM}}$ | | | | | _ | 0.1 | _ | mA | $I_{\rm DD}$ at $V_{\rm DDAx}^{4)}$ | | Idle mode supply current | $I_{ID}$ | CC | _ | 123 | _ | mA | $\overline{PORST} = V_{IH}^{2)6)7)}$ | | Sleep mode supply current | $I_{SL}$ | CC | _ | 50 | _ | mA | $\overline{PORST} = V_{IH}^{2)7)}$ | | Deep sleep mode supply | $I_{DS}$ | CC | _ | 5 | 900 | μΑ | $\overline{PORST} = V_{IH}^{(8)}$ | | current | | | _ | 1 | 4.4 | mA | $\overline{PORST} = V_{IH}^{9)}$ | | Stand-by pin power supply | $I_{SB}$ | CC | _ | 1 | 250 | μΑ | $I_{\rm DD}$ at $V_{\rm DDSBRAM}^{10)}$ | | current | | | _ | 1 | 200 | μΑ | 11) | <sup>&</sup>lt;sup>1)</sup> Parameters in this column are tested at 25 °C, 40 MHz system clock (if applicable) and nominal $V_{\rm DD}$ voltages. - 6) All peripherals are enabled and in idle state. - 7) Guaranteed by design characterization. - 8) This is the sum of all 2.5 V power supply currents. - 9) This is the sum of all 5 V power supply currents. - 10) TC1765 in deep sleep mode. - <sup>11)</sup> All other $V_{\rm DD}$ pins are at 0 V; $T_{\rm J}$ = 150 °C; $V_{\rm DDSBRAM}$ = 2.0 V. Data Sheet 69 V1.2, 2002-12 <sup>&</sup>lt;sup>2)</sup> These parameters are tested at $V_{\rm DDmax}$ and 40 MHz system clock (bypass mode) with all outputs disconnected and all inputs at $V_{\rm IL}$ or $V_{\rm IH}$ . These power supply currents are defined as the sum of all currents at the $V_{\rm DD}$ power supply lines: $V_{\rm DD} + V_{\rm DDP} + V_{\rm DDRAM} + V_{\rm DDSBRAM} + V_{\rm DDOSC} + V_{\rm DDM} + V_{\rm DDA0} + V_{\rm DDA1}$ <sup>&</sup>lt;sup>4)</sup> These power consumption characteristics are measured while running a typical application pattern. The power consumption of modules can increase or decrease using other application programs. The PLL is inactive during this measurement. <sup>&</sup>lt;sup>5)</sup> This parameter has been evaluated at design characterization using an atypical test pattern that makes extensive usage of the DMU memory. #### **AC Characteristics** #### **Output Rise/Fall Times** **Class A** drivers (GPIO Ports 0 to 5): $V_{\rm DDP}$ = 3.0 to 5.25 V; $V_{\rm SS}$ = 0 V **Class B** drivers (Bus interface): $V_{\rm DD}$ = 2.30 to 2.75 V; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = -40 °C to +125 °C, unless otherwise noted; $f_{\rm SYS}$ = 40 MHz | Parameter | Symbol | Lin | nit Valu | ıes | Unit | Test Conditions | |-----------|--------|------|----------|------|------|-----------------| | | | min. | typ. | max. | | | #### **Class A Pins** | Nominal output rise/<br>fall time <sup>1)</sup> | t <sub>RFAnom</sub> CC | _ | 5 | _ | ns | $T_{\rm A}$ = 25 °C, $C_{\rm L}$ = 50 pF, $V_{\rm DDP}$ = 5.0 V Px_POCON.PDCy = 0 Px_POCON.PECy = 0 | |-------------------------------------------------|-------------------------|---|---|----|----|-----------------------------------------------------------------------------------------------------| | Maximal output rise/<br>fall time <sup>1)</sup> | t <sub>RFAmax</sub> CC | _ | _ | 12 | ns | $C_L$ = 50 pF<br>Px_POCON.PDCy = 0<br>Px_POCON.PECy = 0 | | Slow output rise/fall time <sup>1)</sup> | t <sub>RFAslow</sub> CC | _ | _ | 55 | ns | $C_L$ = 100 pF<br>Px_POCON.PDCy = 0<br>Px_POCON.PECy = 1 | #### **Class B Pins** | Output rise/fall time <sup>1)</sup> | t <sub>RFBmax</sub> CC | _ | _ | 4 | ns | for ECOUT $C_L = 50 \text{ pF}$ | |-------------------------------------|------------------------|---|---|---|----|---------------------------------------------------------| | | | _ | _ | 7 | ns | for all Class B pins except ECOUT $C_L = 50 \text{ pF}$ | $<sup>^{\</sup>rm 1)}\,$ Measured from 10% output level to 90% output level and vice versa. Data Sheet 70 V1.2, 2002-12 ### **Testing Waveforms** $T_{\rm A}$ = -40 °C to +125 °C; Frequency: max. 40 MHz; Class A Pins: $V_{\rm DDP813}$ = 3.0 to 5.25 V; $V_{\rm SS}$ = 0 V; AC inputs during testing are driven with $V_{\rm IHmin}$ for a logic 1 and $V_{\rm ILmax}$ for a logic 0. Timing measurements are made at $V_{\rm OHmin}$ for a logic 1 and $V_{\rm OLmax}$ for a logic 0. Input and Output Low/High max./min. voltages are defined at Page 60. Figure 24 Testing Waveforms for Class A Pins Class B and Class C Pins: $V_{\rm DD}$ = 2.30 to 2.75 V; $V_{\rm SS}$ = 0 V; $V_{\rm DDOSC}$ = 2.30 to 2.75 V; $V_{\rm SSOSC}$ = 0 V; AC inputs during testing are driven with $V_{\rm IHmin}$ for a logic 1 and $V_{\rm ILmax}$ for a logic 0. Timing measurements are made at $V_{\rm DD}/2$ for a logic 1 and for a logic 0. Input Low/High max./min. voltages are defined at Page 61 and Page 68. Figure 25 Testing Waveforms for Class B and Class C Pins Figure 26 Tri-State Testing Waveforms for Class B Pins # **Input Clock Timing** $V_{\rm DDOSC}$ = 2.30 to 2.75 V; $V_{\rm SSOSC}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter | | Syn | nbol | Lim | it Values | Unit | |--------------------------------------------|----------|----------------------|--------------|------|-----------|------| | | | | | min. | max. | | | Oscillator clock frequency direct drive | | $f_{OS}$ | SR | 4 | 16 | MHz | | | with PLL | (= 1 | $/t_{OSC}$ ) | 10 | 16 | MHz | | Input clock frequency driving direct drive | | 1/t <sub>OSCDD</sub> | | _ | 40 | MHz | | at XTAL1 | with PLL | | SR | 10 | 30 | MHz | | Input clock high time | 1 | $t_1$ | SR | 7 | _ | ns | | Input clock low time | | $t_2$ | SR | 7 | _ | ns | | Input clock rise time | | $t_3$ | SR | _ | 4 | ns | | Input clock fall time | | $t_4$ | SR | _ | 4 | ns | Figure 27 Input Clock Timing # **ECOUT and CPUCLK Timing** $V_{\rm SS}$ = 0 V; $V_{\rm DD}$ = 2.30 to 2.75 V; $T_{\rm A}$ = -40 °C to +125 °C; $C_{\rm L}$ = 50 pF; | Parameter | Sym | Symbol | | Limit Values | | | | | |------------------------------------|-----------------------|--------|------|--------------|------|----|--|--| | | | | min. | typ. | max. | | | | | Clock period | t <sub>CPU</sub> | | 25 | _ | _ | ns | | | | Clock high time | <i>t</i> <sub>5</sub> | CC | 7.5 | _ | _ | ns | | | | Clock low time | <i>t</i> <sub>6</sub> | CC | 7.5 | _ | _ | ns | | | | Clock rise time | <i>t</i> <sub>7</sub> | CC | _ | _ | 4 | ns | | | | Clock fall time | <i>t</i> <sub>8</sub> | CC | _ | _ | 4 | ns | | | | Clock duty cycle $t_5/(t_5 + t_6)$ | DC | CC | 45 | 50 | 55 | % | | | Figure 28 ECOUT/CPUCLK Output Clock Timing Data Sheet 73 V1.2, 2002-12 #### **PLL Parameters** Note: All PLL characteristics defined on this and the next page are guaranteed by design characterization. $$V_{\rm SS}$$ = 0 V; $V_{\rm DD}$ = 2.30 to 2.75 V; $T_{\rm A}$ = -40 °C to +125 °C; | Parameter | Symbol | Lim | Limit Values | | |---------------------|-------------------|------|--------------|-----| | | | min. | max. | | | Accumulated jitter | $D_{N}$ | see | Figure 29 | _ | | VCO frequency range | fvco | 150 | 200 | MHz | | PLL base frequency | $f_{\sf PLLBASE}$ | 40 | 130 | MHz | | PLL lock-in time | $t_{L}$ | _ | 200 | μs | #### **Phase Locked Loop Operation** When PLL operation is enabled and configured (see **Figure 16** and **Page 51**), the PLL clock $f_{\text{VCO}}$ (and with it the system clock $f_{\text{SYS}}$ ) is constantly adjusted to the selected frequency. The relation between $f_{\text{VCO}}$ and $f_{\text{SYS}}$ is defined by: $f_{\text{VCO}} = \text{K} \times f_{\text{SYS}}$ . The PLL causes a jitter of $f_{\text{SYS}}$ and CPUCLK/ECOUT, which is directly derived from $f_{\text{SYS}}$ and which has its frequency. The following two formulas define the (absolute) approximate maximum value of jitter $D_{\rm N}$ in ns dependent on the K-factor, the system clock frequency $f_{\rm SYS}$ in MHz, and the number P of consecutive $f_{\rm SYS}$ periods. for $$P < \frac{23.5}{K}$$ $D_{\text{N}} [\text{ns}] = \pm \frac{3.9}{f_{\text{SYS}} [\text{MHz}]} \times P + 1.2$ [1] for $$P \ge \frac{23.5}{K}$$ $D_{\text{N}} [\text{ns}] = \pm \frac{91.7}{f_{\text{SYS}} [\text{MHz}] \times K} + 1.2$ [2] With rising number P of clock cycles the maximum jitter increases linearly up to a value of P that is defined by the K-factor of the PLL. Beyond this value of P the maximum accumulated jitter remains at a constant value. Further, a lower system clock frequency $f_{\rm SYS}$ results in a higher maximum jitter. **Figure 29** gives an example for typical jitter curves with K = 4 @ 40 MHz, K = 6 @ 33 MHz, and K = 8 @ 20/25 MHz. Data Sheet 74 V1.2, 2002-12 Figure 29 Approximated Maximum Accumulated PLL Jitter for Typical System Clock Frequencies $f_{\rm SYS}$ Note: For safe clock generation and PLL operation the definitions and restrictions as defined at pages 50, 51, and 72 must be regarded. Data Sheet 75 V1.2, 2002-12 # **EBU Demultiplexed Timing** $V_{\rm SS}$ = 0 V; $V_{\rm DD}$ = 2.30 to 2.75 V; $T_{\rm A}$ = -40 °C to +125 °C; $C_{\rm L}$ = 50 pF; | Parameter | Sym | bol | Limit ' | Values | Unit | |-----------------------------------------|------------------------|-----|-------------|--------|------| | | | | min. | max. | | | Output delay from ECOUT | t <sub>10</sub> | CC | 0 | 9 | ns | | Output delay from ECOUT ~ | t <sub>11</sub> | CC | -2 | 4 | ns | | Data setup to ECOUT 飞 | t <sub>12</sub> | SR | 9 | _ | ns | | Data hold from ECOUT ~ 1) | t <sub>13</sub> | SR | 1 | _ | ns | | Data valid after ECOUT $\checkmark$ 1) | t <sub>15</sub> | CC | 2 | _ | ns | | Data setup to ECIN 🖌 2) | <i>t</i> <sub>31</sub> | SR | see Page 80 | _ | ns | | Data hold from ECIN $\mathcal{I}^{(2)}$ | t <sub>32</sub> | SR | see Page 80 | _ | ns | <sup>1)</sup> Valid for EBU\_BUSCONx.26 = 0. <sup>2)</sup> Valid for EBU\_BUSCONx.26 = 1 (early sample feature). Figure 30 EBU Demultiplexed Read Timing Note: WAIT timing see Figure 32. Figure 31 EBU Demultiplexed Write Timing # **WAIT** Timing (FPI Bus to External Memory) $V_{\rm SS}$ = 0 V; $V_{\rm DD}$ = 2.30 to 2.75 V; $T_{\rm A}$ = -40 °C to +125 °C; $C_{\rm L}$ = 50 pF; | Parameter | Symbol | | Lin | Unit | | |------------------------|-----------------|----|------------------|------|----| | | | | min. | max. | | | WAIT setup to ECOUT _ | t <sub>50</sub> | SR | 14 <sup>1)</sup> | _ | ns | | WAIT hold from ECOUT | t <sub>51</sub> | SR | 14 <sup>1)</sup> | _ | ns | | WAIT setup to ECOUT 飞 | t <sub>52</sub> | SR | 11 | _ | ns | | WAIT hold from ECOUT 飞 | t <sub>53</sub> | SR | 2 | _ | ns | <sup>1)</sup> Guaranteed by design characterization. Figure 32 WAIT Timing (from FPI Bus to external Memory) Data Sheet 79 V1.2, 2002-12 ### **EBU Burst Mode Timing** $V_{\rm SS}$ = 0 V, $V_{\rm DD}$ = 2.30 to 2.75 V; $T_{\rm A}$ = -40 °C to +125 °C; $C_{\rm L}$ = 50 pF; | Parameter | Symbol | | Limit Values | | Unit | |--------------------------|-----------------|----|-----------------|------|------| | | | | min. | max. | | | Output delay from ECIN _ | t <sub>30</sub> | CC | 2 | 14 | ns | | Data setup to ECIN _ | t <sub>31</sub> | SR | 4 <sup>1)</sup> | _ | ns | | Data hold from ECIN _ | t <sub>32</sub> | SR | 1 <sup>1)</sup> | _ | ns | <sup>1)</sup> Guaranteed by design characterization. Figure 33 Burst Mode Timing (Instruction Read) ### **Trace Port Timing (TC1765T only)** This timing is applicable for TP[15:0] when CPU or DMA trace mode is enabled (SCU\_CON.ETEN = 1). $$V_{\rm SS}$$ = 0 V; $V_{\rm DD}$ = 2.30 to 2.75 V; $T_{\rm A}$ = -40 °C to +125 °C; $C_{\rm L}$ = 50 pF; | Parameter | Symbol | Limit \ | /alues | Unit | |---------------------------------------------|---------------------------|---------|--------|------| | | | min. | max. | | | TP[15:0] and BRKOUT high/low from CPUCLK _√ | <i>t</i> <sub>55</sub> CC | 0 | 8 | ns | Figure 34 Trace Port Timing Data Sheet 81 V1.2, 2002-12 ### **SSC Master Mode Timing** $V_{\rm SS}$ = 0 V; $V_{\rm DDP}$ = 4.5 to 5.25 V; $T_{\rm A}$ = -40 °C to +125 °C; $C_{\rm L}$ = 50 pF; | Parameter | | ol | Limit \ | /alues | Unit | |-----------------------------------------|-----------------|----|------------------|--------|------| | | | | min. | max. | | | SCLK / MTSR low/high from ECOUT _ 1 | t <sub>60</sub> | CC | _ | 7 | ns | | MRST setup to SLCK rising/falling edge | t <sub>61</sub> | SR | 18 <sup>2)</sup> | _ | ns | | MRST hold from SLCK rising/falling edge | t <sub>62</sub> | SR | 10 <sup>2)</sup> | _ | ns | <sup>1)</sup> This parameter is valid for high current mode output driver characteristic and normal timing edge characteristic (POCON.PECx = 0 and POCON.PDCx = 0) of the corresponding SSC output lines. <sup>2)</sup> Guaranteed by design characterization. Figure 35 SSC Master Mode Timing ### Package Outlines You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. SMD = Surface Mounted Device Dimensions in mm