January 1993 Revised August 2000 # **SCAN182374A** D-Type Flip-Flop with 25 $\Omega$ Series Resistor Outputs #### **General Description** The SCAN182374A is a high performance BiCMOS D-type flip-flop featuring separate D-type inputs organized into dual 9-bit bytes with byte-oriented clock and output enable control signals. This device is compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture with the incorporation of the defined boundary-scan test logic and test access port consisting of Test Data Input (TDI), Test Data Out (TDO), Test Mode Select (TMS), and Test Clock (TCK). #### **Features** - IEEE 1149.1 (JTAG) Compliant - High performance BiCMOS technology - $\blacksquare$ 25 $\Omega$ series resistor outputs eliminate need for external terminating resistors - Buffered positive edge-triggered clock - 3-STATE outputs for bus-oriented applications - 25 mil pitch SSOP (Shrink Small Outline Package) - Includes CLAMP, IDCODE and HIGHZ instructions - Additional instructions SAMPLE-IN, SAMPLE-OUT and - Power up 3-STATE for hot insert - Member of Fairchild's SCAN Products #### **Ordering Code:** | Order Number | Package Number | Package Description | |----------------|----------------|-----------------------------------------------------------------------| | SCAN182374ASSC | MS56A | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide | Device also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | |-------------------------------------------------------|------------------------------| | AI <sub>(0-8)</sub> , BI <sub>(0-8)</sub><br>ACP, BCP | Data Inputs | | ACP, BCP | Clock Pulse Inputs | | $\overline{AOE}_1$ , $\overline{BOE}_1$ | 3-STATE Output Enable Inputs | | $AO_{(0-8)}$ , $BO_{(0-8)}$ | 3-STATE Outputs | #### **Truth Tables** | | Inputs | | | |-----|------------------------------|---------------------|---------------------| | ACP | AOE <sub>1</sub><br>(Note 1) | AI <sub>(0-8)</sub> | AO <sub>(0-8)</sub> | | Х | Н | Х | Z | | ~ | L | L | L | | ~ | L | Н | Н | | | Inputs | | | |-----------------|------------------------------|-----------------------|---------------------| | ВСР | BOE <sub>1</sub><br>(Note 1) | BI <sub>(0-8)</sub> | BO <sub>(0-8)</sub> | | X | Н | Х | Z | | ~ | L | L | L | | ~ | L | Н | Н | | 1 11101111/-161 | | I Calc Lava a da a ca | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Note 1: Inactive-to-active transition must occur to enable outputs upon #### **Functional Description** The SCAN182374A consists of two sets of nine edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable pins are common to all flip-flops. Each set of the nine flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (ACP or BCP) transition. With the Output Enable ( $\overline{AOE}_1$ or $\overline{BOE}_1$ ) LOW, the contents of the nine flip-flops are available at the outputs. When the Output Enable is HIGH, the outputs go to the high impedance state. Operation of the Output Enable input does not affect the state of the flip-flops. #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Block Diagrams** Note: BSR stands for Boundary Scan Register # Block Diagrams (Continued) Byte-B TYPE1 BSR 18-26 NON-INVERTING FLIP-FLOP INSTRUCTION 3-STATE TYPE2 BSR 37 TYPE1 TYPE2 Note: BSR stands for BOUNDARY-SCAN Register #### **Description of BOUNDARY-SCAN Circuitry** BSR 38 The scan cells used in the BOUNDARY-SCAN register are one of the following two types depending upon their location. Scan cell TYPE1 is intended to solely observe system data, while TYPE2 has the additional ability to control system data. Scan cell TYPE1 is located on each system input pin while scan cell TYPE2 is located at each system output pin as well as at each of the two internal active-high output enable signals. AOE controls the activity of the A-outputs while BOE controls the activity of the B-outputs. Each will activate their respective outputs by loading a logic high. The BYPASS register is a single bit shift register stage identical to scan cell TYPE1. It captures a fixed logic low. #### **Bypass Register Scan Chain Definition** SCAN182374A Product IDCODE (32-Bit Code per IEEE 1149.1) | Version | Entity | Per | Manufacturer | Required | |---------|--------|------------|--------------|-----------| | | | Number | ID | by 1149.1 | | 0000 | 111111 | 0000000111 | 00000001111 | 1 | | MSB | | • | | LSB | The INSTRUCTION register is an 8-bit register which captures the default value of 10000001 (SAMPLE/PRELOAD) during the CAPTURE-IR instruction command. The benefit of capturing SAMPLE/PRELOAD as the default instruction during CAPTURE-IR is that the user is no longer required to shift in the 8-bit instruction for SAMPLE/PRELOAD. The sequence of: CAPTURE-IR $\rightarrow$ EXIT1-IR $\rightarrow$ UPDATE-IR will update the SAMPLE/PRELOAD instruction. For more information refer to the section on instruction definitions. #### Instruction Register Scan Chain Definition $\text{MSB} \to \text{LSB}$ BSR 36 | Instruction Code | Instruction | |------------------|----------------| | 00000000 | EXTEST | | 10000001 | SAMPLE/PRELOAD | | 10000010 | CLAMP | | 00000011 | HIGH-Z | | 01000001 | SAMPLE-IN | | 01000010 | SAMPLE-OUT | | 00100010 | EXTEST-OUT | | 10101010 | IDCODE | | 11111111 | BYPASS | | All Other | BYPASS | # Description of BOUNDARY-SCAN Circuitry (Continued) BOUNDARY-SCAN Register Definition Index | Bit No. | Pin Name | Pin No. | Pin Type | Scan C | ell Type | |---------|------------------|---------|----------|--------|----------| | 41 | ĀOE₁ | 3 | Input | TYPE1 | | | 40 | ACP | 54 | Input | TYPE1 | | | 39 | AOE | | Internal | TYPE2 | Control | | 38 | BOE <sub>1</sub> | 26 | Input | TYPE1 | Signals | | 37 | BCP | 31 | Input | TYPE1 | | | 36 | BOE | | Internal | TYPE2 | | | 35 | AI <sub>0</sub> | 55 | Input | TYPE1 | | | 34 | Al <sub>1</sub> | 53 | Input | TYPE1 | | | 33 | Al <sub>2</sub> | 52 | Input | TYPE1 | | | 32 | Al <sub>3</sub> | 50 | Input | TYPE1 | | | 31 | Al <sub>4</sub> | 49 | Input | TYPE1 | A–in | | 30 | Al <sub>5</sub> | 47 | Input | TYPE1 | | | 29 | Al <sub>6</sub> | 46 | Input | TYPE1 | | | 28 | Al <sub>7</sub> | 44 | Input | TYPE1 | | | 27 | Al <sub>8</sub> | 43 | Input | TYPE1 | | | 26 | BI <sub>0</sub> | 42 | Input | TYPE1 | | | 25 | BI <sub>1</sub> | 41 | Input | TYPE1 | | | 24 | BI <sub>2</sub> | 39 | Input | TYPE1 | | | 23 | BI <sub>3</sub> | 38 | Input | TYPE1 | | | 22 | BI <sub>4</sub> | 36 | Input | TYPE1 | B–in | | 21 | BI <sub>5</sub> | 35 | Input | TYPE1 | | | 20 | BI <sub>6</sub> | 33 | Input | TYPE1 | | | 19 | BI <sub>7</sub> | 32 | Input | TYPE1 | | | 18 | BI <sub>8</sub> | 30 | Input | TYPE1 | | | 17 | AO <sub>0</sub> | 2 | Output | TYPE2 | | | 16 | AO <sub>1</sub> | 4 | Output | TYPE2 | | | 15 | AO <sub>2</sub> | 5 | Output | TYPE2 | | | 14 | AO <sub>3</sub> | 7 | Output | TYPE2 | | | 13 | AO <sub>4</sub> | 8 | Output | TYPE2 | A-out | | 12 | AO <sub>5</sub> | 10 | Output | TYPE2 | | | 11 | AO <sub>6</sub> | 11 | Output | TYPE2 | | | 10 | AO <sub>7</sub> | 13 | Output | TYPE2 | | | 9 | AO <sub>8</sub> | 14 | Output | TYPE2 | | | 8 | BO <sub>0</sub> | 15 | Output | TYPE2 | | | 7 | BO <sub>1</sub> | 16 | Output | TYPE2 | | | 6 | BO <sub>2</sub> | 18 | Output | TYPE2 | | | 5 | BO <sub>3</sub> | 19 | Output | TYPE2 | | | 4 | BO <sub>4</sub> | 21 | Output | TYPE2 | B-out | | 3 | BO <sub>5</sub> | 22 | Output | TYPE2 | | | 2 | BO <sub>6</sub> | 24 | Output | TYPE2 | | | 1 | BO <sub>7</sub> | 25 | Output | TYPE2 | | | 0 | BO <sub>8</sub> | 27 | Output | TYPE2 | | -40°C to +85°C ## Absolute Maximum Ratings(Note 2) ### **Recommended Operating Conditions** Free Air Ambient Temperature -65°C to +150°C Storage Temperature Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias $-55^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 3) -0.5V to +7.0VInput Current (Note 3) -30 mA to +5.0 mA Voltage Applied to Any Output in the Disabled or Power-Off State -0.5V to +5.5Vin the HIGH State -0.5V to $V_{\mbox{\scriptsize CC}}$ Current Applied to Output in LOW State (Max) Twice the Rated I<sub>OL</sub> (mA) DC Latchup Source Current -500 mA Over Voltage Latchup (I/O) 10V ESD (HBM) Min. 2000V Supply Voltage +4.5V to +5.5V Minimum Input Edge Rate $(\Delta V/\Delta t)$ 50 mV/ns Data Input Enable Input 20 mV/ns **Note 2:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 3: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | LOW Current Leakage Test It Leakage Curre | All Others TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Min Min Min Min Max | 2.0 | | 0.8<br>-1.2<br>0.8<br>5<br>5<br>5<br>7<br>100<br>-5<br>-5<br>-385 | V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>µА<br>µА<br>µА<br>µА<br>µА<br>µА | Recognized HIGH Signal Recognized LOW Signal $I_{IN} = -18 \text{ mA}$ $I_{OH} = -3 \text{ mA}$ $I_{OH} = -32 \text{ mA}$ $I_{OL} = 15 \text{ mA}$ $V_{IN} = 2.7V \text{ (Note 4)}$ $V_{IN} = V_{CC}$ $V_{IN} = V_{CC}$ $V_{IN} = 5.5V$ $V_{IN} = 0.5V \text{ (Note 4)}$ $V_{IN} = 0.0V$ $V_{IN} = 0.0V$ | |--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-----|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Clamp Diode Vo at HIGH Voltage at LOW Voltage HIGH Current HIGH Current BI HIGH Current BI LOW Current Leakage Test at Leakage Curre | All Others TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Min Min Min Max | 2.0 | | -1.2 0.8 5 5 7 100 -5 -5 | V<br>V<br>V<br>V<br>V<br>µА<br>µА<br>µА<br>µА<br>µА<br>µА<br>µА | $\begin{split} I_{IN} = & -18 \text{ mA} \\ I_{OH} = & -3 \text{ mA} \\ I_{OH} = & -32 \text{ mA} \\ I_{OL} = & 15 \text{ mA} \\ V_{IN} = & 2.7V \text{ (Note 4)} \\ V_{IN} = & V_{CC} \\ V_{IN} = & V_{CC} \\ V_{IN} = & 7.0V \\ V_{IN} = & 5.5V \\ V_{IN} = & 0.5V \text{ (Note 4)} \\ V_{IN} = & 0.0V \end{split}$ | | at HIGH Voltage at LOW Voltage HIGH Current HIGH Current Br HIGH Current Br LOW Current Leakage Test at Leakage Curre | All Others TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Min Min Min Max | 2.0 | | 0.8<br>5<br>5<br>5<br>7<br>100<br>-5<br>-5 | V<br>V<br>V<br>µА<br>µА<br>µА<br>µА<br>µА<br>µА | $\begin{split} I_{OH} = & -3 \text{ mA} \\ I_{OH} = & -32 \text{ mA} \\ I_{OL} = & 15 \text{ mA} \\ V_{IN} = & 2.7 \text{V (Note 4)} \\ V_{IN} = & V_{CC} \\ V_{IN} = & V_{CC} \\ V_{IN} = & 7.0 \text{V} \\ V_{IN} = & 5.5 \text{V} \\ V_{IN} = & 0.5 \text{V (Note 4)} \\ V_{IN} = & 0.0 \text{V} \end{split}$ | | at LOW Voltage HIGH Current HIGH Current Br HIGH Current Br LOW Current Leakage Test | TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Min Min Max | 2.0 | | 5<br>5<br>5<br>7<br>100<br>-5<br>-5 | V<br>V<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | $\begin{split} I_{OH} = & -32 \text{ mA} \\ I_{OL} = & 15 \text{ mA} \\ V_{IN} = & 2.7 \text{V (Note 4)} \\ V_{IN} = & V_{CC} \\ V_{IN} = & V_{CC} \\ V_{IN} = & 7.0 \text{V} \\ V_{IN} = & 5.5 \text{V} \\ V_{IN} = & 0.5 \text{V (Note 4)} \\ V_{IN} = & 0.0 \text{V} \end{split}$ | | HIGH Current Br HIGH Current Br LOW Current Leakage Test t Leakage Curre | TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Min Max | | | 5<br>5<br>5<br>7<br>100<br>-5<br>-5 | V<br>µА<br>µА<br>µА<br>µА<br>µА<br>µА | $\begin{split} I_{OL} &= 15 \text{ mA} \\ V_{IN} &= 2.7 \text{V (Note 4)} \\ V_{IN} &= V_{CC} \\ V_{IN} &= V_{CC} \\ V_{IN} &= 7.0 \text{V} \\ V_{IN} &= 5.5 \text{V} \\ V_{IN} &= 0.5 \text{V (Note 4)} \\ V_{IN} &= 0.0 \text{V} \end{split}$ | | HIGH Current Br HIGH Current Br LOW Current Leakage Test t Leakage Curre | TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Max | 4.75 | | 5<br>5<br>5<br>7<br>100<br>-5<br>-5 | да<br>да<br>да<br>да<br>да<br>да<br>да<br>да<br>да | $\begin{split} &V_{IN} = 2.7V \text{ (Note 4)} \\ &V_{IN} = V_{CC} \\ &V_{IN} = V_{CC} \\ &V_{IN} = 7.0V \\ &V_{IN} = 5.5V \\ &V_{IN} = 0.5V \text{ (Note 4)} \\ &V_{IN} = 0.0V \end{split}$ | | HIGH Current Br<br>HIGH Current Br<br>LOW Current<br>Leakage Test | TMS, TDI Inputs eakdown Test eakdown Test (I/O) All Others TMS, TDI | Max Max Max Max Max Max Max Max Max | 4.75 | | 5<br>5<br>7<br>100<br>-5<br>-5 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | $\begin{split} &V_{IN} = V_{CC} \\ &V_{IN} = V_{CC} \\ &V_{IN} = 7.0V \\ &V_{IN} = 5.5V \\ &V_{IN} = 0.5V \ (Note \ 4) \\ &V_{IN} = 0.0V \end{split}$ | | HIGH Current BI LOW Current Leakage Test Leakage Curre | eakdown Test eakdown Test (I/O) All Others TMS, TDI | Max<br>Max<br>Max<br>Max<br>Max | 4.75 | | 5<br>7<br>100<br>-5<br>-5 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | $\begin{split} &V_{IN} = V_{CC} \\ &V_{IN} = 7.0V \\ &V_{IN} = 5.5V \\ &V_{IN} = 0.5V \text{ (Note 4)} \\ &V_{IN} = 0.0V \end{split}$ | | HIGH Current BI LOW Current Leakage Test Leakage Curre | eakdown Test eakdown Test (I/O) All Others TMS, TDI | Max<br>Max<br>Max<br>Max<br>Max | 4.75 | | 7<br>100<br>-5<br>-5 | μΑ<br>μΑ<br>μΑ<br>μΑ | $V_{IN} = 7.0V$ $V_{IN} = 5.5V$ $V_{IN} = 0.5V \text{ (Note 4)}$ $V_{IN} = 0.0V$ | | HIGH Current BI LOW Current Leakage Test Leakage Curre | eakdown Test (I/O) All Others TMS, TDI | Max<br>Max<br>Max<br>Max | 4.75 | | 100<br>-5<br>-5 | μΑ<br>μΑ<br>μΑ<br>μΑ | V <sub>IN</sub> = 5.5V<br>V <sub>IN</sub> = 0.5V (Note 4)<br>V <sub>IN</sub> = 0.0V | | LOW Current Leakage Test It Leakage Curre | All Others TMS, TDI | Max<br>Max<br>Max | 4.75 | | -5<br>-5 | μΑ<br>μΑ<br>μΑ | V <sub>IN</sub> = 0.5V (Note 4)<br>V <sub>IN</sub> = 0.0V | | Leakage Test<br>ut Leakage Curre | TMS, TDI | Max<br>Max | 4.75 | | -5 | μA<br>μA | V <sub>IN</sub> = 0.0V | | ut Leakage Curre | | Max | 4.75 | | | μA | *** | | ut Leakage Curre | | | 4.75 | | -385 | | $V_{INI} = 0.0V$ | | ut Leakage Curre | nt | 0.0 | 4.75 | | | | - IIV -10 4 | | | nt | | | | | V | $I_{ID} = 1.9 \mu A$ | | | nt | | | | | | All Other Pins Grounded | | 41 1 6 | | Max | | | 50 | μΑ | V <sub>OUT</sub> = 2.7V | | ut Leakage Curre | nt | Max | | - | -50 | μΑ | V <sub>OUT</sub> = 0.5V | | ut Leakage Curre | nt | Max | | | 50 | μΑ | V <sub>OUT</sub> = 2.7V | | ut Leakage Curre | nt | Max | | | <b>−</b> 50 | μΑ | V <sub>OUT</sub> = 0.5V | | ut Short-Circuit C | urrent | Max | -100 | | -275 | mA | V <sub>OUT</sub> = 0.0V | | ut HIGH Leakage | Current | Max | | | 50 | μΑ | $V_{OUT} = V_{CC}$ | | Prainage Test | | 0.0 | | - | 100 | μΑ | V <sub>OUT</sub> = 5.5V | | | | | | | | | All Others Grounded | | r Supply Current | | Max | | | 250 | μΑ | $V_{OUT} = V_{CC}$ ; TDI, TMS = $V_{CC}$ | | | | Max | | | 1.0 | mA | $V_{OUT} = V_{CC}$ ; TDI, TMS = GND | | r Supply Current | | Max | | | 65 | mA | $V_{OUT} = LOW; TDI, TMS = V_{CC}$ | | | | Max | | | 65.8 | mA | $V_{OUT} = LOW; TDI, TMS = GND$ | | r Supply Current | | Max | | | 250 | μΑ | TDI, TMS = V <sub>CC</sub> | | | | Max | | | 1.0 | mA | TDI, TMS = GND | | ional I <sub>CC</sub> /Input | All Other Inputs | Max | | - | 2.9 | mA | $V_{IN} = V_{CC} - 2.1V$ | | | TDI, TMS Inputs | Max | | | 3 | mA | $V_{IN} = V_{CC} - 2.1V$ | | | No Load | Max | | | 0.2 | mA/ | Outputs Open | | mic I <sub>CC</sub> | | | | | | MHz | One Bit Toggling, 50% Duty Cycle | | 1 | Supply Current Supply Current onal I <sub>CC</sub> /Input | Supply Current Supply Current onal I <sub>CC</sub> /Input All Other Inputs TDI, TMS Inputs | Max | Max | Max | Max 1.0 Supply Current Max 65 Max 65.8 Supply Current Max 250 Max 1.0 onal I <sub>CC</sub> /Input All Other Inputs Max 2.9 TDI, TMS Inputs Max 3 | Max 1.0 mA Supply Current Max 65 mA Max 65.8 mA Supply Current Max 250 μA Max 1.0 mA onal I <sub>CC</sub> /Input All Other Inputs Max 2.9 mA TDI, TMS Inputs Max 3 mA nic I <sub>CC</sub> No Load Max 0.2 mA/ | #### **AC Electrical Characteristics** Normal Operation | | | V <sub>CC</sub> | T <sub>A</sub> = | = -40°C to +8 | 5°C | | |------------------|-------------------|-----------------|------------------|----------------------------|-----|-------| | Symbol | Parameter | (V) | | $\boldsymbol{C_L} = 50~pF$ | | Units | | | | (Note 5) | Min | Тур | Max | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.4 | 4.6 | 6.1 | ns | | t <sub>PHL</sub> | CP to Q | 5.0 | 2.1 | 4.9 | 6.8 | 115 | | t <sub>PLZ</sub> | Disable Time | 5.0 | 1.9 | 4.6 | 8.0 | ns | | t <sub>PHZ</sub> | | 5.0 | 1.8 | 4.8 | 8.7 | 115 | | t <sub>PZL</sub> | Enable Time | 5.0 | 2.0 | 6.7 | 9.4 | ns | | t <sub>PZH</sub> | | 3.0 | 1.4 | 6.0 | 8.2 | 115 | Note 5: Voltage Range 5.0V ± 0.5V # **AC Operating Requirements** Normal Operation | Symbol | Parameter | V <sub>CC</sub><br>(V)<br>(Note 6) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ Guaranteed Minimum | Units | |------------------|------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------|-------| | t <sub>S</sub> | Setup Time, H or L Data to CP | 5.0 | 2.8 | ns | | t <sub>H</sub> | Hold Time, H or L<br>CP to Data | 5.0 | 2.4 | ns | | t <sub>W</sub> | CP Pulse Width | 5.0 | 0.0 | ns | | f <sub>MAX</sub> | Maximum ACP/BCP<br>Clock Frequency | 5.0 | 50 | MHz | Note 6: Voltage Range is 5.0V ± 0.5V. #### **AC Electrical Characteristics** Scan Test Operation | | | V <sub>CC</sub> | T <sub>A</sub> : | | | | |------------------|-----------------------------------------------|-----------------|------------------|------------------------------------------------|------|-------| | Symbol | Parameter | (V) | | $\textbf{C}_{\boldsymbol{L}} = \textbf{50 pF}$ | | Units | | | | (Note 7) | Min | Тур | Max | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 2.9 | 5.8 | 9.5 | ns | | t <sub>PHL</sub> | TCK to TDO | 3.0 | 4.0 | 7.3 | 11.5 | 115 | | t <sub>PLZ</sub> | Disable Time | 5.0 | 1.9 | 5.6 | 10.0 | 20 | | t <sub>PHZ</sub> | TCK to TDO | 5.0 | 3.0 | 7.1 | 12.1 | ns | | t <sub>PZL</sub> | Enable Time | 5.0 | 4.4 | 8.4 | 13.2 | 20 | | t <sub>PZH</sub> | TCK to TDO | 5.0 | 2.7 | 6.4 | 10.9 | ns | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.4 | 6.5 | 10.5 | ns | | t <sub>PHL</sub> | TCK to Data Out during Update-DR State | 5.0 | 4.3 | 8.1 | 12.7 | 115 | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.9 | 7.8 | 12.8 | | | t <sub>PHL</sub> | TCK to Data Out during Update-IR State | 5.0 | 4.7 | 9.1 | 14.5 | ns | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 4.7 | 9.5 | 15.6 | 20 | | t <sub>PHL</sub> | TCK to Data Out during Test Logic Reset State | 5.0 | 5.6 | 10.9 | 17.4 | ns | | t <sub>PLZ</sub> | Disable Time | 5.0 | 3.2 | 7.8 | 13.6 | ns | | t <sub>PHZ</sub> | TCK to Data Out during Update-DR State | 5.0 | 3.9 | 8.5 | 14.2 | 115 | | t <sub>PLZ</sub> | Disable Time | 5.0 | 3.2 | 8.6 | 15.0 | | | t <sub>PHZ</sub> | TCK to Data Out during Update-IR State | 5.0 | 3.8 | 9.3 | 15.6 | ns | | t <sub>PLZ</sub> | Disable Time | 5.0 | 4.2 | 10.2 | 18.0 | | | t <sub>PHZ</sub> | TCK to Data Out during Test Logic Reset State | 5.0 | 5.0 | 11.0 | 18.5 | ns | | t <sub>PZL</sub> | Enable Time | 5.0 | 5.0 | 9.6 | 15.3 | | | t <sub>PZH</sub> | TCK to Data Out during Update-DR State | 5.0 | 3.7 | 7.7 | 13.0 | ns | | t <sub>PZL</sub> | Enable Time | 5.0 | 5.3 | 10.8 | 17.4 | | | t <sub>PZH</sub> | TCK to Data Out during Update-IR State | 5.0 | 4.0 | 9.0 | 15.1 | ns | | t <sub>PZL</sub> | Enable Time | 5.0 | 6.2 | 12.6 | 20.4 | n- | | t <sub>PZH</sub> | TCK to Data Out during Test Logic Reset State | 5.0 | 4.7 | 10.7 | 18.1 | ns | # **AC Operating Requirements** Scan Test Operation | Symbol | Parameter | V <sub>CC</sub><br>(V) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$<br>$C_1 = 50 \text{ pF}$ | Units | |------------------|----------------------------------------------------------|------------------------|------------------------------------------------------------------------------|-------| | - | | (Note 8) | Guaranteed Minimum | | | t <sub>S</sub> | Setup Time | 5.0 | 0.7 | | | | Data to TCK (Note 9) | 5.0 | 2.7 | ns | | t <sub>H</sub> | Hold Time | 5.0 | 3.1 | ns | | | Data to TCK (Note 9) | 5.0 | 3.1 | 115 | | t <sub>S</sub> | Setup Time, H or L | 5.0 | 5.0 | ns | | | AOE <sub>1</sub> , BOE <sub>1</sub> to TCK (Note 10) | 3.0 | 3.0 | 115 | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 1.8 | ns | | | TCK to $\overline{AOE}_1$ , $\overline{BOE}_1$ (Note 10) | 5.0 | 1.0 | 115 | | t <sub>S</sub> | Setup Time, H or L | 5.0 | 3.6 | ns | | | Internal AOE, BOE to TCK (Note 11) | 3.0 | 3.0 | 115 | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 2.1 | ns | | | TCK to Internal AOE, BOE (Note 11) | 3.0 | 2.1 | 113 | | t <sub>S</sub> | Setup Time | 5.0 | 3.4 | ns | | | ACP, BCP (Note 12) to TCK | 3.0 | 3.4 | 115 | | t <sub>H</sub> | Hold Time | 5.0 | 1.8 | ns | | | TCK to ACP, BCP (Note 12) | 3.0 | 1.0 | 113 | | t <sub>S</sub> | Setup Time, H or L | 5.0 | 8.7 | ns | | | TMS to TCK | 0.0 | 0.7 | 110 | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 1.8 | ns | | | TCK to TMS | 5.0 | 1.0 | 113 | | t <sub>S</sub> | Setup Time, H or L | 5.0 | 6.4 | ns | | | TDI to TCK | 5.0 | 0.4 | 113 | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 3.2 | ns | | | TCK to TDI | 0.0 | 0.2 | 110 | | t <sub>W</sub> | Pulse Width TCK H | 5.0 | 8.2 | ns | | | L | 5.0 | 11.2 | 113 | | f <sub>MAX</sub> | Maximum TCK Clock Frequency | 5.0 | 50 | MHz | | t <sub>PU</sub> | Wait Time, Power Up to TCK | 5.0 | 100 | ns | | t <sub>DN</sub> | Power Down Delay | 0.0 | 100 | ms | Note 8: Voltage Range $5.0V \pm 0.5V$ Note 9: This delay represents the timing relationship between the data input and TCK at the associated scan cells numbered 0-8, 9-17, 18-26 and 27-35. Note 10: Timing pertains to BSR 38 and 41 only. Note 11: This delay represents the timing relationship between AOE/BOE and TCK for scan cells 36 and 39 only. Note 12: Timing pertains to BSR 37 and 40 only. $\textbf{Note:} \ \textbf{All Input Timing Delays involving TCK are measured from the rising edge of TCK.}$ #### Capacitance $T_A = 25^{\circ}C$ | Symbol | Parameter | Тур | Units | Conditions | |----------------------------|--------------------|------|-------|-----------------| | C <sub>IN</sub> | Input Capacitance | 5.8 | pF | $V_{CC} = 0.0V$ | | C <sub>OUT</sub> (Note 13) | Output Capacitance | 13.8 | pF | $V_{CC} = 5.0V$ | Note 13: C<sub>OUT</sub> is measured at frequency f = 1 MHz, per MIL-STD-883B, Method 3012. 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide Package Number MS56A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com