

# OptiMOS® Chip data sheet

### **Feature**

- N-Channel
- Enhancement mode
- 175°C operating temperature
- Avalanche rated
- dv/dt rated
- Integrated gate resistance for easy parallel connection

| $V_{\rm DS}$        | 75    | V               |
|---------------------|-------|-----------------|
| R <sub>DS(on)</sub> | 4.2   | mΩ              |
| Die size            | 7 x 6 | mm <sup>2</sup> |
| Thickness           | 175   | μm              |

### **Ordering Code**

| unsawn wafer on foil | on request   |  |  |
|----------------------|--------------|--|--|
| sawn wafer on foil   | Q67061-S7146 |  |  |
| surf tape            | on request   |  |  |

### **DESCRIPTION**

- Assembly by epoxy die bonding or soldering
- AQL 1.5 for visual inspection according to failure catalog A67207-A7001-A001 issue C on 100% measured wafer
- Storage of chips and wafer according technical guideline 14 Doc. No. A66003-R14-T1-B-35

## **Maximum Ratings**, at $T_i$ = 25 °C, unless otherwise specified

| Parameter                                               | Symbol                     | Value    | Unit |
|---------------------------------------------------------|----------------------------|----------|------|
| Continuous drain current 1)2)                           | I <sub>D</sub>             | 227      | А    |
|                                                         |                            |          |      |
| Avalanche energy, single pulse <sup>1)</sup>            | E <sub>AS</sub>            | 1070     | mJ   |
| $I_{D}$ =80A, $V_{DD}$ =25V, $R_{GS}$ =25 $\Omega$      |                            |          |      |
| Repetitive avalanche energy, limited by $T_{jmax}$ 1)2) | E <sub>AR</sub>            | 50       | mJ   |
| Gate source voltage                                     | V <sub>GS</sub>            | ±20      | V    |
| Additional gate resistance                              | $R_{G}$                    | 5 ±20%   | Ω    |
| Operating and storage temperature                       | $T_{\rm j}$ , $T_{ m stg}$ | -55 +175 | °C   |

<sup>&</sup>lt;sup>1</sup>Defined by design. Not subject to production test.

<sup>&</sup>lt;sup>2</sup>Calculated with  $R_{thJC} = 0.3 \text{ K/W}$ 



**Electrical Characteristics**, at  $T_i = 25$  °C, unless otherwise specified

| Parameter                                               | Symbol               | Values |      |      | Unit |
|---------------------------------------------------------|----------------------|--------|------|------|------|
|                                                         |                      | min.   | typ. | max. |      |
| Static Characteristics                                  | •                    |        | ,    | •    | •    |
| Drain-source breakdown voltage                          | V <sub>(BR)DSS</sub> | 75     | -    | -    | V    |
| $V_{GS}=0V$ , $I_{D}=1$ mA                              |                      |        |      |      |      |
| Gate threshold voltage, $V_{GS} = V_{DS}$               | V <sub>GS(th)</sub>  | 2.1    | 3    | 4    |      |
| $I_{\rm D} = 250 \; \mu {\rm A}$                        |                      |        |      |      |      |
| Zero gate voltage drain current                         | I <sub>DSS</sub>     |        |      |      | μΑ   |
| $V_{DS}$ =75V, $V_{GS}$ =0V, $T_{j}$ =25°C              |                      | -      | 0.01 | 1    |      |
| $V_{DS}$ =75V, $V_{GS}$ =0V, 125°C, <sup>1)</sup>       |                      | -      | 1    | 100  |      |
| Gate-source leakage current                             | I <sub>GSS</sub>     | -      | 1    | 100  | nA   |
| $V_{GS}$ =20V, $V_{DS}$ =0V                             |                      |        |      |      |      |
| On-state resistance <sup>1)</sup>                       | R <sub>DS(on)</sub>  | -      | 3.7  | 4.2  | mΩ   |
| V <sub>GS</sub> =10V, I <sub>D</sub> =134A              | , ,                  |        |      |      |      |
| Dynamic Characteristics <sup>1)</sup>                   |                      |        |      |      |      |
| Gate to source charge                                   | $Q_{gs}$             | -      | 27   | 36   | nC   |
| <i>V</i> <sub>DD</sub> =60V, <i>I</i> <sub>D</sub> =80A |                      |        |      |      |      |
| Gate to drain charge                                    | Q <sub>gd</sub>      | -      | 82   | 123  |      |
| <i>V</i> <sub>DD</sub> =60V, <i>I</i> <sub>D</sub> =80A |                      |        |      |      |      |
| Gate charge total                                       | $Q_g$                | -      | 189  | 251  |      |
| $V_{DD}$ =60V, $I_{D}$ =80A, $V_{GS}$ =0 to 10V         |                      |        |      |      |      |
| Reverse Diode <sup>1)</sup>                             |                      |        |      |      |      |
| Inverse diode forward voltage                           | $V_{SD}$             | -      | 0.9  | 1.3  | V    |
| <i>V</i> <sub>GS</sub> =0V, <i>I</i> <sub>F</sub> =80A  |                      |        |      |      |      |

<sup>&</sup>lt;sup>1</sup>Defined by design. Not subject to production test.



### **CHIP Parameters**

| Saw street width       | -                        |
|------------------------|--------------------------|
| Passivation frontside  | Nitride                  |
| Metalization frontside | 5μ AlSiCu                |
| Metalization gate pad  | AlSiCu                   |
| Metalization backside  | Ni-Ag System             |
| Die bond               | applicable: soft or glue |
| Wire bond              | Al wedge-wedge           |

## **Chip - Layout:**





## **Additional information for bonding:**





Published by Infineon Technologies AG, Bereichs Kommunikation St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 1999 All Rights Reserved.

### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### **Information**

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Reprensatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

#### **Further information**

Please notice that the part number is BSIPC42S2N08, for simplicity the device is referred to by the term SIPC42S2N08 throughout this documentation.