## Microcontrollers #### **Edition 2002-01** Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 2002. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). #### **Warnings** Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. C868 8-Bit Single-Chip Microcontroller | C868 | | | | | | | | | |-----------|--------------|-----------------------------------------|-------|--|--|--|--|--| | Revision | n History: | 2002-01 | V 0.2 | | | | | | | Previous | Version: | - | | | | | | | | Page | Subjects | (major changes since last revision) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Controlle | r Area Netwo | ork (CAN): License of Robert Bosch GmbH | | | | | | | ## We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: mcdocu.comments@infineon.com ## 8-Bit Single-Chip Microcontroller C800 Family **C868** ### **C868** #### **Advance Information** - C800 core : - -Fully compatible to standard 8051 microcontroller - -Superset of the 8051 architecture with 8 datapointers - 6.25 40 MHz internal system clock (built-in PLL with software configurable divider) –external clock of 6.67 10.67 MHz - -300ns instruction cycle time (@40 MHz system clock) - 8 Kbyte on-chip Program ROM for C868-1R and 8 KByte on-chip Program RAM for C868-1S - In-system programming support for programming the XRAM(C868-1R) or XRAM/ Program RAM(C868-1S) - -This feature is realized through 4KB Boot ROM - 256 byte on-chip RAM - 256 byte on-chip XRAM (further features are on the next page) Figure 1 C868 Functional Units - One 8-bit and one 5 bits general purpose push-pull I/O ports - Enhanced sink current of 10 mA on Port 1/3 (total sink current of 46 mA @ 100°C) - Three 16-bit timers/counters - -Timer 0 / 1 - -Timer/counter 2 (up/down counter feature) - -Timer 1 or 2 can be used for serial baudrate generator - Capture/compare unit for PWM signal generation - -3-channel, 16-bit capture/compare unit - -1-channel, 16-bit compare unit - Full duplex serial interface (UART) - 5 channel 8-bit A/D Converter - 13 interrupt vectors with 2 priority levels - Programmable 16-bit Watchdog Timer - Brown out detection - Power Saving Modes - -Slow-down mode - -Idle mode (can be combined with slow-down mode) - -Power-down mode with wake up capability through INT0 or RxD pins. - Individual power-down control for timer/counter 2, capture/compare unit and A/D converter. - P-DSO-28-1, P-TSSOP-38-1 packages - Temperature ranges: - SAB-C868-1RR,SAB-C868-1SR,SAB-C868-1RG,SAB-C868-1SG $T_A = 0$ to 70 °C SAF-C868-1RR,SAF-C868-1SR,SAF-C868-1RG,SAF-C868-1SG $T_A = -40$ to 85 °C Figure 2 Logic Symbol Figure 3 C868 Pin Configuration P-TSSOP-38 Package (top view) Figure 4 C88 Pin Configuration P-DSO-28 Package (top view) Table 1 Pin Definitions and Functions | Symbol | Pin Nu | mbers | I/O*) | Function | | | |-------------------|------------------------------------|----------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | P-<br>DSO-<br>28 | P-<br>TSSOP-<br>38 | | | | | | P1.0–<br>P1.4 | 12-8 | 6,4-1 | I/O | Port 1 is a 5-bit push-pull bidirectional I/O port. As alternate digital functions, port 1 contains the interrupt 3, timer 2 overflow flag, receive data input and transmit data output of serial interface. The alternate functions are assigned to the pins of port 1 as follows: | | | | | 12<br>11<br>10<br>9<br>8 | 6<br>4<br>3<br>2<br>1 | | P1.0/TxD Transmit data of serial interface P1.1/EXF2 Timer 2 overflow flag P1.2 P1.3/INT3 Interrupt 3 P1.4/RxD Receive data of serial interface | | | | P3.0–<br>P3.7 | 2,3,23,<br>24,1,<br>22,5,6 | 32,33,25,<br>26,31,24,<br>36,37 | I/O | Port 3 is an 8-bit push-pull bidirectional I/O port. This port also serves as alternate functions for the CAPCOM functions. The functions are assigned to the pins of port 3 as follows: | | | | | 2<br>3<br>23<br>24<br>1<br>22<br>5 | 32<br>33<br>25<br>26<br>31<br>24<br>36<br>37 | | P3.0/COUT63 16 bit compare channel output P3.1/CTRAP CCU trap input P3.2/COUT62 Output of capture/compare ch 2 P3.3/CC62 Input/output of capture/compare ch 2 P3.4/COUT61 Output of capture/compare ch 1 P3.5/CC61 Input/output of capture/compare ch 1 P3.6/COUT60 Output of capture/compare ch 0 P3.7/CC60 Input/output of capture/compare ch 0 | | | | V <sub>AREF</sub> | 19 | 15 | _ | Reference voltage for the A/D converter. | | | | $V_{AGND}$ | 18 | 14 | _ | Reference ground for the A/D converter. | | | | AN4 | 21 | 17 | I | Analog Input Channel 4 is input channel 4 to the ADC unit. | | | <sup>\*)</sup>I=Input O=Output Table 1 **Pin Definitions and Functions** | Symbol | Pin Nu | ımbers | I/O*) | Function | | | |------------------------------|-------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | P- P-<br>DSO- TSSOP-<br>28 38 | | | | | | | AN3 | 20 | 16 | I | Analog Input Channel 3 is input channel 3 to the ADC unit. | | | | CCPOS0/<br>INT2/AN2 | 17 | 13 | I | External Interrupt 2 Input/ Analog Input Channel 2 Multiplexed external interrupt input or Hall input signal and input channel 2 to the ADC unit. | | | | CCPOS1/<br>T2EX/<br>INT1/AN1 | 16 | 12 | I | Timer 2 Trigger/External Interrupt 1 Input/<br>Analog Input Channel 1/<br>Multiplexed external interrupt input or Hall input<br>signal, input channel 1 to the ADC unit, trigger to<br>Timer 2. | | | | CCPOS0/<br>T2/INT0/<br>AN0 | 15 | 11 | I | Input to Counter 2/External Interrupt 0 Input/ Analog Input Channel 0 Multiplexed external interrupt input or Hall input signal, counter 2 input or input channel 0 to the ADC unit. | | | | RESET | 7 | 38 | I | RESET A low level on this pin for two machine cycle while the oscillator is running resets the device. | | | | ALE/BSL | 4 | 34 | I/O | Address Latch Enable/Bootstrap Mode A high level on this pin during reset allows the device to go into the bootstrap mode. After reset, this pin will output the address latch enable signal. The ALE can be disabled by bit EALE in SFR SYSCONO. | | | | V <sub>SSP</sub> | 14 | 10 | _ | IO Ground (0V) | | | | <b>V</b> <sub>DDP</sub> | 13 | 9 | _ | IO Power Supply (+3.3V) | | | | V <sub>SSC</sub> | 25 | 27 | _ | Core Ground (0V) | | | | <b>V</b> <sub>DDC</sub> | 26 | 28 | _ | Core Power Supply (+2.5V) | | | <sup>\*)</sup>I=Input O=Output Table 1 Pin Definitions and Functions | Symbol | Pin Numbers | | I/O*) | Function | | |--------|------------------|-----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | P-<br>DSO-<br>28 | P-<br>TSSOP-<br>38 | | | | | NC | - | 5,7,8,18,<br>1920,21,<br>22,23,35 | _ | Not connected | | | XTAL1 | 27 | 29 | I | XTAL1 Output of the inverting oscillator amplifier. | | | XTAL2 | 28 | 30 | 0 | XTAL2 Input to the inverting oscillator amplifier and input to the internal clock generation circuits. To drive the device from an external clock source XTAL2 should be driven, while XTAL1 is left unconnected. | | <sup>\*)</sup>I=Input O=Output Figure 5 Block Diagram of the C868 [Reset value: 00<sub>H</sub>] ### **CPU** The C868 is efficient both as a controller and as an arithmetic processor. It has extensive facilities for binary and BCD arithmetic and excels in its bit-handling capabilities. Efficient use of program memory results from an instruction set consisting of 44% one-byte, 41% two-byte, and 15% three-byte instructions. With a 10.67 MHz external crystal (giving a 40MHz CPU clock), 58% of the instructions execute in 300 ns. **PSW** Program Status Word Register | D7 <sub>H</sub> | D6 <sub>H</sub> | D5 <sub>H</sub> | D4 <sub>H</sub> | D3 <sub>H</sub> | D2 <sub>H</sub> | D1 <sub>H</sub> | D0 <sub>H</sub> | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | CY | AC | F0 | RS1 | RS0 | ov | F1 | Р | | <br>rwh | rwh | rw | rw | rw | rwh | rw | rwh | | Field | Bits | Тур | Descr | iption | | | | | |------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------|--|--|--| | P | 0 | rwh | Parity Flag Set/cleared by hardware after each instruction to indicate an odd/even number of "one" bits in the accumulator, i.e. even parity. | | | | | | | F1 | 1 | rw | Gener | al Pu | rpose Flag | | | | | ov | 2 | rwh | Overflow Flag Used by arithmetic instructions. | | | | | | | RS0<br>RS1 | 3 4 | rw | Register Bank select control bits These bits are used to select one of the four register banks. | | | | | | | | | | Table | 2: | | | | | | | | | RS1 | RS0 | Function | | | | | | | | 0 | 0 | Bank 0 selected, data address $00_{\hbox{H}}$ - $07_{\hbox{H}}$ | | | | | | | | 0 | 1 | Bank 1 selected, data address 08 <sub>H</sub> -0F <sub>H</sub> | | | | | | | | 1 | 0 | Bank 2 selected, data address 10 <sub>H</sub> -17 <sub>H</sub> | | | | | | | | 1 1 Bank 3 selected, data address 18 <sub>H</sub> -1F <sub>H</sub> | | | | | | | F0 | 5 | rw | Gener | al Pu | rpose Flag | | | | | AC | 6 | rwh | Auxiliary Carry Flag Used by instructions which execute BCD operations. | | | | | | | СҮ | 7 | rwh | Carry<br>Used b | _ | hmetic instructions. | | | | ## **Memory Organization** The C868 CPU manipulates operands in the following five address spaces: - up to 8 Kbyte of RAM internal program memory : 8K ROM for C868-1R: 8K RAM for C868-1S - 4 Kbyte of internal Self test and Boot ROM - 256 bytes of internal data memory - 256 bytes of internal XRAM data memory - 128 byte special function register area Figure 0-1 illustrates the memory address spaces of the C868. Figure 0-1 C868 Memory Map The various chip modes supported are shown in Figure 6. Figure 6 Enrty and exit of Chip Modes A valid hardware reset would, of course, override any of the above entry or exit procedures. Table 0-1 Hardware and Software Selection of Chipmodes | Operating Mode (Chipmode) | Hardware Selection | Software Selection | | | |---------------------------|--------------------------------------|----------------------------------------------------------------------------------------|--|--| | Normal Mode | ALE/BSL pin = high RESET rising edge | ALE/BSL = don't care;<br>setting bits BSLEN, SWAP = 0,0;<br>execute unlocking sequence | | | | Normal XRAM Mode | Not possible | setting bits BSLEN,SWAP = 0,1; execute unlocking sequence | | | | Bootstrap XRAM Mode | Not possible | setting bits BSLEN,SWAP = 1,1; execute unlocking sequence | | | | Bootstrap Mode | ALE/BSL pin = low RESET rising edge | ALE/BSL = don't care;<br>setting bits BSLEN, SWAP = 1,0;<br>execute unlocking sequence | | | Table 3 Normal Memory Configuration | Chip<br>Mode | Memory Space | Memory Boundary | |-------------------|---------------------|--------------------------------------------------------------------------------------------------| | Normal | Code Space | ROM/RAM: 0000 <sub>H</sub> to 1FFF <sub>H</sub> | | | Internal Data Space | XRAM: FF00 <sub>H</sub> to FFFF <sub>H</sub> | | Bootstrap | Code Space | Boot ROM: 0000 <sub>H</sub> to 0FFF <sub>H</sub> | | | Internal Data Space | XRAM: FF00 <sub>H</sub> to FFFF <sub>H</sub><br>ROM/RAM: 0000 <sub>H</sub> to 1FFF <sub>H</sub> | | Normal<br>XRAM | Code Space | XRAM: FF00 <sub>H</sub> to FFFF <sub>H</sub> | | | Data Space | ROM/RAM: 0000 <sub>H</sub> to 1FFF <sub>H</sub> | | Bootstrap<br>XRAM | Code Space | Boot ROM: 0000 <sub>H</sub> to 0FFF <sub>H</sub><br>XRAM: FF00 <sub>H</sub> to FFFF <sub>H</sub> | | | Data Space | ROM/RAM: 0000 <sub>H</sub> to 1FFF <sub>H</sub> | ## **Bootstrap loader** The C868, includes a bootstrap mode, which is activated by setting the ALE/BSL pin at logic low with a pulldown and TxD pin at logic high with a pullup at the rising edge of the RESET. Or it can be entered by software, that is by setting BSLEN bit and resetting SWAP bit in SFR SYSCON1 accompany by an unlock sequence. In the bootstrap mode, software routines of the bootstrap loader located in the boot ROM will be executed. Its purpose is to allow the easy and quick programming of the internal SRAM ( $0000_H$ to $1FFF_H$ ) or XRAM ( $FF00_H$ to $FFFF_H$ ) via serial interface (UART) while the MCU is in-circuit. It also provides a way to program SRAM or XRAM through bootstrapping from an external SPI EEPROM. The first action of the bootstrap loader is to check the first byte of serial EEPROM. If the first byte is $0A5_H$ , the MCU would enter Phase A to download from the EEPROM. Otherwise, it will enter Phase B to establish a serial communication with the connected host. Bootstrapping from the serial EEPROM can also be done in phase B if it is invoked by the host. Phase B consists of two functional parts that represent two phases: - Phase I: Establish a serial connection and automatically synchronize to the transfer speed (baud rate) of the serial communication partner (host). - Phase II: Perform the serial communication with the host. The host controls the communication by sending special header information, which select one of the working modes. These modes are: | Table 4 | Serial Communication Modes of Phase B | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Modes | Description | | 0 | Transfer a customer program from the host to the SRAM $(0000_{\rm H}$ to 1FFF <sub>H</sub> ) or XRAM (FF00 <sub>H</sub> -FFFF <sub>H</sub> ). Then return to the beginning of phase II and wait for the next command from the host. | | 1 | Execute a customer program in the XRAM at start address FF00 <sub>H</sub> . | | 2 | Execute a customer program in the SRAM at start address 0000 <sub>H</sub> . | | 3 | Transfer a customer program from the EEPROM to the SRAM ( $0000_H$ to $1FFF_H$ ) or XRAM ( $FF00_H$ - $FFFF_H$ ). Then return to the beginning of phase II and wait for the next command from the host. | | 4-9 | reserved | The phases of the bootstrap loader are illustrated in Figure 7. Figure 7 The phases of the Bootstrap Loader The serial communication is activated in phase B. Using a full duplex serial cable (RS232), the MCU must be connected to the serial port of the host computer as shown in **Figure 8**. Figure 8 Bootstrap Loader Interface to the PC #### **Reset and Brownout** The reset input is an <u>active low</u> input. An internal Schmitt trigger is used at the input for noise rejection. The RESET pin must be held low for at least tbd usec. But the CPU will only exit from reset condition after the PLL lock had been detected. During $\overline{\text{RESET}}$ at transition from low to high, C868 will go into normal mode if ALE/BSL is high and bootstrap loading mode if ALE/BSL is low. A pullup to $V_{DDP}$ or pulldown to ground is recommended for pin ALE/BSL. TXD should have a pullup to $V_{DDP}$ and should not be stimulated externally during reset, as a logic low at this pin will cause the chip to go into test mode if ALE/BSL is low. **Figure 9** shows the possible reset circuits, note that the RESET pin does not have an internal pullup resistance. Figure 9 Reset Circuitries An on-chip analog circuit detects brownout, if the supply voltage V<sub>DDC</sub> dips below the threshold voltage V<sub>THRESHOLD</sub> momentarily while RESET pin is high. If this detection is active for tbd usec then the device will reset. When supply voltage V<sub>DDC</sub> recovers by exceeding V<sub>THRESHOLD</sub> while RESET is high, the reset is released once PLL is locked for 4096 clocks. Bit BO in the PMCON0 register is set when brownout detected if brownout detection was enabled, this bit is cleared by hardware reset RESET and software. All ports are tristated during brownout. The $V_{\mbox{\scriptsize THRESHOLD}}$ has a nominal value of 1.47V, a minimum value of 1.1V and a maximum value of 1.8V. ## **Clock system** The C868 clock system consist of the on-chip oscillator, PLL and multiplexer stage. The programmable Slow Down Divider (SDD) divides the PLL output clock frequency by a factor of 1...32 which is specified via CMCON.REL. The system clock is switched from the PLL output to the output from the SDD when slowdown mode is selected. Figure 10 Block Diagram of the Clock Generation The PLL output frequency is determined by: $$f_{\text{PLL}} = f_{\text{VCO}} / \text{K} = \frac{15}{\text{K}} \times f_{\text{OSC}}$$ [1] The range for the VCO frequency is given by: $$100 \text{ MHz} \le f_{\text{VCO}} \le 160 \text{ MHz}$$ [2] The relationship between the input frequency and VCO frequency is given by: $$f_{\text{VCO}} = 15 \times f_{\text{OSC}}$$ [3] This gives the range for the input frequency which is given by: 6.67 MHz $$\leq f_{OSC} \leq 10.67 \text{ MHz}$$ [4] Table 5 Output Frequencies $f_{\mathsf{PLL}}$ Derived from Various Output Factors | K-Factor | | f <sub>P</sub> | f <sub>PLL</sub> | | Jitter | | |--------------------|------------------|----------------------------|----------------------------|-----------|-------------------------------------------------------------------------|--| | Selected<br>Factor | KDIV | f <sub>VCO</sub> = 100 MHz | f <sub>VCO</sub> = 160 MHz | Cycle [%] | | | | 2 | 000 <sub>B</sub> | 50 | 80 | 50 | linear depending on f <sub>VCO</sub> | | | 4 | 010 <sub>B</sub> | 25 | 40 | 50 | at f <sub>VCO</sub> =100MHz: +/-300ps | | | 5 <sup>1)</sup> | 011 <sub>B</sub> | 20 | 32 | 40 | at f <sub>VCO</sub> =160MHz: +/-250ps<br>additional jitter for odd Kdiv | | | 6 | 100 <sub>B</sub> | 16.67 | 26.67 | 50 | factors tbd. | | | 8 | 101 <sub>B</sub> | 12.5 | 20 | 50 | | | | 9 <sup>1)</sup> | 110 <sub>B</sub> | 11.11 | 17.78 | 44 | | | | 10 | 111 <sub>B</sub> | 10 | 16 | 50 | | | | 16 | 001 <sub>B</sub> | 6.25 | 10 | 50 | | | <sup>1)</sup> These odd factors should not be used (not tested because off the unsymmetrical duty cycle). Data Sheet 21 V 0.2, 2002-01 <sup>2)</sup> Shaded combinations should not be used because they are above the maximum CPU frequency of 40MHz. Figure 11 shows the recommended oscillator circuitries for crystal and external clock operation. Figure 11 Recommended Oscillator Circuit In this application the on-chip oscillator is used as a crystal-controlled, positive-reactance oscillator (a more detailed schematic is given in **Figure 12**). It is operated in its fundamental response mode as an inductive reactor in parallel resonance with a capacitor external to the chip. The crystal specifications and capacitances are non-critical. In this circuit tbd pF can be used as single capacitance at any frequency together with a good quality crystal. A ceramic resonator can be used in place of the crystal in cost-critical applications. If a ceramic resonator is used, the two capacitors normally have different values depending on the oscillator frequency. We recommend consulting the manufacturer of the ceramic resonator for value specifications of these capacitors. Figure 12 On-Chip Oscillator Circuitry To drive the C868 with an external clock source, the external clock signal has to be applied to XTAL2, as shown in **Figure 13**. XTAL1 has to be left unconnected. A pullup resistor is suggested (to increase the noise margin), but is optional if $V_{\text{OH}}$ of the driving gate corresponds to the $V_{\text{IH2}}$ specification of XTAL2. Figure 13 External Clock Source [Reset value: XX10XXX1<sub>R</sub>] ## 0.1 Special Function Registers All registers, except the program counter and the four general purpose register banks, reside in the special function register area. The special function register area consists of two portions: the standard special function register area and the mapped special function register area. For accessing the mapped special function area, bit RMAP in special function register SYSCON0 must be set. All other special function registers are located in the standard special function register area which is accessed when RMAP is cleared ("0"). # SYSCON0 System Control Register 0 ## The functions of the shaded bits are not described here | Field | Bits | Тур | Description | |-------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RMAP | 4 | rw | Special Function Register Map Control RMAP = 0: The access to the non-mapped (standard) special function register area is enabled. RMAP = 1: The access to the mapped special function register area is enabled. | | - | [7:2] | r | reserved;<br>returns '0' if read; should be written with '0'; | As long as bit RMAP is set, the mapped special function register area can be accessed. This bit is not cleared automatically by hardware. Thus, when non-mapped/mapped registers are to be accessed, the bit RMAP must be cleared/set respectively by software. The 109 special function registers (SFR) include pointers and registers that provide an interface between the CPU and the other on-chip peripherals. All available SFRs whose address bits 0-2 are 0 (e.g. $80_H$ , $88_H$ , $90_H$ , ..., $F0_H$ , $F8_H$ ) are bit- addressable. Totally there are 128 directly addressable bits within the SFR area. All SFRs are listed in Table 6 and Table 7. In **Table 6** they are organized in groups which refer to the functional blocks of the C868-1R, C868-1S. **Table 7** illustrates the contents (bits) of the SFRs Data Sheet 24 V 0.2, 2002-01 **Special Function Registers - Functional Blocks** Table 6 | Block | Symbol | Name | Add-<br>ress | Contents<br>after<br>Reset | |--------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C800<br>core | ACC B DPH DPL DPSEL PSW SP SCON SBUF IEN0 IEN1 IEN2 IP0 IP1 TCON TMOD TL0 TL1 TH0 TH1 PCON | Accumulator B-Register Data Pointer, High Byte Data Pointer, Low Byte Data Pointer Select Register Program Status Word Register Stack Pointer Serial Channel Control Register Serial Data Buffer Interrupt Enable Register 0 Interrupt Enable Register 1 Interrupt Enable Register 2 Interrupt Priority Register 0 interrupt Priority Register 1 Timer 0/1 Control Register Timer Mode Register Timer 0, Low Byte Timer 1, Low Byte Timer 1, High Byte Power Control Register | <b>E0H</b> <sup>1)</sup> 83H 82H 84H <b>D0H</b> <sup>1)</sup> 81H 98H 99H A8H A9H A8H A8H 88H 88H 88H 88H 88H 88H 88H 88 | 00H<br>00H<br>00H<br>00H<br>00H<br>00H<br>00H<br>00H | | Sys-<br>tem | PMCON0 CMCON EXICON IRCON0 IRCON1 PMCON1 PMCON2 SCUWDT VERSION SYSCON0 SYSCON1 | Wake-up Control Register Clock Control Register External Interrupt Control Register External Interrupt Request Register Peripheral Interrupt Request Register Peripheral Management Ctrl Register Peripheral Management Status Register Peripheral Management Status Register SCU/Watchdog Control Register ROM Version Register System Control Register 0 System Control Register 1 | 8E <sub>H</sub><br>9F <sub>H</sub><br>91 <sub>H</sub><br>92 <sub>H</sub><br>93 <sub>H</sub><br><b>E8<sub>H</sub></b> <sup>1)</sup><br><b>F8<sub>H</sub></b> <sup>1)</sup><br><b>C0<sub>H</sub></b> <sup>1)</sup><br>F9 <sub>H</sub><br>AD <sub>H</sub><br>AF <sub>H</sub> | XXX00000 <sub>B</sub> <sup>2)</sup> 10011111 <sub>B</sub> XXXXXX00 <sub>B</sub> <sup>2)</sup> XXXXXXX00 <sub>B</sub> <sup>2)</sup> XXXXXXX000 <sub>B</sub> <sup>2)</sup> XXXXXX000 <sub>B</sub> <sup>2)</sup> XXXXXX000 <sub>B</sub> <sup>2)</sup> XXXXXX000 <sub>B</sub> <sup>2)</sup> X0X00000 <sub>B</sub> <sup>2)</sup> 00 <sub>H</sub> XX10XXX1 <sub>B</sub> <sup>2)</sup> 00XXX0X0 <sub>B</sub> <sup>2)</sup> | <sup>1)</sup> Bit-addressable special function registers2) "X" means that the value is undefined and the location is reserved <sup>3)</sup> Register is mapped by bit RMAP in SYSCON0.4=1 <sup>4)</sup> Register is mapped by bit RMAP in SYSCON0.4=0 Special Function Registers - Functional Blocks (cont'd) Table 6 | Block | Symbol | Name | Add-<br>ress | Contents<br>after<br>Reset | |----------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | A/D- | ADCON0 | A/D Converter Control Register 0 | D8H <sup>1)</sup> | 0000X000 <sub>B</sub> <sup>2)</sup> | | Con-<br>verter | ADCON1<br>ADDATH | A/D Converter Control Register 1 A/D Converter Data Register | D9 <sub>H</sub><br>DB <sub>H</sub> | XXXX0000 <sub>B<sup>2)</sup></sub> | | Ports | P1 <sup>4)</sup> P1DIR <sup>3)</sup> P3 <sup>4)</sup> P3DIR <sup>3)</sup> P3ALT P1ALT | Port 1 Register Port 1 Direction Register Port 3 Register Port 3 Direction Register Port 3 Alternate Function Register Port 1 Alternate Function Register | 90 <sub>H</sub> <sup>1)</sup><br>90 <sub>H</sub> <sup>1)</sup><br>B0 <sub>H</sub> <sup>1)</sup><br>B0 <sub>H</sub> <sup>1)</sup><br>B1 <sub>H</sub><br>B4 <sub>H</sub> | XXX11111 <sub>B</sub><br>XXX11111 <sub>B</sub><br>FF <sub>H</sub><br>FF <sub>H</sub><br>00 <sub>H</sub><br>XXX00X00 <sub>B</sub> <sup>2)</sup> | | Watch<br>dog | WDTCON<br>WDTREL<br>WDTL<br>WDTH | Watchdog Timer Control Register<br>Watchdog Timer Reload Register<br>Watchdog Timer, Low Byte<br>Watchdog Timer, High Byte | A2 <sub>H</sub><br>A3 <sub>H</sub><br>B2 <sub>H</sub><br>B3 <sub>H</sub> | XXXXXX00 <sub>B<sup>2)</sup><br/>00<sub>H</sub><br/>00<sub>H</sub><br/>00<sub>H</sub></sub> | | Timer<br>2 | T2CON<br>T2MOD<br>RC2H<br>RC2L<br>T2H<br>T2L | Timer 2 Control Register Timer 2 Mode Register Timer 2 Reload/Capture, High Byte Timer 2 Reload/Capture, Low Byte Timer 2, High Byte Timer 2, Low Byte | C8 <sub>H</sub> <sup>1)</sup><br>C9 <sub>H</sub><br>CB <sub>H</sub><br>CA <sub>H</sub><br>CD <sub>H</sub><br>CC <sub>H</sub> | 00 <sub>H</sub><br>XXXXXXX0 <sub>B<sup>2)</sup><br/>00<sub>H</sub><br/>00<sub>H</sub><br/>00<sub>H</sub><br/>00<sub>H</sub></sub> | <sup>1)</sup> Bit-addressable special function registers <sup>2) &</sup>quot;X" means that the value is undefined and the location is reserved 3) Register is mapped by bit RMAP in SYSCON0.4=1 <sup>4)</sup> Register is mapped by bit RMAP in SYSCON0.4=0 Table 6 Special Function Registers - Functional Blocks (cont'd) | Block | Symbol | Name | Add-<br>ress | Contents<br>after<br>Reset | |-------|--------------------|----------------------------------------|-----------------|----------------------------| | Cap- | T12L | Timer T12 Counter Register, Low Byte | ECH | 00 <sub>H</sub> | | ture/ | T12H | Timer T12 Counter Register, High Byte | $ED_H$ | 00 <sub>H</sub> | | Com- | T13L | Timer T13 Counter Register, Low Byte | EEH | 00 <sub>H</sub> | | pare | T13H | Timer T13 Counter Register, High Byte | $EF_H$ | 00 <sub>H</sub> | | Unit | T12PRL | Timer T12 Period Register, Low Byte | $DE_H$ | 00 <sub>H</sub> | | | T12PRH | Timer T12 Period Register, High Byte | $DF_H$ | 00 <sub>H</sub> | | | T13PRL | Timer T13 Period Register, Low Byte | D2 <sub>H</sub> | 00 <sub>H</sub> | | | T13PRH | Timer T13 Period Register, High Byte | D3 <sub>H</sub> | 00 <sub>H</sub> | | | CC60RL | Capture/Compare Ch 0 Reg, Low Byte | C2 <sub>H</sub> | 00 <sub>H</sub> | | | CC60RH | Capture/Compare Ch 0 Reg, High Byte | C3 <sub>H</sub> | 00 <sub>H</sub> | | | CC61RL | Capture/Compare Ch 1 Reg, Low Byte | C4 <sub>H</sub> | 00 <sub>H</sub> | | | CC61RH | Capture/Compare Ch 1 Reg, High Byte | C5 <sub>H</sub> | 00 <sub>H</sub> | | | CC62RL | Capture/Compare Ch 2 Reg, Low Byte | C6 <sub>H</sub> | 00 <sub>H</sub> | | | CC62RH | Capture/Compare Ch 2 Reg, High Byte | C7 <sub>H</sub> | 00 <sub>H</sub> | | | CC63RL | T13 Compare Register, Low Byte | D4 <sub>H</sub> | 00 <sub>H</sub> | | | CC63RH | T13 Compare Register, High Byte | D5 <sub>H</sub> | 00 <sub>H</sub> | | | T12DTCL | Timer T12 Dead Time Ctrl, Low Byte | E6 <sub>H</sub> | 00 <sub>H</sub> | | | T12DTCH | Timer T12 Dead Time Ctrl, High Byte | E7 <sub>H</sub> | 00 <sub>H</sub> | | | CMPSTATL | Compare Timer Status, Low Byte | F4 <sub>H</sub> | 00 <sub>H</sub> | | | CMPSTATH | Compare Timer Status, High Byte | F5 <sub>H</sub> | 00 <sub>H</sub> | | | CMPMODIFL | Compare Timer Modification, Low Byte | $EA_H$ | 00 <sub>H</sub> | | | CMPMODIFH | Compare Timer Modification, High Byte | $EB_H$ | 00 <sub>H</sub> | | | TCTR0L | Timer Control Register 0, Low Byte | E2 <sub>H</sub> | 00 <sub>H</sub> | | | TCTR0H | Timer Control Register 0, High Byte | E3 <sub>H</sub> | 00 <sub>H</sub> | | | TCTR2L3) | Timer Control Register 2, Low Byte | F2 <sub>H</sub> | 00 <sub>H</sub> | | | TCTR4L4) | Timer Control Register 4, Low Byte | F2 <sub>H</sub> | 0 <sub>H</sub> | | | TCTR4H4) | Timer Control Register 4, High Byte | F3 <sub>H</sub> | 00 <sub>H</sub> | | | ISL | Cap/Com Interrupt Register, Low Byte | E4 <sub>H</sub> | 00 <sub>H</sub> | | | ISH | Cap/Com Interrupt Register, High Byte | E5 <sub>H</sub> | 00 <sub>H</sub> | | | ISSL <sup>4)</sup> | Cap/Com Int Status Set Reg, Low Byte | $BC_H$ | 00 <sub>H</sub> | | | ISSH <sup>4)</sup> | Cap/Com Int Status Set Reg, High Byte | BDH | 00 <sub>H</sub> | | | ISRL <sup>3)</sup> | Cap/Com Int Status Reset Reg, Low Byte | BCH | 00 <sub>H</sub> | | | ISRH <sup>3)</sup> | Cap/Com Int Status Reset Reg,High Byte | BDH | 00 <sub>H</sub> | <sup>1)</sup> Bit-addressable special function registers <sup>2) &</sup>quot;X" means that the value is undefined and the location is reserved <sup>3)</sup> Register is mapped by bit RMAP in SYSCON0.4=1 <sup>4)</sup> Register is mapped by bit RMAP in SYSCON0.4=0 Special Function Registers - Functional Blocks (cont'd) Table 6 | Block | Symbol | Name | Add-<br>ress | Contents<br>after<br>Reset | |-------|------------------------|----------------------------------------|-----------------|----------------------------| | Cap- | INPL <sup>3)</sup> | Cap/Com Int Node Ptr Reg, Low Byte | BE <sub>H</sub> | 40 <sub>H</sub> | | ture/ | INPH <sup>3)</sup> | Cap/Com Int Node Ptr Reg, High Byte | $BF_H$ | 39 <sub>H</sub> | | Com- | IENL <sup>4)</sup> | Cap/Com Interrupt Register, Low Byte | $BE_H$ | 00 <sub>H</sub> | | pare | IENH <sup>4)</sup> | Cap/Com Interrupt Register, High Byte | $BF_H$ | 00 <sub>H</sub> | | Unit | CC60SRL | Cap/Com Channel 0 Shadow, Low Byte | $FA_H$ | 00 <sub>H</sub> | | | CC60SRH | Cap/Com Channel 0 Shadow, High Byte | $FB_H$ | 00 <sub>H</sub> | | | CC61SRL | Cap/Com Channel 1 Shadow, Low Byte | $FC_H$ | 00 <sub>H</sub> | | | CC61SRH | Cap/Com Channel 1 Shadow, High Byte | $FD_H$ | 00 <sub>H</sub> | | | CC62SRL | Cap/Com Channel 2 Shadow, Low Byte | FE <sub>H</sub> | 00 <sub>H</sub> | | | CC62SRH | Cap/Com Channel 2 Shadow, High Byte | $FF_H$ | 00 <sub>H</sub> | | | CC63SRL | T13 Compare Shadow Reg, Low Byte | B6 <sub>H</sub> | 00 <sub>H</sub> | | | CC63SRH | T13 Compare Shadow Reg, High Byte | B7 <sub>H</sub> | 00 <sub>H</sub> | | | MODCTRL <sup>3)</sup> | Modulation Control Register, Low Byte | D6 <sub>H</sub> | 00 <sub>H</sub> | | | MODCTRH <sup>3)</sup> | Modulation Control Register, High Byte | D7 <sub>H</sub> | 00 <sub>H</sub> | | | TRPCTRL | Trap Control Register, Low Byte | $CE_H$ | 00 <sub>H</sub> | | | TRPCTRH | Trap Control Register, High Byte | CF <sub>H</sub> | 00 <sub>H</sub> | | | PSLRL | Passive State Level Register, Low Byte | A6 <sub>H</sub> | 00 <sub>H</sub> | | | MCMOUTL <sup>4)</sup> | MCM Output Register, Low Byte | $DC_H$ | 00 <sub>H</sub> | | | MCMOUTH <sup>4)</sup> | MCM Output Register, High Byte | $DD_H$ | 00 <sub>H</sub> | | | MCMOUTSL <sup>3)</sup> | MCM Output Shadow Register, Low Byte | $DC_H$ | 00 <sub>H</sub> | | | MCMOUTSH <sup>3)</sup> | MCM Output Shadow Register, High Byte | | 00 <sub>H</sub> | | | MCMCTRL <sup>4)</sup> | MCM Control Register, Low Byte | D6 <sub>H</sub> | 00 <sub>H</sub> | | | T12MSELL | T12 Cap/Com Mode Sel Reg, Low Byte | F6 <sub>H</sub> | 00 <sub>H</sub> | | | T12MSELH | T12 Cap/Com Mode Sel Reg, High Byte | F7 <sub>H</sub> | 00 <sub>H</sub> | <sup>1)</sup> Bit-addressable special function registers <sup>2) &</sup>quot;X" means that the value is undefined and the location is reserved <sup>3)</sup> Register is mapped by bit RMAP in SYSCON0.4=1 4) Register is mapped by bit RMAP in SYSCON0.4=0 Contents of the SFRs, SFRs in numeric order of their addresses Table 7 | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------|-----------------------------------------|-----------|-------|-------|-------|-----------|------------|------------|------------| | 81 <sub>H</sub> | SP | 07 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 82 <sub>H</sub> | DPL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 83 <sub>H</sub> | DPH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 84 <sub>H</sub> | DPSE<br>L | 00 <sub>H</sub> | _ | _ | _ | _ | _ | D2 | D1 | D0 | | 87 <sub>H</sub> | PCON | 0XX0<br>0000 <sub>B</sub> | SMOD | _ | _ | SD | GF1 | GF0 | PDE | IDLE | | 88 <sub>H</sub> | TCON | 00 <sub>H</sub> | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | 89 <sub>H</sub> | TMOD | 00 <sub>H</sub> | GATE<br>1 | C/NT1 | M1(1) | M0(1) | GATE<br>0 | C/NT0 | M1(0) | M0(0) | | 8A <sub>H</sub> | TL0 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8B <sub>H</sub> | TL1 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8C <sub>H</sub> | TH0 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8D <sub>H</sub> | TH1 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8E <sub>H</sub> | PMCO<br>N0 | XXX0<br>0000 <sub>B</sub> | _ | _ | _ | EBO | ВО | SDST<br>AT | WS | EPWD | | 8F <sub>H</sub> | CMCO<br>N | 1001<br>1111 <sub>B</sub> | KDIV2 | KDIV1 | KDIV0 | REL4 | REL3 | REL2 | REL1 | REL0 | | 90 <sub>H<sup>2)</sup></sub> | P1 | XXX1<br>1111 <sub>B</sub> | - | _ | - | .4 | .3 | .2 | .1 | .0 | | 90 <sub>H³)</sub> | P1DIR | XXX1<br>1111 <sub>B</sub> | _ | _ | - | .4 | .3 | .2 | .1 | .0 | | 91 <sub>H</sub> | EXICO<br>N | XXXX<br>XX00 <sub>B</sub> | _ | _ | - | _ | _ | _ | ESEL3 | ESEL2 | | 92 <sub>H</sub> | IRCO<br>N0 | XXXX<br>XX00 <sub>B</sub> | _ | _ | _ | _ | _ | _ | EXINT<br>3 | EXINT<br>2 | | 93 <sub>H</sub> | IRCO<br>N1 | XXXX<br>XXX0 <sub>B</sub> | _ | _ | _ | _ | _ | _ | _ | IADC | <sup>1)</sup> X means that the value is undefined and the location is reserved <sup>2)</sup> This register is mapped with RMAP (SYSCON0.4)=03) This register is mapped with RMAP (SYSCON0.4)=1 Shaded registers are bit-addressable special function registers Table 7 Contents of the SFRs, SFRs in numeric order of their addresses | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------|-----------------------------------------|-------|------------|-------|------------|-------|------------|-----------|------------| | 98 <sub>H</sub> | SCON | 00 <sub>H</sub> | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | 99 <sub>H</sub> | SBUF | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | A2 <sub>H</sub> | WDTC<br>ON | XXXX<br>XX00 <sub>B</sub> | _ | _ | _ | _ | _ | _ | _ | WDT<br>RIN | | A3 <sub>H</sub> | WDTR<br>EL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | A6 <sub>H</sub> | PSLRL | 00 <sub>H</sub> | PSL63 | _ | PSL5 | PSL4 | PSL3 | PSL2 | PSL1 | PSL0 | | A8 <sub>H</sub> | IEN0 | 0X00<br>0000 <sub>B</sub> | EA | _ | ET2 | ES | ET1 | EX1 | ЕТ0 | EX0 | | A9 <sub>H</sub> | IEN1 | XXXX<br>X000 <sub>B</sub> | _ | _ | _ | _ | _ | EX3 | EX2 | EADC | | AA <sub>H</sub> | IEN2 | XX00<br>00XX <sub>B</sub> | _ | _ | EINP3 | EINP2 | EINP1 | EINP0 | _ | _ | | ACH | IP1 | XX00<br>0000 <sub>B</sub> | _ | _ | .5 | .4 | .3 | .2 | .1 | .0 | | AD <sub>H</sub> | SYSC<br>ON0 | XX10<br>XXX1 <sub>B</sub> | _ | _ | EALE | RMAP | _ | _ | _ | XMAP<br>0 | | AF <sub>H</sub> | SYSC<br>ON1 | 00XX<br>X0X0 <sub>B</sub> | ESWC | SWC | _ | _ | _ | BSLE<br>N | _ | SWAP | | B0 <sub>H<sup>2)</sup></sub> | P3 | FF <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | B0 <sub>H<sup>3)</sup></sub> | P3DIR | FF <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | B1 <sub>H</sub> | P3ALT | 00 <sub>H</sub> | CC60 | COUT<br>60 | CC61 | COUT<br>61 | CC62 | COUT<br>62 | CTRA<br>P | COUT<br>63 | | B2 <sub>H</sub> | WDTL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | B3 <sub>H</sub> | WDTH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | B4 <sub>H</sub> | P1ALT | XXX0<br>0X00 <sub>B</sub> | _ | _ | _ | RxD | INT3 | _ | EXF2 | TxD | | B6 <sub>H</sub> | CC63<br>SRL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | <sup>1)</sup> X means that the value is undefined and the location is reserved <sup>2)</sup> This register is mapped with RMAP (SYSCON0.4)=0 <sup>3)</sup> This register is mapped with RMAP (SYSCON0.4)=1 Shaded registers are bit-addressable special function registers Table 7 Contents of the SFRs, SFRs in numeric order of their addresses | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------|---------------|-----------------------------------------|--------------|--------------|---------------|---------------|---------------|---------------|---------------|---------------| | B7 <sub>H</sub> | CC63<br>SRH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | B8 <sub>H</sub> | IP0 | XX00<br>0000 <sub>B</sub> | - | _ | .5 | .4 | .3 | .2 | .1 | .0 | | BC <sub>H<sup>2)</sup></sub> | ISSL | 00 <sub>H</sub> | ST12P<br>M | ST12O<br>M | SCC62<br>F | SCC62<br>R | SCC62<br>F | SCC62<br>R | SCC62<br>F | SCC62<br>R | | BC <sub>H<sup>3)</sup></sub> | ISRL | 00 <sub>H</sub> | RT12P<br>M | RT12O<br>M | RCC6<br>2F | RCC6<br>2R | RCC6<br>2F | RCC6<br>2R | RCC6<br>2F | RCC6<br>2R | | BD <sub>H<sup>2)</sup></sub> | ISSH | 00 <sub>H</sub> | _ | SIDLE | SWHE | SCHE | _ | STRP<br>F | ST13P<br>M | ST13C<br>M | | BD <sub>H</sub> <sup>3)</sup> | ISRH | 00 <sub>H</sub> | _ | RIDLE | RWHE | RCHE | _ | RTRP<br>F | RT13P<br>M | RT13C<br>M | | BE <sub>H<sup>2)</sup></sub> | IENL | 00 <sub>H</sub> | ENT12<br>PM | ENT12<br>OM | ENCC<br>62F | ENCC<br>62R | ENCC<br>61F | ENCC<br>61R | ENCC<br>60F | ENCC<br>60R | | BE <sub>H<sup>3)</sup></sub> | INPL | 00 <sub>H</sub> | INPCH<br>E.1 | INPCH<br>E.0 | INPCC<br>62.1 | INPCC<br>62.0 | INPCC<br>61.1 | INPCC<br>61.0 | INPCC<br>60.1 | INPCC<br>60.0 | | BF <sub>H<sup>2)</sup></sub> | IENH | 00 <sub>H</sub> | _ | ENIDL<br>E | ENWH<br>E | EN<br>CHE | _ | ENTR<br>PF | ENT13<br>PM | ENT13<br>CM | | BF <sub>H</sub> ³) | INPH | 00 <sub>H</sub> | _ | _ | INPT1<br>3.1 | INPT1<br>3.0 | INPT1<br>2.1 | INPT1<br>2.0 | INPER<br>R.1 | INPER<br>R.0 | | C0 <sub>H</sub> | SCUW<br>DT | 00 <sub>H</sub> | _ | PLLR | _ | WDTR | WDTE<br>OI | WDTD<br>IS | WDTR<br>S | WDTR<br>E | | C2 <sub>H</sub> | CC60<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | C3 <sub>H</sub> | CC60<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | C4 <sub>H</sub> | CC61<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | C5 <sub>H</sub> | CC61<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | <sup>1)</sup> X means that the value is undefined and the location is reserved <sup>2)</sup> This register is mapped with RMAP (SYSCON0.4)=0 <sup>3)</sup> This register is mapped with RMAP (SYSCON0.4)=1 Shaded registers are bit-addressable special function registers Table 7 Contents of the SFRs, SFRs in numeric order of their addresses | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------|-----------------------------------------|-----------|-------------|------------|------------|------------|------------|------------|------------| | C6 <sub>H</sub> | CC62<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | C7 <sub>H</sub> | CC62<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | C8 <sub>H</sub> | T2CO<br>N | 00 <sub>H</sub> | TF2 | EXF2 | RCLK | TCLK | EXEN<br>2 | TR2 | C/T2 | CP/<br>RL2 | | C9 <sub>H</sub> | T2MO<br>D | XXXX<br>XXX0 <sub>B</sub> | _ | _ | _ | _ | _ | _ | _ | DCEN | | CA <sub>H</sub> | RC2L | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | $CB_H$ | RC2H | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | CCH | TL2 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | CDH | TH2 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | CEH | TRPC<br>TRL | 00 <sub>H</sub> | _ | _ | _ | _ | _ | TRP2 | TRP1 | TRP0 | | CF <sub>H</sub> | TRPC<br>TRH | 00 <sub>H</sub> | TRPE<br>N | TRPE<br>N13 | TRPE<br>N5 | TRPE<br>N4 | TRPE<br>N3 | TRPE<br>N2 | TRPE<br>N1 | TRPE<br>N0 | | D0 <sub>H</sub> | PSW | 00 <sub>H</sub> | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | | D2 <sub>H</sub> | T13PR<br>L | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | D3 <sub>H</sub> | T13PR<br>H | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | D4 <sub>H</sub> | CC63<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | D5 <sub>H</sub> | CC63<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | D6 <sub>H<sup>2)</sup></sub> | MCMC<br>TRLL | 00 <sub>H</sub> | _ | _ | SWSY<br>N1 | SWSY<br>N0 | _ | SWSE<br>L2 | SWSE<br>L1 | SWSE<br>L0 | <sup>1)</sup> X means that the value is undefined and the location is reserved <sup>2)</sup> This register is mapped with RMAP (SYSCON0.4)=0 3) This register is mapped with RMAP (SYSCON0.4)=1 Shaded registers are bit-addressable special function registers | D6 <sub>H<sup>3)</sup></sub> | MODC | 00 <sub>H</sub> | MCME | _ | T12M | T12M | T12M | T12M | T12M | T12M | |------------------------------|------|-----------------|------|---|------|------|------|------|------|------| | | TRL | | N | | ODEN | ODEN | ODEN | ODEN | ODEN | ODEN | | | | | | | 5 | 4 | 3 | 2 | 1 | 0 | Table 7 Contents of the SFRs, SFRs in numeric order of their addresses | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------|---------------|-----------------------------------------|------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | D7 <sub>H</sub> <sup>3)</sup> | MODC<br>TRH | 00 <sub>H</sub> | _ | T13M<br>ODEN<br>6 | T13M<br>ODEN<br>5 | T13M<br>ODEN<br>4 | T13M<br>ODEN<br>3 | T13M<br>ODEN<br>2 | T13M<br>ODEN<br>1 | T13M<br>ODEN<br>0 | | D8 <sub>H</sub> | ADCO<br>N0 | 0000<br>X000 <sub>B</sub> | ADST | ADBS<br>Y | ADM1 | ADM0 | _ | ADCH<br>2 | ADCH<br>1 | ADCH<br>0 | | D9 <sub>H</sub> | ADCO<br>N1 | X1XX<br>0000 <sub>B</sub> | _ | CAL | _ | _ | ADST<br>C1 | ADST<br>C0 | ADCT<br>C1 | ADCT<br>C0 | | DB <sub>H</sub> | ADDA<br>TH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | DC <sub>H<sup>2)</sup></sub> | MCMO<br>UTL | 00 <sub>H</sub> | _ | R | MCMP<br>5 | MCMP<br>4 | MCMP<br>3 | MCMP<br>2 | MCMP<br>1 | MCMP<br>0 | | DC <sub>H<sup>3)</sup></sub> | MCMO<br>UTSL | 00 <sub>H</sub> | STRM<br>CM | _ | MCMP<br>S5 | MCMP<br>S4 | MCMP<br>S3 | MCMP<br>S2 | MCMP<br>S1 | MCMP<br>S0 | | DD <sub>H<sup>2)</sup></sub> | MCMO<br>UTH | 00 <sub>H</sub> | _ | _ | CURH<br>2 | CURH<br>1 | CURH<br>0 | EXPH<br>2 | EXPH<br>1 | EXPH<br>0 | | DD <sub>H</sub> <sup>3)</sup> | MCMO<br>UTSH | 00 <sub>H</sub> | STRH<br>P | _ | CURH<br>S2 | CURH<br>S1 | CURH<br>S0 | EXPH<br>S2 | EXPH<br>S1 | EXPH<br>S0 | | DE <sub>H</sub> | T12PR<br>L | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | DF <sub>H</sub> | T12PR<br>H | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | E0 <sub>H</sub> | ACC | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | E2 <sub>H</sub> | TCTR<br>0L | 00 <sub>H</sub> | СТМ | CDIR | STE12 | T12R | T12PR<br>E | T12CL<br>K2 | T12CL<br>K1 | T12CL<br>K0 | | E3 <sub>H</sub> | TCTR<br>0H | 10 <sub>H</sub> | _ | _ | STE13 | T13R | T13<br>PRE | T13<br>CLK2 | T13CL<br>K1 | T13CL<br>K0 | <sup>1)</sup> $\boldsymbol{X}$ means that the value is undefined and the location is reserved Shaded registers are bit-addressable special function registers | E4 <sub>H</sub> | ISL | 00 <sub>H</sub> | T12PM | T12O<br>M | ICC62<br>F | ICC62<br>R | ICC61<br>F | ICC61<br>R | ICC60<br>F | ICC60<br>R | |-----------------|-----|-----------------|-------|-----------|------------|------------|------------|------------|------------|------------| | E5 <sub>H</sub> | ISH | 00 <sub>H</sub> | _ | IDLE | WHE | CHE | TRPS | TRPF | T13PM | T13C<br>M | <sup>2)</sup> This register is mapped with RMAP (SYSCON0.4)=0 <sup>3)</sup> This register is mapped with RMAP (SYSCON0.4)=1 Table 7 Contents of the SFRs, SFRs in numeric order of their addresses | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------|---------------|-----------------------------------------|------------|--------------|--------------|-------------|--------------|-------------|--------------|------------| | E6 <sub>H</sub> | T12DT<br>CL | 00 <sub>H</sub> | | _ | DTM5 | DTM4 | DTM3 | DTM2 | DTM1 | DTM0 | | E7 <sub>H</sub> | T12DT<br>CH | 00 <sub>H</sub> | _ | DTR2 | DTR1 | DTR0 | _ | DTE2 | DTE1 | DTE0 | | E8 <sub>H</sub> | PMCO<br>N1 | XXXX<br>X000 <sub>B</sub> | _ | _ | _ | - | _ | CCUDI<br>S | T2DIS | ADCDI<br>S | | EA <sub>H</sub> | CMPM<br>ODIFL | 00 <sub>H</sub> | _ | MCC6<br>3S | _ | _ | _ | MCC6<br>2S | MCC6<br>1S | MCC6<br>0S | | EB <sub>H</sub> | CMPM<br>ODIFH | 00 <sub>H</sub> | _ | MCC6<br>3R | _ | _ | _ | MCC6<br>2R | MCC6<br>1R | MCC6<br>0R | | ECH | T12L | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | EDH | T12H | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | EEH | T13L | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | EFH | T13H | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | F0 <sub>H</sub> | В | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | F2 <sub>H<sup>2)</sup></sub> | TCTR<br>4L | 00 <sub>H</sub> | T12ST<br>D | T12ST<br>R | _ | _ | DTRE<br>S | T12RE<br>S | T12RS | T12RR | | F2 <sub>H</sub> <sup>3)</sup> | TCTR<br>2L | 00 <sub>H</sub> | _ | T13TE<br>D1 | T13TE<br>D0 | T13TE<br>C2 | T13TE<br>C1 | T13TE<br>C0 | T13SS<br>C | T12SS<br>C | | F3 <sub>H<sup>2)</sup></sub> | TCTR<br>4H | 00 <sub>H</sub> | T13ST<br>D | T13ST<br>R | _ | _ | _ | T13RE<br>S | T13RS | T13RR | | F4 <sub>H</sub> | CMPS<br>TATL | 00 <sub>H</sub> | _ | CC63S<br>T | _ | _ | _ | CC62S<br>T | CC61S<br>T | CC60S<br>T | | F5 <sub>H</sub> | CMPS<br>TATH | 00 <sub>H</sub> | T13IM | COUT<br>63PS | COUT<br>62PS | CC62P<br>S | COUT<br>61PS | CC61P<br>S | COUT<br>60PS | CC60P<br>S | <sup>1)</sup> X means that the value is undefined and the location is reserved 2) This register is mapped with RMAP (SYSCON0.4)=0 3) This register is mapped with RMAP (SYSCON0.4)=1 Shaded registers are bit-addressable special function registers | F6 <sub>H</sub> | T12M | 00 <sub>H</sub> | MSEL | | | | | | | | |-----------------|------|-----------------|------|-----|-----|-----|------|------|------|------| | | SELL | | 613 | 612 | 611 | 610 | 603 | 602 | 601 | 600 | | F7 <sub>H</sub> | T12M | 00 <sub>H</sub> | _ | _ | _ | _ | MSEL | MSEL | MSEL | MSEL | | | SELH | | | | | | 623 | 622 | 621 | 620 | ## Table 7 Contents of the SFRs, SFRs in numeric order of their addresses | Addr | Reg-<br>ister | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|---------------|-----------------------------------------|-------|-------|-------|-------|-------|-----------|-------|-----------| | F8 <sub>H</sub> | PMCO<br>N2 | XXXX<br>X000 <sub>B</sub> | _ | _ | - | _ | _ | CCUS<br>T | T2ST | ADCS<br>T | | F9 <sub>H</sub> | VERSI<br>ON | 00 <sub>H</sub> | PROT | VER6 | VER5 | VER4 | VER3 | VER2 | VER1 | VER0 | | FA <sub>H</sub> | CC60<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | FB <sub>H</sub> | CC60<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | FC <sub>H</sub> | CC61<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | FD <sub>H</sub> | CC61<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | FE <sub>H</sub> | CC62<br>RL | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | FF <sub>H</sub> | CC62<br>RH | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | <sup>1)</sup> X means that the value is undefined and the location is reserved <sup>2)</sup> This register is mapped with RMAP (SYSCON0.4)=0 <sup>3)</sup> This register is mapped with RMAP (SYSCON0.4)=1 Shaded registers are bit-addressable special function registers ### **Ports** The C868 has two kinds of ports. The first kind is push-pull ports instead of the traditional quasi-bidirectional ports. The ports belonging to this kind is port 1 which is a 5-bit I/O port and port 3 which is an eight-bit I/O port. When configured as inputs, these ports will be high impedance with Schmitt trigger feature. Port 3 is alternate for capture/compare functions whereas, port 1 has alternate functions for some of the pins. The second kind is dedicated ports which are shared by the interrupts, timer 2 inputs, capture/compare hall inputs and analog inputs. #### Timer 0 and 1 Timer 0 and 1 can be used in four operating modes as listed in Table 8: Table 8 Timer 0 and 1 Operating Modes | Mode | Description | TMC | D | System Clock | |------|-------------------------------------------------------------------|-----|----|---------------------------| | | | M1 | MO | | | 0 | 8-bit timer with a divide-by-32 prescaler | 0 | 0 | f <sub>SYS</sub> /(12*32) | | 1 | 16-bit timer | 0 | 1 | f <sub>SYS</sub> /12 | | 2 | 8-bit timer with 8-bit autoreload | 1 | 0 | | | 3 | Timer 0 used as one 8-bit timer and one 8-bit timer timer 1 stops | 1 | 1 | | The register is incremented every machine cycle. Since the machine cycle consist of twelve oscillator periods, the count rate is 1/12th of the system frequency. External inputs INTO and INT1 can be programmed to function as a gate to facilitate pulse width measurements. Figure 14 illustrates the input clock logic. Figure 14 Timer 0 and 1 Input Clock Logic # Timer/Counter 2 with Compare/Capture/Capture Timer 2 is a 16-bit timer/counter with an up/down count feature. It has three operating modes: - 16-bit auto-reload mode (up or down counting) - 16-bit capture mode - Baudrate generator Table 9 Timer/Counter 2 Operating Modes | Mode | T2CON | | T2MOD | T2CON | T2EX | Remarks | System Clock | | | |-----------------------|--------------------|------------|-------|-------|------|--------------|------------------------------------------------|-----------------------------|-------------------------------------------| | | RCLK<br>or<br>TCLK | CP/<br>RL2 | TR2 | DCEN | EXEN | | | Inte-<br>rnal | T2 | | 16-bit<br>Auto- | 0 | 0 | 1 | 0 | 0 | X | reload upon overflow | <i>f</i> <sub>SYS</sub> /12 | $f_{\rm SYS}$ | | reload | 0 | 0 | X | 0 | 1 | $\downarrow$ | reload trigger<br>(falling edge) | | /24 | | | 0 | 0 | 1 | 1 | X | 0 | down counting | | | | | 0 | 0 | 1 | 1 | X | 1 | up counting | | | | 16-bit<br>Capture | 0 | 1 | 1 | X | 0 | X | 16-bit Timer/<br>Counter (only<br>up-counting) | <i>f</i> <sub>SYS</sub> /12 | $\max_{\substack{f_{\mathrm{SYS}}\\/24}}$ | | | 0 | 1 | 1 | X | 1 | | capture<br>T2H,T2L-><br>RC2H,RC2L | | | | Baudrate<br>Generator | 1 | X | 1 | X | 0 | X | no overflow<br>interrupt<br>request(TF2) | f <sub>SYS</sub> /2 | - | | | 1 | X | 1 | X | 1 | <b> </b> | extra external<br>interrupt<br>("Timer 2") | | | | off | X | Х | 0 | Х | Х | Χ | Timer 2 stops | - | - | Note: \ denotes a falling edge ## Serial Interface (UART) The serial port is a full duplex port capable of simultaneous transmit and receive functions. It is also receive-buffered; it can commence reception of a second byte before a previously-received byte has been read from the receive register. The serial port can operate in 3 modes as illustrated in **Table 10**. Table 10 UART Operating Modes | Mode | SCON | | Description | |------|------|-----|---------------------------------------------------------------------------------------| | | SM1 | SM0 | | | 0 | 0 | 0 | Reserved | | 1 | 0 | 1 | 8-bit UART, variable baudrate 10 bits are transmitted (through TxD) or received (RxD) | | 2 | 1 | 0 | 9-bit UART, fixed baudrate 11 bits are transmitted (through TxD) or received (RxD) | | 3 | 1 | 1 | 9-bit UART, variable baudrate Similar to mode 2, except for the variable baudrate. | For clarification, some terms regarding the difference between "baudrate clock" and "baudrate" should be mentioned. The serial interface requires a clock rate which is 16 times the baudrate for internal synchronization. Therefore, the baudrate generators must provide a "baudrate clock" to the serial interface which divides it by 16, thereby resulting in the actual "baudrate". The baudrates in Mode 1 and 3 are determined by the timer overflow rate. These baudrates can be determined by Timer 1 or by Timer 2 or both (one for transmit, the other for receive. Table 11 Serial Interface - Baud Rate Dependencies | Serial Interface | <b>Active Control Bits</b> | | Baud Rate Calculation | | | | |--------------------------------------------|----------------------------|---|--------------------------------------------------------------------------------------------------|--|--|--| | Operating Modes | TCLK/ SMOD<br>RCLK | | | | | | | Mode 1 (8-bit UART)<br>Mode 3 (9-bit UART) | 0 | Х | Controlled by timer 1 overflow: (2 <sup>SMOD</sup> × Timer 1 overflow rate) / 32 | | | | | | 1 | Х | Controlled by baud rate generator (2 <sup>SMOD</sup> × Timer 2 <sup>1)</sup> overflow rate) / 32 | | | | | Mode 2 (9-bit UART) | _ | 0 | f <sub>SYS</sub> / 64 | | | | | | | 1 | f <sub>SYS</sub> / 32 | | | | <sup>1)</sup> Timer 2 functioning as baudrate generator # Capture/Compare Unit (CCU6) The CCU6 provides two independent timers (T12, T13), which can be used for PWM generation, especially for AC-motor control. Additionally, special control modes for block commutation and multi-phase machines are supported. #### **Timer 12 Features** - Three capture/compare channels, each channel can be used either as capture or as compare channel. - Generation of a three-phase PWM supported (six outputs, individual signals for highside and lowside switches) - 16 bit resolution, maximum count frequency = system clock - Dead-time control for each channel to avoid short-circuits in the power stage - Concurrent update of the required T12/13 registers - Center-aligned and edge-aligned PWM can be generated - Single-shot mode supported - Many interrupt request sources - · Hysteresis-like control mode #### Timer 13 Features - One independent compare channel with one output - 16 bit resolution, maximum count frequency = system clock - Can be synchronized to T12 - Interrupt generation at period-match and compare-match - Single-shot mode supported #### **Additional Features** - Block commutation for Brushless DC-drives implemented - Position detection via Hall-sensor pattern - Automatic rotational speed measurement for block commutation - Integrated error handling - Fast emergency stop without CPU load via external signal (CTRAP) - · Control modes for multi-channel AC-drives - Output levels can be selected and adapted to the power stage - Capture/compare unit can be powerdown in normal, idle and slow-down modes The timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined. The timer T13 can work in compare mode only. The multi-channel control unit generates output patterns which can be modulated by T12 and/or T13. The modulation sources can be selected and combined for the signal modulation. Data Sheet 41 V 0.2, 2002-01 #### A/D Converter The C868 includes a high performance / high speed 8-bit A/D-Converter (ADC) with 5 analog input channels. It operates with a successive approximation technique and uses self calibration mechanisms for reduction and compensation of offset and linearity errors. The A/D converter provides the following features: - 5 multiplexed input channels, which can also be used as digital inputs - 8-bit resolution with TUE of +/- 2 LSB8. - Single or continuous conversion mode - Interrupt request generation after each conversion - Using successive approximation conversion technique via a capacitor array - Built-in calibration of offset and linearity errors - Powerdown in normal, idle and slow-down modes The ADC supports two conversion modes - single and continuous conversions. For each mode, there are two ways in which conversion can be started - by software. Writing a '1' to bit field ADST starts conversion on the channel that is specified by ADCH. In single conversion mode, bit field ADM is cleared to '0'. This is the default mode selected after hardware reset. When a conversion is started, the channel specified is sampled. The busy flag ADBSY is set and ADST is cleared. When the conversion is completed, an interrupt request signal is asserted and the 8-bit result is transferred to the result register ADDATH. In continuous conversion mode, bit field ADM is set to '1'. In this mode, the ADC repeatedly converts the channel specified by ADCH. Bit ADST is cleared at the beginning of the first conversion. The busy flag ADBSY is asserted until the last conversion is completed. At the end of each conversion, the interrupt request signal will be asserted. To stop conversion, ADM has to be reset by software. If the channel number ADCH is changed while continuous conversion is in progress, the new channel specified will be sampled in the conversions that follow. A new request to start conversion will be allowed only after the completion of any conversion that is in progress. Data Sheet 42 V 0.2, 2002-01 # Conversion and sample time control The conversion and sample times are programmed via the bit fields ADCTC and ADSTC respectively of the register ADCON1. Bit field ADCTC (conversion time control) selects the internal ADC clock - adc\_clk. Bit field ADSTC (sample time control) selects the sample time. Please note that the clock divider must be selected such that adc\_clk does not exceed 2MHz. The total A/D conversion time is given by: $$t_{ADCC} = 4/f_{SYS} + t_S + 8.5/adc_clk$$ [5] The sample time $t_S$ is configured in periods of the selected internal ADC clock. The table below lists the possible combinations. | ADCTC | Clock<br>Divider<br>(TVC) | ADC Basic Clock adc_clk | ADSTC | Sample Time t <sub>S</sub><br>(Periods of<br>adc_clk, STC) | |--------------|---------------------------|-------------------------|--------------|------------------------------------------------------------| | 00 (default) | 32 | f <sub>SYS</sub> / 32 | 00 (default) | 2 | | 01 | 20 | f <sub>SYS</sub> / 20 | 01 | 4 | | 10 | 16 | f <sub>SYS</sub> / 16 | 10 | 8 | | 11 | 12 | f <sub>SYS</sub> / 12 | 11 | 16 | ### **Interrupt System** The C868 provides 13 interrupt vectors with four priority levels. Nine interrupt requests are generated by the on-chip peripherals (timer 0, timer 1, timer 2, serial channel, A/D converter, and the capture/compare unit with 4 interrupts) and four interrupts may be triggered externally. The wake-up from power-down mode interrupt has a special functionality which allows the software power-down mode to be terminated by a short negative pulse at pins CCPOS0/T2/INT0/AN0 or P1.4/RxD. The 13 interrupt sources are divided into six groups. Each group can be programmed to one of the two interrupt priority levels. Additionally, 4 of these interrupt sources are channeled from 7 Capture/Compare (CCU6) interrupt sources. Figure 15 to Figure 20 give a general overview of the interrupt sources and illustrate the request and control flags. Data Sheet 44 V 0.2, 2002-01 Figure 15 Capture/Compare module interrupt structure Figure 16 Interrupt Structure, Overview Part 1 Figure 17 Interrupt Structure, Overview Part 2 Figure 18 Interrupt Structure, Overview Part 3 Figure 19 Interrupt Structure, Overview Part 4 Figure 20 Interrupt Structure, Overview Part 5 Table 12 Interrupt Source and Vectors | Interrupt Source | Interrupt Vector<br>Address(core<br>connections) | Interrupt Request Flags | |------------------------------|--------------------------------------------------|-------------------------| | External Interrupt 0 | 0003 <sub>H</sub> (EX0) | IE0 | | Timer 0 Overflow | 000B <sub>H</sub> (ET0) | TF0 | | External Interrupt 1 | 0013 <sub>H</sub> (EX1) | IE1 | | Timer 1 Overflow | 001B <sub>H</sub> (ET1) | TF1 | | Serial Channel | 0023 <sub>H</sub> (ES) | RI / TI | | Timer 2 Overflow | 002B <sub>H</sub> (EX5) | TF2 | | A/D Converter | 0033 <sub>H</sub> (EX6) | IADC | | External Interrupt 2 | 003B <sub>H</sub> (EX7) | IEX2 | | External Interrupt 3 | 0043 <sub>H</sub> (EX8) | IEX3 | | | 004B <sub>H</sub> (EX9) | | | | 0053 <sub>H</sub> (EX10) | | | | 005B <sub>H</sub> (EX11) | | | | 0063 <sub>H</sub> (EX12) | | | | 006B <sub>H</sub> (EX13) | | | CAPCOM interrupt node 0 | 0083 <sub>H</sub> (EX14) | INP0 <sup>1)</sup> | | CAPCOM interrupt node 1 | 008B <sub>H</sub> (EX15) | INP1 <sup>1)</sup> | | CAPCOM interrupt node 2 | 0093 <sub>H</sub> (EX16) | INP2 <sup>1)</sup> | | CAPCOM interrupt node3 | 009B <sub>H</sub> (EX17) | INP3 <sup>1)</sup> | | | 00A3 <sub>H</sub> (EX18) | | | | 00AB <sub>H</sub> (EX19) | | | | 00D3 <sub>H</sub> (EX20) | | | | 00DB <sub>H</sub> (EX21) | | | | 00E3 <sub>H</sub> (EX22) | | | Wake-up from power-down mode | 007B <sub>H</sub> | _ | Capture/compare has 10 interrupt sources channeled to the 4 interrupt nodes INP0..3. The 3 capture/compare ports has 3 pairs of interrupt request flags, ICC60R, ICC60F, ICC61R, ICC61F, ICC62R, ICC62F. The other flags are T12OM, T12PM, T13CM, T13PM, TRPF, WHE, CHE. If two or more requests of different priority levels are received simultaneously, the request of the highest priority is serviced first. If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is to be serviced first. Thus, within each priority level there is a second priority structure determined by the polling sequence. This is illustrated in **Table 13** Table 13 Interrupt Source Structure | Interrupt<br>Group | Priority Bits of Interrupt | Interrupt | Source Prio | rity | | Priority | |--------------------|----------------------------|-----------|--------------------|--------------------|-----|----------| | - 1 <b></b> - | Group | High Prio | rity | <b></b> | Low | | | 0 | IP0.0 | EXINT0 | IADC | | | High | | 1 | IP0.1 | TF0 | EXINT2 | | | | | 2 | IP0.2 | EXINT1 | EXINT3 | INP0 <sup>1)</sup> | | - | | 3 | IP0.3 | TF1 | INP1 <sup>1)</sup> | | | | | 4 | IP0.4 | RI + TI | INP2 <sup>1)</sup> | | | j ' | | 5 | IP0.5 | TF2 | INP3 <sup>1)</sup> | | | Low | <sup>1)</sup> Capture/compare has 10 interrupt sources channeled to the 4 interrupt nodes INP0..3. The 3 capture/compare ports has 3 pairs of interrupt request flags, ICC60R, ICC60F, ICC61R, ICC61F, ICC62R, ICC62F. The other flags are T12OM, T12PM, T13CM, T13PM, TRPF, WHE, CHE. Within a column, the topmost interrupt is serviced first, then the second and the third, when available. The interrupt groups are serviced from left to right of the table. A low-priority interrupt can itself be interrupted by a higher-priority interrupt, but not by another interrupt of the same or a lower priority. An interrupt of the highest priority level cannot be interrupted by another interrupt source. #### **Fail Save Mechanisms** The C868 offers enhanced fail save mechanisms, which allow an automatic recovery from software upset or hardware failure: a programmable watchdog timer (WDT), with variable time-out period from 12.8 $\mu$ s to 819.2 $\mu$ s at $f_{SYS}$ = 40 MHz. # **Programmable Watchdog Timer** To protect the system against software failure, the user's program has to clear this watchdog within a previously programmed time period. If the software fails to do this periodical refresh of the watchdog timer, an internal reset will be initiated. The software can be designed so that the watchdog times out if the program does not work properly. It also times out if a software error is based on hardware-related problems. The watchdog timer in the C868 is a 16-bit timer, which is incremented by a count rate of $f_{\rm SYS}/2$ upto $f_{\rm SYS}/128$ . The machine clock of the C868 is divided by a prescaler, a divide-by-two or a divide-by-128 prescaler. The upper 8 bits of the Watchdog Timer can be preset to a user-programmable value via a watchdog service access in order to vary the watchdog expire time. The lower 8 bits are reset on each service access. **Figure 21** shows the block diagram of the watchdog timer unit. Figure 21 Block Diagram of the Programmable Watchdog Timer After a reset, the Watchdog Timer is automatically enabled. If it is disabled, it cannot be enabled again during active mode of the device. If the software fails to clear the watchdog timer an internal reset will be initiated. The reset cause (external reset or reset caused by the watchdog) can be examined by software (status flag WDTR in SCUWDT is set). A refresh of the watchdog timer is done by setting bits WDTRE and WDTRS (in SFR SCUWDT) consecutively. This double instruction sequence has been implemented to increase system security. It must be noted, however, that the watchdog timer is halted during the idle mode and power-down mode of the processor (see section "Power Saving Modes"). It is not possible to use the idle mode in combination with the watchdog timer function. Therefore, even the watchdog timer cannot reset the device when one of the power saving modes has been entered accidentally. The time period for an overflow of the Watchdog Timer is programmable in two ways: - the input frequency to the Watchdog Timer can be selected via bit WDTIN in register WDTCON to be either $f_{SYS}/2$ or $f_{SYS}/128$ . - the reload value WDTREL for the high byte of WDT can be programmed in register WDTCON. The period P<sub>WDT</sub> between servicing the Watchdog Timer and the next overflow can therefore be determined by the following formula: $$P_{WDT} = \frac{2^{(1 + WDTIN^*6)} * (2^{16} - WDTREL * 2^8)}{f_{SYS}}$$ **Table 14** lists the possible ranges for the watchdog time which can be achieved using a certain module clock. Some numbers are rounded to 3 significant digits. Table 14 Watchdog Time Ranges | Reload value | Prescaler for $f_{SYS}$ | | | | | | | | |-----------------|-------------------------|-------------------|---------|----------|----------|---------|--|--| | in WDTREL | 2 (WDTI | 128 (WDTIN = '1') | | | | | | | | | 40 MHz | 20 MHz | 16 MHz | 40 MHz | 20 MHz | 16 MHz | | | | FF <sub>H</sub> | 12.8 µs | 25.6 µs | 32.0 µs | 819.2 µs | 1.64 ms | 2.05 ms | | | | 7F <sub>H</sub> | 1.65 ms | 3.3 ms | 4.13 ms | 105.7 ms | 211.3 ms | 264 ms | | | | 00 <sub>H</sub> | 3.28 ms | 6.55 ms | 8.19 ms | 209.7 ms | 419.4 ms | 524 ms | | | For safety reasons, the user is advised to rewrite WDTCON each time before the Watchdog Timer is serviced. Data Sheet 54 V 0.2, 2002-01 #### **Power Saving Modes** The C868 provides two basic power saving modes, the idle mode and the power down mode. Additionally, a slow down mode is available. This power saving mode reduces the internal clock rate in normal operating mode and it can also be used for further power reduction in idle mode. #### Idle Mode In the idle mode, the oscillator of the C868 continues to run, but the CPU is gated off from the clock signal. However, the interrupt system, the serial port, the A/D converter, the capture/compare unit, and all timers are further provided with the clock. The CPU status is preserved in its entirety: the stack pointer, program counter, program status word, accumulator, and all other registers maintain their data during idle mode. #### Slow Down Mode In some applications, where power consumption and dissipation are critical, the controller might run for a certain time at reduced speed (for example, if the controller is waiting for an input signal). Since in CMOS devices, there is an almost linear dependence of the operating frequency and the power supply current, so, a reduction of the operating frequency results in reduced power consumption. #### Software Power Down Mode In the software power down mode, the on-chip oscillator which operates with the XTAL pins and the PLL are all stopped. Therefore, all functions of the microcontroller are stopped and only the contents of the on-chip RAM, XRAM and the SFR's are maintained. The port pins, which are controlled by their port latches, output the values that are held by their SFR's. The port pins which serve the alternate output functions show the values they had at the end of the last cycle of the instruction which initiated the power down mode. ALE is held at logic low level or high impedance if disabled. In the power down mode of operation, $V_{\rm DDC}$ and $V_{\rm DDP}$ can be reduced to minimize power consumption. It must be ensured, however, that $V_{\rm DDC}$ and $V_{\rm DDP}$ is not reduced before the power down mode is invoked, and that $V_{\rm DDC}$ and $V_{\rm DDP}$ is restored to its normal operating level before the power down mode is terminated. However, $V_{\rm DDC}$ cannot be lower than $V_{\rm DDP}$ by more than 1(tbd) volt. Data Sheet 55 V 0.2, 2002-01 Table 15 Power Saving Modes Overview | Mode | Entering | Leaving by | Remarks | | | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Idle<br>Mode | ORL PCON,#01 <sub>H</sub> | Occurance of any enabled interrupt | CPU clock is stopped;<br>CPU maintains its | | | | | | Hardware Reset | data; peripheral units are active (if enabled) and provided with clock | | | | Slow<br>Down<br>Mode | In normal mode:<br>ORL PCON,#10 <sub>H</sub> | ANL PCON,#0EF <sub>H</sub> or Hardware Reset | Internal clock rate is reduced to a configurable factor of $^{1}/_{2}$ to $^{1}/_{32}$ of the system clock rate | | | | | With idle mode:<br>ORL PCON,#11 <sub>H</sub> | Occurance of any enabled interrupt to exit idle mode and the instruction ANL PCON,#0EF <sub>H</sub> to terminate slow down mode | CPU clock is stopped;<br>CPU maintains all its<br>data;<br>Peripheral units are<br>active (if enabled) and<br>provided with a<br>configurable factor of | | | | | | Hardware Reset | system clock rate | | | | Software | With external wake-up | Hardware Reset | Oscillator is stopped; | | | | Power<br>Down<br>mode | capability from power down<br>enabled<br>ORL PMCON0,#01 <sub>H</sub><br>(to wake-up via pin INT0)<br>or<br>ORL PMCON0,#03 <sub>H</sub><br>(to wake-up via pin RxD)<br>ORL PCON,#02 <sub>H</sub> | When INTO or RxD goes low for at least 10 µs (latch phase). But it is desired that the corresponding pin must be held at high level during the power down mode entry and up to the wake-up. | Contents of on-chip<br>RAM and SFR's are<br>maintained | | | | | With external wake-up capability from power down disabled ORL PCON,#02 <sub>H</sub> | Hardware Reset | | | | # **Device Specifications** #### **Absolute Maximum Ratings** # **Absolute Maximum Rating Parameters** | Parameter | Symbol | Limi | t Values | Unit | Notes | |-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----------------------|------|-------| | | | min. | max. | | | | Ambient temperature under bias | $T_{A}$ | -40 | 110 | °C | - | | Storage temperature | $T_{STG}$ | -65 | 150 | °C | - | | $\begin{tabular}{ll} \hline & Voltage on $V_{\rm DDP}$ pins with respect to ground ($V_{\rm SSP}$) \\ \hline \end{tabular}$ | $V_{DDP}$ | -0.3 | 4.0 | V | - | | $\begin{tabular}{ll} \hline & Voltage on $V_{\rm DDC}$ pins with respect} \\ & to ground ($V_{\rm SSC}$) \\ \hline \end{tabular}$ | $V_{DDC}$ | -0.3 | tbd | V | - | | Voltage on $V_{AREF}$ pins with respect to ground ( $V_{AGND}$ ) | $V_{AREF}$ | -0.5 | $V_{ m DDC}$ +tbd | V | - | | Voltage on any pin except int/ analog and XTAL with respect to ground $(V_{\rm SSP})$ | $V_{IN}$ | -0.5 | V <sub>DDP</sub> +0.5 | V | - | | Voltage on any int/analog pin with respect to ground $(V_{\rm SSP})$ | $V_{IN1}$ | -0.5 | $V_{ m DDC}$ +tbd | V | - | | Voltage on XTAL pins with respect to ground $(V_{\rm SSC})$ | $V_{IN2}$ | -0.5 | V <sub>DDC</sub> +0.5 | V | - | | Input current on any pin during overload condition | I <sub>IN</sub> | -36.9 | 14.0 | mA | - | | Absolute sum of all input currents during overload condition | $\Sigma I_{IN}$ | - | 43 | mA | - | | Power dissipation | $P_{DISS}$ | - | tbd | W | - | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions ( $V_{IN}$ > $V_{DDP}$ or $V_{IN}$ < $V_{SSP}$ , $V_{IN2}$ > $V_{DDC}$ or $V_{IN2}$ < $V_{SSC}$ ) the voltage on $V_{DDP}$ and $V_{DDC}$ pins with respect to ground ( $V_{SSP}$ , $V_{SSC}$ ) must not exceed the values defined by the absolute maximum ratings. ### **Operating Conditions** The following operating conditions must not be exceeded in order to ensure correct operation of the C868. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed. # **Operating Condition Parameters** | Parameter | Symbol | Limit | Values | Unit | Notes | | |--------------------------|----------------------------|------------------------|---------------------------------------|------|--------------------------------------------|--| | | | min. | max. | | | | | Digital supply voltage | $V_{DDP}$ | 3.0 | 3.6 | V | Active mode, $f_{SYSmax} = 40 \text{ MHz}$ | | | | | tbd <sup>1)</sup> | $V_{\mathrm{DDC}}$ +tbd <sup>2)</sup> | V | PowerDown mode | | | Digital supply voltage | $V_{DDC}$ | 2.125 | 2.75 | V | Active mode, $f_{SYSmax} = 40 \text{ MHz}$ | | | | | tbd <sup>2)</sup> 2.75 | | V | PowerDown mode | | | Digital ground voltages | $V_{\rm SSC}, V_{\rm SSP}$ | | 0 | V | - | | | Overload current | $I_{OV}$ | - | ±10 | mA | Per pin 3) 4) | | | Ambient temperature | $T_{A}$ | 0 | 70 | °C | SAB-C868 | | | | | -40 | 85 | °C | SAF-C868 | | | Analog reference voltage | $V_{AREF}$ | tbd | V <sub>DDP</sub> + 0.1 | V | - | | | Analog ground voltage | $V_{AGND}$ | V <sub>SSP</sub> - 0.1 | V <sub>SSP</sub> + 0.1 | V | - | | | Analog input voltage | $V_{AIN}$ | $V_{AGND}$ | $V_{AREF}$ | V | - | | | External Clock | $f_{OSC}$ | 6.67 | 10.67 | MHz | - | | #### Notes: Proper operation is not guaranteed if overload conditions occur on functional pins line XTAL1 etc. <sup>1)</sup> Oscillator or external clock disabled. Output voltages and output currents will be reduced when $V_{\rm DDP}$ leaves the range defined for active mode. <sup>&</sup>lt;sup>3)</sup> Overload conditions occur if the standard operatings conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e. $V_{\text{OV}} > V_{\text{DDP}} + 0.5 \text{V}$ or $V_{\text{OV}} < V_{\text{SSP}} - 0.5 \text{V}$ ). The absolute sum of input overload currents on all pins may not exceed 43 mA. The supply voltage must remain within the specified limits. <sup>4)</sup> Not 100% tested, guaranteed by design characterization. #### **DC Characteristics** (Operating Conditions apply) | Parameter | Symbol | Limit | Values | Unit | Test | |-----------------------------------------------|------------------|-------|-----------------------|------|-----------------------------------------------------| | | | min. | max. | | Condition | | Input low voltages | | | | | _1) | | all except XTAL2, int/analog | $V_{ILO}$ | -0.5 | 1.16 | V | | | int/analog | $V_{IL1}$ | -0.5 | 1.00 | V | | | XTAL2 | $V_{IL2}$ | -0.5 | tbd | V | | | Input high voltages | | | | | _ | | all except XTAL2, int/analog | $V_{IH0}$ | 1.85 | V <sub>DDP</sub> +0.5 | V | | | int/analog | $V_{IH1}$ | 1.54 | V <sub>DDP</sub> +0.5 | | | | XTAL2 | $V_{IH2}$ | tbd | V <sub>DDC</sub> +0.5 | V | | | Output low voltage | $V_{OL}$ | _ | 0.4 | V | I <sub>OL</sub> =9.8mA | | Output high voltage | $V_{OH}$ | 2.4 | _ | V | I <sub>OH</sub> =18mA | | Input leakage current (all except int/analog) | $I_{LIO}$ | tbd | tbd | uA | 0.4 <v<sub>IN<v<sub>DDP</v<sub></v<sub> | | Input leakage current (int/analog) | I <sub>LI1</sub> | tbd | tbd | uA | 0.4 <v<sub>IN<v<sub>DDP</v<sub></v<sub> | | Input low current (XTAL2) | $I_{LI2}$ | tbd | tbd | V | V <sub>IN</sub> =0.4 | | Pin capacitance | $C_{IO}$ | - | 10 | pF | $f_{\rm C}$ = 1MHz<br>$T_{\rm A}$ = 25 $^{\rm 0}$ C | | Overload current | $I_{OV}$ | - | ±5 | mA | Per pin 3) 4) | #### Note: - 1) Interrupt/analog pins are input only and has CMOS characteristics whereas the other I/O pins have TTL characteristics. - <sup>2)</sup> The leakage current of interrupt/analog pins depends on the leakage current of the CMOS pad for the digital functions and the analog pad. - <sup>3)</sup> Overload conditions occur if the standard operatings conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e. $V_{\text{OV}} > V_{\text{DDP}} + 0.5 \text{V}$ or $V_{\text{OV}} < V_{\text{SSP}} 0.5 \text{V}$ ). The absolute sum of input overload currents on all pins may not exceed 43 mA. The supply voltage must remain within the specified limits. Proper operation is not guaranteed if overload conditions occur on functional pins line XTAL1 etc. <sup>4)</sup> Not 100% tested, guaranteed by design characterization. # **Power Supply Current** | Parameter | | | Symbol | Limit ' | Values | Unit | Test Condition | | |------------------------|---------|-------------------------|--------------------|--------------------|--------|------|------------------------------------------------------------------|--| | | | | typ. <sup>1)</sup> | max. <sup>2)</sup> | | | | | | Active | C868-1S | 40 | $I_{DDC}$ | tbd | tbd | mA | 4) | | | mode | | MHz <sup>3)</sup> | $I_{DDP}$ | tbd | tbd | mA | | | | | C868-1R | 40 | $I_{DDC}$ | tbd | tbd | mA | | | | | | MHz <sup>3)</sup> | $I_{DDP}$ | tbd | tbd | mA | | | | ldle mode | C868-1S | 40 | $I_{DDC}$ | tbd | tbd | mA | 5) | | | | | MHz <sup>3)</sup> | $I_{DDP}$ | tbd | tbd | mA | | | | | C868-1R | 40 | $I_{DDC}$ | tbd | tbd | mA | | | | | | MHz <sup>3)</sup> | $I_{DDP}$ | tbd | tbd | mA | | | | Active | C868-1S | 40<br>MHz <sup>3)</sup> | $I_{DDC}$ | tbd | tbd | mA | 6) | | | mode with<br>slow-down | | | $I_{DDP}$ | tbd | tbd | mA | | | | enabled | C868-1R | 40<br>MHz <sup>3)</sup> | $I_{DDC}$ | tbd | tbd | mA | | | | | | | $I_{DDP}$ | tbd | tbd | mA | | | | ldle mode | C868-1S | 40<br>MHz <sup>3)</sup> | $I_{DDC}$ | tbd | tbd | mA | 7) | | | with slow-<br>down | | | $I_{DDP}$ | tbd | tbd | mA | | | | enabled | C868-1R | 40 | $I_{DDC}$ | tbd | tbd | mA | | | | | | MHz <sup>3)</sup> | $I_{DDP}$ | tbd | tbd | mA | | | | Power- | C868-1S | | $I_{PDC1}$ | tbd | tbd | uA | V <sub>DDC</sub> =tbd2.75V <sup>t</sup><br>V <sub>DDP</sub> =tbd | | | down mode | | | $I_{PDP1}$ | tbd | tbd | uA | | | | | C868-1R | | $I_{PDC2}$ | tbd | tbd | uA | V <sub>DDC</sub> =1.5V <sup>8)</sup> | | | | | | $I_{PDP2}$ | tbd | tbd | uA | V <sub>DDP</sub> =1.5V | | #### Note: <sup>&</sup>lt;sup>1)</sup> The typical $I_{\rm DDP}$ and $I_{\rm DDC}$ values are periodically measured at $T_{\rm A}$ = + 25 °C but not 100% tested. The maximum $I_{\rm DDP}$ and $I_{\rm DDC}$ values are measured under worst case conditions ( $T_{\rm A}$ = 0 °C or – 40 °C and $V_{\rm DDP}$ = 3.6 V, $V_{\rm DDC}$ = 2.75 V). <sup>3)</sup> System clock, set by using external clock of 10.67MHz and setting KDIV in CMCON to 010 (factor of 4) - 4) I<sub>DDC</sub> and I<sub>DDP</sub> (active mode) is measured with: - XTAL2 driven with $t_{\rm R}$ , $t_{\rm F}$ = 5 ns, $V_{\rm IL1}$ , $V_{\rm IL2}$ = $V_{\rm SSP}$ + 0.5 V, $V_{\rm IH1}$ , $V_{\rm IH2}$ = $V_{\rm DDP}$ 0.5 V; XTAL1 = N.C.; RESET = $V_{\rm DDP}$ ; all other pins are disconnected. $?I_{\rm DDC}$ would be slightly higher if the crystal oscillator is used (approx. 1 mA). - $I_{DDC}$ and $I_{DDP}$ (idle mode) is measured with all output pins disconnected and with all peripheral disabled: XTAL2 driven with $t_R$ , $t_F = 5$ ns, $V_{IL1}$ , $V_{IL2} = V_{SSP} + 0.5$ V, $V_{IH1}$ , $V_{IH2} = V_{DDP} - 0.5$ V; XTAL1 = N.C.; RESET = $V_{DDP}$ ; all other pins are disconnected. - $I_{DDC}$ and $I_{DDP}$ (active mode with slow down mode) is measured with all output pins disconnected: XTAL2 driven with $t_R$ , $t_F = 5$ ns, $V_{IL1}$ , $V_{IL2} = V_{SSP} + 0.5$ V, $V_{IH1}$ , $V_{IH2} = V_{DDP} - 0.5$ V; XTAL1 = N.C.; $RESET = V_{DDP}$ ; all other pins are disconnected; the microcontroller is put into slow-down mode by software with the slow-down clock set to 1/32 of system clock. - 7) I<sub>PDC1</sub> and I<sub>PDP1</sub> (idle mode with slow down mode) is measured with all output pins disconnected and with all peripheral disabled: - <u>XTAL2</u> driven with $t_{\rm R}$ , $t_{\rm F}$ = 5 ns, $V_{\rm IL1}$ , $V_{\rm IL2}$ = $V_{\rm SSP}$ + 0.5 V, $V_{\rm IH1}$ , $V_{\rm IH2}$ = $V_{\rm DDP}$ 0.5 V; XTAL1 = N.C.; RESET = $V_{\rm DDP}$ ; all other pins are disconnected; the microcontroller is put into slow-down mode by software with the slow-down clock set to 1/32 of system clock. - 8) I<sub>PDC2</sub> and I<sub>PDP2</sub> (power-down mode) is measured under the following conditions: RESET = V<sub>DDP</sub>; XTAL2 = V<sub>SSC</sub>; XTAL1 = N.C.; V<sub>AGND</sub>= V<sub>SSP</sub>; V<sub>AREF</sub>= V<sub>DDP</sub>; all other pins are disconnected; ALE output disabled. Data Sheet 61 V 0.2, 2002-01 # **Power Supply Current Calculation Formulae** | Parameter | | Symbol | Formula | | |----------------------|---------|-----------------------------------------|------------|--| | Active mode | C868-1S | $I_{DDC\mathit{typ}}$ | tbd<br>tbd | | | | C868-1R | $I_{\text{DDC}max}$ | tbd | | | | C000-1K | $I_{\text{DDC}typ}$ $I_{\text{DDC}max}$ | tbd | | | Idle mode | C868-1S | $I_{DDC\mathit{typ}}$ | tbd | | | | | $I_{DDCmax}$ | tbd | | | | C868-1R | $I_{DDC\mathit{typ}}$ | tbd | | | | | $I_{DDCmax}$ | tbd | | | Active mode with | C868-1S | $I_{DDC\mathit{typ}}$ | tbd | | | slow-down enabled | | $I_{DDCmax}$ | tbd | | | | C868-1R | $I_{DDC\mathit{typ}}$ | tbd | | | | | $I_{DDCmax}$ | tbd | | | Idle mode with slow- | C868-1S | $I_{DDC\mathit{typ}}$ | tbd | | | down enabled | | $I_{DDCmax}$ | tbd | | | | C868-1R | $I_{DDC\mathit{typ}}$ | tbd | | | | | $I_{DDCmax}$ | tbd | | # A/D Converter Characteristics (Operating Condition Parameters) | Parameter | Symbol | Limits | | Unit | <b>Test Condition</b> | |-------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------| | | | min | max | | | | Analog input voltage | $V_{AIN}$ | $V_{AGND}$ | $V_{AREF}$ | V | 1) | | Sample time | $t_S$ | 64* <i>t</i> <sub>SYS</sub><br>40* <i>t</i> <sub>SYS</sub><br>32* <i>t</i> <sub>SYS</sub><br>24* <i>t</i> <sub>SYS</sub> | 512* <i>t</i> <sub>SYS</sub><br>320* <i>t</i> <sub>SYS</sub><br>256* <i>t</i> <sub>SYS</sub><br>192* <i>t</i> <sub>SYS</sub> | ns | Prescaler/32<br>Prescaler/20<br>Prescaler/16<br>Prescaler/12 | | Conversion cycle time | $t_{ADCC}$ | $340*t_{SYS}$ $214*t_{SYS}$ $172*t_{SYS}$ $130*t_{SYS}$ | 788* <i>t</i> <sub>SYS</sub><br>494* <i>t</i> <sub>SYS</sub><br>396* <i>t</i> <sub>SYS</sub><br>298* <i>t</i> <sub>SYS</sub> | ns | Prescaler/32<br>Prescaler/20<br>Prescaler/16<br>Prescaler/12 | | Total unadjusted error | $T_{UE}$ | _ | ±2 | LSB | $V_{AGND} \le V_{AIN} \le V_{AREF}^{2}$ | | Internal resistance of reference voltage source | $R_{AREF}$ | _ | _ | kΩ | 3)5) | | Internal resistance of analog source | $R_{ASRC}$ | _ | _ | kΩ | 4)5) | | ADC input capacitance | $C_{AIN}$ | _ | 50 | pF | 5) | #### Note: - 3) During the conversion the ADC's capacitance must be repeatedly charged or discharged. The internal resistance of the reference source must allow the capacitance to reach their final voltage level within the indicated time. The maximum internal resistance results from the programmed conversion timing. - During the sample time the input capacitance C<sub>AIN</sub> must be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach their final voltage level within t<sub>S</sub>. After the end of the sample time t<sub>S</sub>, changes of the analog input voltage have no effect on the conversion result. - 5) Not 100% tested, but guaranteed by design characterization. Data Sheet 63 V 0.2, 2002-01 $<sup>^{1)}</sup>$ $V_{\text{AIN}}$ may exceed $V_{AGND}$ or $V_{AREF}$ up to the maximum ratings. However, the conversion result in these cases will be $00_{\text{H}}$ or FF<sub>H</sub>, respectively. <sup>&</sup>lt;sup>2)</sup> $T_{\text{UE}}$ (max.) is tested at $-40 \le T_{\text{A}} \le 85$ °C; $V_{\text{DD}} \le 3.6$ V; $V_{\text{AREF}} \le V_{\text{DDP}} + 0.1$ V and $V_{\text{SSP}} \le V_{\text{AGND}}$ . It is guaranteed by design characterization for all other voltages within the defined voltage range. ### **Clock calculation table for ADC** | TVC | | 32 | | | | 20 | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----------| | STC | 2 | 4 | 8 | 16 | 2 | 4 | 8 | 16 | $t_{ADC}$ | | t <sub>ADCC</sub> | 340 | 404 | 532 | 788 | 214 | 254 | 334 | 494 | $t_{SYS}$ | | ts | 64 | 128 | 256 | 512 | 40 | 80 | 160 | 320 | $t_{SYS}$ | | TVC | | 16 | | | | 12 | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----------| | STC | 2 | 4 | 8 | 16 | 2 | 4 | 8 | 16 | $t_{ADC}$ | | t <sub>ADCC</sub> | 172 | 204 | 268 | 396 | 130 | 154 | 202 | 298 | $t_{SYS}$ | | t <sub>S</sub> | 32 | 64 | 128 | 256 | 24 | 48 | 96 | 192 | $t_{SYS}$ | TVC is the clock divider specified by bit fields ADCTC. STC is the sample time control specified by bit fields ADSTC. $t_{ADC}$ is $t_{SYS}^*$ TVC. $t_{ADC\,min}$ = 500ns. # **AC Characteristics** # (Operating Condition Apply) # **External Clock Drive Characteristics** | Parameter | Symbol | Lin | Unit | | |--------------------|-----------|------------------|------|----| | | | Variak<br>6.67 t | | | | | | min | max | | | Oscillating period | $t_{OSC}$ | 93.75 | 150 | ns | | High time | $t_1$ | 46.875 | 75 | ns | | Low time | $t_2$ | 46.875 | 75 | ns | | Rise time | $t_R$ | - | 10 | ns | | Fall time | $t_F$ | - | 10 | ns | # **ALE Characteristics** | Parameter | Symbol | Lin | Unit | | |-----------------|-----------|-----------------------|------|----| | | | System freq :<br>Duty | | | | | | min | max | | | ALE pulse width | $t_{AWD}$ | 50 | 320 | ns | | ALE period | $t_{ACY}$ | 150 | 960 | ns | Figure 22 External Clock Drive on XTAL2 Figure 23 ALE Characteristic # **Package Outlines** Figure 24 DSO-28-1 Package Outlines Figure 25 TSSOP-38-1 Package Outlines # Infineon goes for Business Excellence "Business excellence means intelligent approaches and clearly defined processes, which are both constantly under review and ultimately lead to good operating results. Better operating results and business excellence mean less idleness and wastefulness for all of us, more professional success, more accurate information, a better overview and, thereby, less frustration and more satisfaction." Dr. Ulrich Schumacher http://www.infineon.com