# **QUAD POWER FAULT MONITOR** ## **DESCRIPTION** The SG1548 is an integrated circuit capable of monitoring up to four positive DC supply voltages simultaneously for overvoltage and undervoltage fault conditions. An on-chip inverting op amp also allows monitoring one negative DC voltage. The fault tolerance window is accurately programmable from ±5% to ±40% using a simple divider network on the 2.5V reference. A single external capacitor sets the fault indication delay, eliminating false outputs due to switching noise, logic transition current spikes, and short-term AC line interruptions. An additional comparator referenced to 2.5V allows the AC line to be monitored for undervoltage conditions or for generation of a line The comparator can also be used for programmable undervoltage lockout in a switching power supply. Uncommitted collector and emitter outputs permit both inverting and non-inverting operation. External availability of the precision 2.5V reference and open-collector logic outputs permit expansion to monitor additional voltage using available open-collector quad comparators. #### **FEATURES** - . Monitors four DC voltages and the AC line - Precision 2.5V ±1% low-drift reference - Fault tolerance adjustable from ±5% to ±40% - ±3% trip threshold tolerance over temperature - Separate 10mA, 40V overvoltage, undervoltage and AC line fault outputs - Fault delay programmable with a single capacitor - 30mV comparator hysteresis to prevent oscillations - On-chip inverting op amp for negative voltage - . Open-collector output logic or expandability - Operation from 4.5V to 40V supply #### **HIGH RELIABILITY FEATURES - SG1548** - ♦ Available to MIL-STD-883 - ♦ LMI level "S" processing available #### **BLOCK DIAGRAM** SG3548 ......0°C to 70°C Note 3. Limited by inverter amplifier positive swing at -55°C. | ABSOLUTE MAXIMUM RATINGS (Note 1) | | |-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Supply Voltage (+ $V_{IN}$ ) | Inverting Op Amp Output Current | | Sense Input Voltage Range0.3V to 6.0V | Hermetic (J, L Packages)150°C | | Fault Output Sink Current | Plastic (N, DW Packages) | | Line Sense Input Current±1mA | Storage Temperature Range65°C to 150°C | | Inverting Op Amp Input Current5mA | Lead Temperature | | Note 1. Values beyond which damage may occur. | | | THERMAL DATA | | | J Package: | | | Thermal Resistance-Junction to Case, θ <sub>JC</sub> | Note A. Junction Temperature Calculation: $T_J = T_A + (P_D \times \theta_{JA})$ . | | Thermal Resistance-Junction to Ambient, $\theta_{JA}$ | Note B. The above numbers for $\theta_{JC}$ are maximums for the limiting thermal resistance of the package in a standard mount- | | N Package: Thermal Resistance-Junction to Case, $\theta_{JC}$ | ing configuration. The $\theta_{IA}$ numbers are meant to be | | Thermal Resistance-Junction to Ambient, $\theta_{1a}$ | guidelines for the thermal performance of the device/pc- | | DW Package: | board system. All of the above assume no ambient | | Thermal Resistance-Junction to Case, θ <sub>JC</sub> | airflow. | | Thermal Resistance-Junction to Ambient, $\theta_{JA}$ 95°C/W | | | L Package: | | | Thermal Resistance-Junction to Case, $\theta_{JC}$ | | | Thermal Resistance-Junction to Ambient, θ <sub>JA</sub> 120°C/W | | | RECOMMENDED OPERATING CONDITIONS (Note 2) | | | Supply Voltage Range | Line Sense Output Current Range 0 to 10mA | | ±25% Maximum Fault Window (Note 3) 4.5V to 35V | Voltage Reference Output Current 0 to 10mA | | ±40% Maximum Fault Window 5.0V to 35V | Operating Ambient Temperature Range | | Lower Threshold Input Range 1.5V to 2.45V | SG154855°C to 125°C | | Fault Tolerance Window Range ±5% to ±40% | SG254825°C to 85°C | ## **ELECTRICAL CHARACTERISTICS** Note 2. Range over which the device is functional. Fault Output Sink Current Range ...... 0 to 10mA (Unless otherwise specified, these specifications apply over the operating ambient temperatures for SG1548 with -55°C $\leq$ T<sub>A</sub> $\leq$ 125°C, SG2548 with -25°C $\leq$ T<sub>A</sub> $\leq$ 85°C, SG3548 with 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, and +V<sub>IN</sub> = 15V. Low duty cycle pulse testing techniques are used which maintains junction and case temperatures equal to the ambient temperature.) | Parameter | Test Conditions | SG | SG1548/2548 | | | SG3548 | | | |--------------------------------|----------------------------------------------------|-------|-------------|-------|-------|--------|-------|-------| | Farameter | rest Conditions | | Тур. | Max. | Min. | Тур. | Max. | Units | | Supply Section | | | | | | | | | | Supply Current | $+V_{IN} = 40V$ | | 4.8 | 10 | | 4.8 | 10 | mA | | Reference Section (Note 4) | | | | | | | | | | Output Voltage | T <sub>1</sub> = 25°C | 2.475 | 2.500 | 2.525 | 2.475 | 2.500 | 2.525 | V | | | Over Temperature | 2.450 | | 2.550 | 2.450 | | 2.550 | V | | Line Regulation | $+V_{IN} = 4.5V \text{ to } 35V$ | | 1 | 5 | | 1 | 5 | mV | | Load Regulation | I <sub>1</sub> = 0 to 10mA | | 3 | 10 | | 3 | 10 | mV | | Short Circuit Current | $V_{REF} = 0V$ | 10 | 25 | 50 | 10 | 25 | 50 | mA | | Fault Window Generator Section | | | | | | | | | | Input Bias Current | $V_{PIN 1} = 1.5V \text{ to } 2.45V$ | | -0.4 | -2.0 | | -0.4 | -2.0 | μΑ | | DC Sense Inputs Section | | • | | | | | | | | Overvoltage Threshold | $V_{PIN 1} = 0.95 \times V_{REF}$ | 2.547 | 2.625 | 2.704 | 2.547 | 2.625 | 2.704 | V | | | $V_{PIN 1} = 0.60 \text{ x } V_{REF}$ | 3.396 | 3.500 | 3.606 | 3.396 | 3.500 | 3.606 | V | | Undervoltage Threshold | $V_{PIN 1} = 0.95 \times V_{REF}$ | 2.304 | 2.375 | 2.447 | 2.304 | 2.375 | 2.447 | V | | | $V_{PIN.1} = 0.60 \text{ x } V_{REF}$ | 1.455 | 1.500 | 1.545 | 1.455 | 1.500 | 1.545 | V | | Input Bias Current | $V_{\text{SENSE}} = 1.5 \text{V to } 3.5 \text{V}$ | | ±0.6 | ±2.0 | | ±0.6 | ±2.0 | μΑ | | Threshold Supply Rejection | $+V_{IN} = 4.5V \text{ to } 35V$ | 60 | 100 | | 60 | 100 | | dB | Note 4. $I_L = 0mA$ ## **ELECTRICAL CHARACTERISTICS** (continued) | Donomoton | Tank Oan distant | SG | SG1548/2548 | | | SG3548 | | | |----------------------------------|----------------------------------|-------|-------------|-------|-------|--------|-------|-------| | Parameter | Test Conditions | | Тур. | Max. | Min. | Тур. | Max. | Units | | Fault Delay Section | | • | | • | | | | • | | Comparator Threshold | | 1.200 | 1.250 | 1.300 | 1.200 | 1.250 | 1.300 | V | | Comparator Hysteresis | | | 25 | | | 25 | | mV | | Delay Charging Current | $V_{PIN8} = 0V$ | 32.5 | 50 | 67.5 | 32.5 | 50 | 67.5 | μΑ | | On Saturation Voltage | $I_{\text{DIN 8}} = 0\text{mA}$ | | 0.1 | 0.2 | | 0.1 | 0.2 | V | | OFF Clamp Voltage | $I_{PIN 8} = 0mA$ | | +3.2 | +3.6 | | +3.2 | +3.6 | V | | Inverting Op Amp Section (Note | | • | | | | | | • | | Input Offset Voltage | | | 2 | 15 | | 2 | 15 | mV | | Input Bias Current | | | -0.3 | -1.0 | | -0.3 | -1.0 | μΑ | | Output High Voltage | I <sub>SOURCE</sub> = 5mA | 3.2 | 3.5 | | 3.2 | 3.5 | | V | | Output Low Voltage | I <sub>SINK</sub> = 5mA | | 1.0 | 1.9 | | 1.0 | 1.9 | V | | Large Signal Voltage Gain | R <sub>L</sub> = 10K | 72 | 100 | | 72 | 100 | | dB | | Output Source Current | | 5 | 15 | 25 | 5 | 15 | 25 | mΑ | | Power Supply Rejection Ratio | $+V_{IN} = 4.5V \text{ to } 35V$ | 72 | 100 | | 72 | 100 | | dB | | AC Line Sense Section | | • | | | | | | • | | Comparator Threshold | V <sub>PIN 5</sub> = Low to High | 2.440 | 2.500 | 2.560 | 2.440 | V | | | | Comparator Hysteresis | FINS | | 25 | | | 25 | | mV | | Input Bias Current | $V_{PIN 5} = 2.5V$ | | 1 | 2 | | 1 | 2 | μΑ | | Collector Leakage Current | $V_{CE} = 40V$ | | 1 | 10 | | 1 | 10 | μΑ | | Collector Saturation Voltage | $I_c = 10 \text{mA}$ | | 0.2 | 0.5 | | 0.2 | 0.5 | V | | Emitter Output Voltage | $I_{\rm E} = 10 \text{mA}$ | 12 | 13 | | 12 | 13 | | V | | Diode Clamp Voltage | $I_{\text{DIN 5}} = 1\text{mA}$ | 6.0 | | 7.5 | 6.0 | | 7.5 | V | | | $I_{PIN 5} = -1 \text{mA}$ | -0.3 | | -1.0 | -0.3 | | -1.0 | V | | Fault Logic Outputs (Each output | ut) | | | | | | | | | Collector Leakage Current | $V_C = 40V$ | | 1 | 10 | | 1 | 10 | μΑ | | Collector Saturation Voltage | $I_c = 10 \text{mA}$ | | 0.2 | 0.5 | | 0.2 | 0.5 | V | Note 5. $+V_{IN} = 4.5V$ . ### **APPLICATION INFORMATION** ## SETTING THE FAULT TOLERANCE WINDOW The fault tolerance window is set by applying a voltage less than the $\pm 2.50 V$ reference to the Lower Threshold input (Pin 1). The voltage is obtained by a resistor divider from the reference (Pin 3) to ground. If $\pm 5\%$ tolerance is desired, then 95% of the reference ( $\pm 2.375 V$ ) is applied to Pin 1. If $\pm 40\%$ is wanted, then 60% of the reference ( $\pm 1.50 V$ ) is applied. In the example on the back page, the tolerance is $\pm 5\%$ . The nominal overvoltage and undervoltage thresholds are centered about the reference at $\pm 2.625 V$ and $\pm 2.375 V$ ( $\pm 2.500 V$ $\pm 0.125 V$ ). # SCALING THE MONITORED SUPPLY VOLTAGES Each positive voltage to be monitored is divided down to $\pm 2.50$ V with a resistor network and connected to one of the Sense inputs. Unused Sense inputs should be connected to the reference. This will not increase the bias current. A variation of the monitored voltages out of the programmed tolerance range will cause the appropriate overvoltage or undervoltage fault output to switch LOW. The effective tolerance on any input may be broadened with an additional resistor to the voltage reference. The example on the back page shows a $\pm 10\%$ tolerance on the $\pm 5\%$ tolerance. The procedure for calculating the resistor value is found in the SG1548 Application Note. ## **MONITORING A NEGATIVE VOLTAGE** A negative voltage can be converted to a positive one and simultaneously scaled to +2.50V by using the internal operational amplifier as an inverter. Only an input resistor and feedback resistor are required. ## **SETTING THE FAULT DELAY** A single capacitor at the Delay pin sets the time an out-of-tolerance fault must persist before a fault is actually declared. This feature allows switching noise on the supplies to be rejected. The delay time is given by: Delay = $25\text{ms}/\mu\text{F}$ . ### **AC LINE MONITORING** The AC line voltage can be monitored for single-cycle dropouts with the few components shown in the example. A half-wave rectifier charges the capacitor on positive line cycles. After the positive peak and during the negative line cycle the capacitor discharges from a fixed voltage controlled by the internal Zener diode. If a positive cycle is missing, the capacitor discharges to below the +2.5V trip point of the comparator, causing the output transistor to turn on. ## **APPLICATION EXAMPLE** In this example, the SG1548 simultaneously monitors four DC voltages: +5V, +24V, and $\pm15V$ . Three different fault tolerances are programmed: $\pm5\%$ on the two 15V supplies, $\pm10\%$ on the +5V supply, and $\pm20\%$ on the +24V supply. The $5\mu$ F delay capacitor provides 125 milliseconds of fault delay. # CONNECTION DIAGRAMS & ORDERING INFORMATION (See Notes Below) | Package | Part No. | Ambient<br>Temperature Range | Connection Diagram | |-------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 16-PIN CERAMIC DIP J - PACKAGE 16-PIN PLASTIC DIP | SG1548J/883B<br>SG1548J<br>SG2548J<br>SG3548J | -55°C to 125°C<br>-55°C to 125°C<br>-25°C to 85°C<br>0°C to 70°C | LOWER THRESHOLD | | N - PACKAGE | SG3548N | 0°C to 70°C | | | 16-PIN WIDE BODY<br>PLASTIC S.O.I.C.<br>DW - PACKAGE | SG2548DW<br>SG3548DW | -25°C to 85°C<br>0°C to 70°C | LOWER THRESHOLD | | 20-PIN CERAMIC (LCC)<br>LEADLESS CHIP CARRIER<br>L- PACKAGE | SG1548L/883B<br>SG1548L | -55°C to 125°C<br>-55°C to 125°C | 1. N.C. 2. LOWER THRESHOLD 3. GROUND 4. V <sub>REF</sub> 5. +V <sub>N</sub> 6. N.C. 7. LINE SENSE 9. COLLECTOR OUTPUT 10. DELAY 9 10 11 12 13 | Note 1. Contact factory for JAN and DESC product availability. 2. All parts are viewed from the top.