# **CMOS DC/DC CONVERTER** #### **■** DESCRIPTION The SCI7654 is a high-efficiency low-power consumption charge pump-style DC/DC converter and voltage regulator which uses a CMOS process. The charge pump-type DC/DC converter can generate an output voltage of 4 times (or 3 times or 2 times) the input voltage in the negative direction using 4 (or 3 or 2) external capacitors. The voltage regulator is able to regulate the voltage output generated by the DC/DC converter at a selectable voltage using 2 external resistors. The regulated output of the voltage regulator can also be equipped with the negative temperature gradient characteristics required by liquid crystal panels. The outputs of the SCI 7654 can be powered down by an external signal, thereby reducing wasted power during temporary system shutdowns, etc., making it an ideal power source for battery-operated portable devices and LCD panels. | FEATURES | | |-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | DC converter (negative-direction 4X/3X/2X) | | | Equipped with a voltage regulator (voltage-regulated o | utput circuit) | | High voltage conversion efficiency | 95% | | Low consumption current1 | 50 μA (VIN =-5.0 V when using 4X voltage step-up) | | High output capability | 20 mA | | Input voltage | | | DC/DC converter output voltage | (VIN) X 4 (MAX) | | • Internal reference voltage for high-precision regulator . | 1.5 volts ± 0.05 volts (when CTO) | | <ul> <li>Regulator output voltage temperature gradient function</li> <li>Low standby current (when power is off)</li> </ul> | 0.04, -0.15, -0.35, -0.55 (%/°C) | | <ul> <li>High-multiplier voltage step-up and regulation also p<br/>components</li> </ul> | ossible through series connections and additional | | External-signal power-function | | | Oscillator function is completely internal | | | Small, slim package (SSOP2-16) | SCI7654MOA | | Chip product | SCI7654 DOA | • This product is not designed for resistance to radiation #### **■ BLOCK DIAGRAM** ## **■ CONFIGURATION** ## • Pin Configuration (SCI7654M0A) ## Pin Description | Terminal<br>Name | SCI7654MOA<br>Pin No. | SCI7654DOA<br>Pad No. | Function | | | | |------------------|-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--| | VOUT | 1 | 18 | 4 X step-up voltage output terminal | | | | | VRI | 2 | 19 | Regulated voltage input terminal | | | | | VREG | 3 | 20 | Regulated voltage output terminal | | | | | RV | 4 | 21 | Regulated output voltage control terminal | | | | | VDD | 5 | 22,23 | Power supply terminal (positive side) | | | | | FC | 6 | 24 | Internal clock frequency cutover input terminal Serial/parallel connection clock input terminal (used for both) | | | | | TC1 | 7 | 3 | Temperature gradient set input terminal (1) | | | | | TC2 | 8 | 4 | Temperature gradient set input terminal (2) | | | | | POFF2 | 9 | 5 | Power off control input terminal (2) | | | | | POFF1 | 10 | 6 | Power off control input terminal (1) | | | | | VIN | 11 | 11,12 | Power supply voltage (negative side) | | | | | C1P | 12 | 13 | 2 X voltage step-up, 4 X voltage step-up capacitor positive-side connection terminal | | | | | C1N | 13 | 14 | 2 X voltage step-up capacitor negative-side connection terminal | | | | | C3N | 14 | 15 | 4 X voltage step-up capacitor negative-side connection terminal | | | | | C2N | 15 | 16 | 3 X voltage step-up capacitor negative-side connection terminal | | | | | C2P | 16 | 17 | 3 X voltage step-up capacitor positive-side connection terminal | | | | #### ■ ABSOLUTE MAXIMUM RATINGS | Danamatan | Coursels al | Read Values | | 11. % | Maria | | | |----------------------------|-------------------|--------------------------|---------------------------|-------|-----------------------------------------------------------------------------------|--|--| | Parameter | Symbol | Minimum | Maximum | Units | Notes | | | | Input power supply voltage | Vin | –26.0 /N | V <sub>DD</sub> + 0.3 | V | N= step-up voltage multi-<br>plier VIN terminal | | | | Input terminal voltage | Vı | V <sub>IN</sub> -0.3 | V <sub>DD</sub> + 0.3 | V | POFF1, POFF2, TC1, TC2, FC terminals | | | | Output terminal voltage 1 | V <sub>0C1</sub> | VIN -0.3 | V <sub>DD</sub> + 0.3 | V | C1P, C2P terminals | | | | Output terminal voltage 2 | V <sub>0C2</sub> | 2 X V <sub>IN</sub> -0.3 | V <sub>IN</sub> + 0.3 | V | C1N terminals | | | | Output terminal voltage 3 | V <sub>0</sub> C3 | 3 X VIN-0.3 | 2 X V <sub>IN</sub> + 0.3 | V | C2N terminal | | | | Output terminal voltage 4 | V <sub>0C4</sub> | 4 X VIN-0.3 | 3 X V <sub>IN</sub> + 0.3 | V | C3N terminal | | | | Regulator input power | Vri | N X V <sub>IN</sub> -0.3 | V <sub>DD</sub> + 0.3 | V | N = step-up voltage multiplier, V <sub>RI</sub> supply voltage terminal | | | | Regulator input terminal | $V_{RV}$ | N X V <sub>IN</sub> -0.3 | V <sub>DD</sub> + 0.3 | V | N = step-up voltage multi-<br>plier, R <sub>V</sub> voltage terminal | | | | Output voltage | Vo | N X V <sub>IN</sub> -0.3 | V <sub>DD</sub> + 0.3 | V | N = step-up voltage multi-<br>plier. V <sub>OUT</sub> . V <sub>REG</sub> terminal | | | | Input current | I <sub>IN</sub> | | 80 | mA | V <sub>IN</sub> terminal | | | | Output current | Іоит | | N <= 4: 20<br>N > 4: 80/N | mA | N = step-up voltage multi-<br>plier Vout. VREG terminal | | | | Allowable loss | Pd | | 210 | mW | | | | | Operating temperature | Topr | -30 | 85 | °C | | | | | Storage temperature | Тѕтс | <b>-</b> 55 | 150 | °C | | | | | Soldering temperature/time | TsoL | | 260 X 10 | °C•S | At the leads | | | Note 1: Operating the chip under conditions exceeding the absolute rated values above may result in misoperation and permanent damage to the chip. Moreover, the reliability of the chip will be seriously compromised even if the chip appears to function normally for a time. Note 2: Relationships of voltage levels with the external system The common power supply for the SCI7654 is the highest voltage level ( $V_{DD}$ ). Because of this, the values in this specification are all expressed in terms of a $V_{DD}$ = 0 V reference, and consequently caution is required regarding voltage levels when connecting to the external system. ## • Relationship of Voltage Levels ## **■ ELECTRICAL CHARACTERISTICS** #### DC Characteristics If not otherwise indicated, $T_a = -30^{\circ}C$ to $+85^{\circ}C$ , $V_{DD} = 0V$ , $V_{IN} = -5.0V$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|---------------------|------| | Input power supply voltage 1 | V <sub>IN1</sub> | For 4X step-up voltage | -5.5 | | -2.0 | V | | Input power supply voltage 2 | V <sub>IN2</sub> | For 3X step-up voltage | -7.3 | | -2.0 | V | | Input power supply voltage 3 | V <sub>IN3</sub> | For 2X step-up voltage | -11 | | -2.0 | V | | Input power supply voltage N | V <sub>INN</sub> | When used with high multiplier step-up voltages using an external diode. "N" is the step-up multiplier. | -22/N | | -2.0 | V | | Step-up initial input power supply voltage | VSTA | "N" is the step-up multiplier, lout<200 $\mu$ A FC = Vpb | -22/N | | -2.4 | V | | Step-up output voltage | Vouт | | -22 | | | V | | Regulator input voltage | VRI | | -22 | | -2.0 | V | | Regulator output voltage | VREG | $REG = 0$ , $VRI = -22V$ , $RRV = 1M\Omega$ | | | -2.0 | V | | Step-up output impedance | Rоит | louт = 10 mA, for 4X step-up voltage | | 180 | 250 | Ω | | Step-up output conversion efficiency | Peff | lout = 2 mA<br>For 4X step-up voltage<br>C1, C2, C3, Cout = 10 μF (tantalum) | | 95 | | % | | Step-up converter operating consumption current 1 | IOPR1 | FC = V <sub>DD</sub> , Po <sub>FF1</sub> = V <sub>IN</sub> ,<br>Po <sub>FF2</sub> = V <sub>DD</sub> with no load<br>C1, C2, C3, C <sub>OUT</sub> = 10 $\mu$ F (tantalum) | | 150 | 220 | μΑ | | Step-up converter operating consumption current 2 | IOPR2 | $\begin{aligned} FC &= V_{\text{IN}}, P_{\text{OFF1}} = V_{\text{IN}}, \\ P_{\text{OFF2}} &= V_{\text{DD}} \text{ with no load} \\ C1, C2, C3, C_{\text{OUT}} &= 10 \ \mu\text{F} \ (\text{tantalum}) \end{aligned}$ | | 600 | 800 | μΑ | | Regulator operating consumption current | I <sub>OPVR</sub> | $V_{RI}$ =–20V, with no load $R_{RV}$ = 1M $\Omega$ | | 10 | 15 | μΑ | | Idle current | lα | $P_{OFF1} = V_{IN}, P_{OFF2} = V_{IN}$<br>$FC = V_{DD}$ | | | 5.0 | μΑ | | Input leakage current | I <sub>LIN</sub> | Applicable terminals:<br>Poff1, Poff2, FC TC1, TC2 | | | 0.5 | μΑ | | Regulated output saturation resistance | Rsat<br>(Note 1) | 0< res<20 mA<br>Rv = Vbb<br>Ta = 25 °C | | 10 | | Ω | | Regulated output voltage regulation | D <sub>VR</sub><br>(Note 2) | $-20V < V_{RI} < -10V$ , $I_{REG} = 1 \text{ mA}$<br>$V_{REG} = -15V$<br>$Ta = 25 ^{\circ}C$ | | 0.2 | | %/V | | Regulated output load deviation | D <sub>v0</sub><br>(Note 3) | $V_{RI}$ =-20V $V_{REG}$ =-15V<br>Ta = 25 °C<br>0 <i<sub>REG &lt; 20mA</i<sub> | | 50 | | mV | | Reference Voltage | V <sub>REF0</sub> | TCI = VDD, TC2 = VDD | -1.55 | -1.50 | -1.45 | V | | (Ta = 25 °C) | V <sub>REF1</sub> | TC1 = V <sub>DD</sub> , TC2 = V <sub>DD</sub> | (TBD) | -1.50 | (TBD) | V | | | V <sub>REF2</sub> | TC1 = V <sub>DD</sub> , TC2 = V <sub>DD</sub> | (TBD) | -1.50 | (TBD) | V | | | V <sub>REF3</sub> | TC1 = VDD, TC2 = VDD | (TBD) | -1.50 | (TBD) | V | | Reference Voltage<br>Temperature Coefficient | CT0 | TC1 = V <sub>DD</sub> , TC2 = VDD,<br>SSOP Product | (TBD) | -0.04 | 0 | %/°C | | (Note 4)<br>(Note 5) | CT1 | TC1 = V <sub>DD</sub> , TC2 = V <sub>IN</sub> ,<br>SSOP Product | (TBD) | -0.15 | (TBD) | %/°C | | | CT2 | TC1 = V <sub>IN</sub> , TC2 = V <sub>DD</sub> ,<br>SSOP Product | (TBD) | -0.35 | (TBD) | %/°C | | | CT3 | TC1 = V <sub>IN</sub> , TC2 = V <sub>IN</sub> ,<br>SSOP Product | (TBD) | -0.55 | (TBD) | %/°C | | Input voltage level | VIH | V <sub>IN</sub> =-2.0 V to -5.5V<br>Applicable terminals: P <sub>OFF1</sub> , P <sub>OFF2</sub> , FC, TC1, TC2 | 0.2 Vin | | | V | | | V <sub>IL</sub> | $V_{\text{IN}}$ =–2.0 V to –5.5V<br>Applicable terminals:P <sub>OFF1</sub> , P <sub>OFF2</sub> , FC, TC1, TC2 | | | 0.8 V <sub>IN</sub> | V | | Step-up capacitor | C <sub>MAX</sub> | Applicable capacitors: C1, C2, C3 | | | 47 | μF | | | | | | | | | (Note 1): $$R_{SAT} = \frac{\Delta \left(V_{REG} - V_{OUT}\right)}{\Delta I_{REG}}$$ (Note 2): $$\Delta V_R = \frac{\Delta V_{REG}}{\Delta V_{OUT \cdot REG}}$$ (Note 3): $$\Delta V0 = \frac{\Delta V_{REG}}{\Delta I_{REG}}$$ $$(\text{Note 4}): \quad \Delta CT = \frac{\left|V_{\text{REF}}\left(50^{\circ}C\right)\right| - \left|V_{\text{REF}}\left(0^{\circ}C\right)\right|}{50^{\circ}C - 0^{\circ}C} \times \frac{100}{\left|V_{\text{REF}}\left(25^{\circ}C\right)\right|}$$ (Note 5): The reference voltage temperature coefficient of the chip product may change depending on the molding material and the packaging. Use only after performing temperature tests. ## AC Characteristics Power off control timing characteristics If not otherwise indicated, $T_a = -30^{\circ}C$ to $+85^{\circ}C$ , $V_{DD} = 0V$ , $V_{IN} = -5.0V$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|------------------|----------------------------------------------------------------------------------------------------|-------|------|------|------| | Internal clock frequency 1 | f <sub>CL1</sub> | $FC = V_{DD}$ ,<br>$P_{OFF1} = V_{DD}$ , $P_{OFF2} = V_{IN}$<br>Applicable terminals: C2P terminal | 3.0 | 4.0 | 6.0 | kHz | | Internal clock frequency 2 | f <sub>CL2</sub> | FC = VIN,<br>$P_{OFF1} = V_{DD}$ , $P_{OFF2} = V_{IN}$<br>Applicable terminals: C2P terminal | 12.0 | 16.0 | 24.0 | kHz | | Power off control begin time | <b>t</b> ofst | Applicable terminals: POFF1, POFF2 | (TBD) | | | ms | #### ■ 4X STEP-UP Only the step-up circuit is made to function and the chip generates a regulated voltage equal to 4 times the input voltage $V_{\text{IN}}$ (but in the negative direction), outputting it to the $V_{\text{OUT}}$ terminal. However, because the regulator circuit is not used, the voltage at the $V_{\text{OUT}}$ terminal includes some ripple component. The figure below shows an example of the connections. ## **Conditions for Above Figure** • Internal clock: ON (high output mode) Step-up circuit: ONRegulator: OFF #### **Power Off Method** • Through setting the POFF2 terminal to "L" level (VIN), all circuits can be turned off. #### The Ripple Voltage • Because the output voltage generated at VOUT terminal is not regulated, it includes a ripple component such as shown in the figure below. The ripple voltage VRP increases with load current, and can be calculated roughly using the equation below. ## **SCI7654** $$V_{RP} = \frac{I_{OUT}}{2 \cdot f_{CL} \cdot C_{OUT}} + I_{OUT} \cdot R_{C_{OUT}}$$ $$\begin{split} & \mathbf{I}_{\text{OUT}} \text{: Load current (A)} \\ & \mathbf{f}_{\text{CL}} \text{: Clock frequency (Hz)} \end{split}$$ $\boldsymbol{R}_{\text{\tiny Cout}}\!\!:\! \;\;$ Output capacitor Cout serial equivalent resistance ( $\!\Omega\!\!\:)$ #### Use With Other Settings 1. Use in high output mode \* Connect the FC terminal to VIN #### ■ 3X STEP-UP Only the step-up circuit is made to function and the chip generates a regulated voltage equal to 3 times the input voltage VIN (but in the negative direction), outputting it to the VOUT terminal. However, because the regulator circuit is not used, the voltage at the VOUT terminal includes some ripple component. The figure below shows an example of the connections. ### **Conditions for Above Figure** • Internal clock: ON (high output mode) Step-up circuit: ONRegulator: OFF ## **Power Off Method** • Through setting the POFF2 terminal to "L" level (VIN), all circuits can be turned off. ## **Use With Other Settings** - 1. Use in high output mode - \* Connect the FC terminal to VIN #### ■ 2X STEP-UP Only the step-up circuit is made to function and the chip generates a regulated voltage equal to 2 times the input voltage VIN (but in the negative direction), outputting it to the VOUT terminal. However, because the regulator circuit is not used, the voltage at the VOUT terminal includes some ripple component. The figure below shows an example of the connections. ### **Conditions for Above Figure** • Internal clock: ON (high output mode) Step-up circuit: ONRegulator: OFF #### **Power Off Method** • Through setting the POFF2 terminal to "L" level (VIN), all circuits can be turned off. ## **Use With Other Settings** - 1. Use in high output mode - \* Connect the FC terminal to VIN ## ■ EXTERNAL DIMENSIONS (SCI7654MoA) Note: To allow improvement, these dimensions may change without notice. THIS PAGE INTENTIONALLY BLANK