

# **OSRAM**

RED SCE5780
YELLOW SCE5781
HIGH EFFICIENCY RED SCE5782
GREEN SCE5783
HIGH EFFICIENCY GREEN SCE5784
SOFT ORANGE SCE5785

0.180" 8-Character 5 x 7 Dot Matrix Serial Input Dot Addressable Intelligent Display $^{\circledR}$  Devices



#### **FEATURES**

- Eight 0.180" (4.57 mm) 5 x 7 Dot Matrix Characters in Red, Yellow, High Efficiency Red, Green, High Efficiency Green, or Soft Orange
- ROMless Serial Input, Dot Addressable Display Ideal for User Defined Characters
- Built-in Decoders, Multiplexers and LED Drivers
- Readable from 8 Feet (2.5 meters)
- Programmable Features:
  - Clear Function
  - Eight Dimming Levels
  - Peak Current Select
  - (12.5% or Full Peak Current)
  - Prescaler Function (External Oscillator Divided by 16 or 1)
  - Internal or External Clock



#### . DESCRIPTION

The SCE5780 (red), SCE5781 (yellow), SCE5782 (HER), SCE5783 (green), SCE5784 (HEG), and SCE5785 (orange) are eight digit, dot addressable 5x7 dot matrix, serial input, Intelligent Display devices. The eight 0.180" (4.57 mm) high digits are packaged in a rugged, high quality, optically transparent, plastic 26 pin DIP with 0.3" pin spacing.

The on-board CMOS has a 280 bit RAM, one bit associated with one LED, each to generate User Defined Characters.

The SCE578X is designed to work with the serial port of most common microprocessors. Data is transferred into the display through the Serial Data Input (DATA), clocked by the Serial Data Clock (SDCLK), and enabled by the Load Input (LOAD).

## **DESCRIPTION** (continued)

The Clock I/O (CLK I/O) and Clock Select (CLKSEL) pins offer the user the capability to supply a high speed external multiplex clock. This feature can minimize audio in-band interference for portable communication equipment or eliminate the visual synchronization effects found in high vibration environments such as avionic equipment. The prescaler function allows for a higher speed external multiplex clock when set to divide by 16.

# **Maximum Ratings**

| $V_{\rm CC}$ , Logic Supply Voltage (non-operating) $V_{\rm LL}$ , LED Supply Voltage (non-operating) Input Voltage Levels Relative |                                 |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| to Ground                                                                                                                           | $-0.5$ to $V_{\rm CC}$ +0.5 Vdc |
| Operating Temperature (1)                                                                                                           | 40°C to +85°C                   |
| Storage Temperature                                                                                                                 | –40°C to +100°C                 |
| Maximum Solder Temperature 0.063"                                                                                                   |                                 |
| below Seating Plane, t<5 s                                                                                                          | 260°C                           |
| Relative Humidity at 85°C                                                                                                           | 85%                             |
| Maximum Power Dissipation                                                                                                           |                                 |
| 70°C                                                                                                                                | 1.7 W                           |
| 85°C                                                                                                                                | 1.25 W                          |
| ESD (100 pF, 1.5 kW)                                                                                                                | 2.0 kV                          |
| Maximum Input Current                                                                                                               | ±100 mA                         |

## Note:

## **Switching Specifications**

(over operating temperature range and  $V_{\rm CC}$ =4.5 V to 5.5 V)

| Symbol      | Description        | Min. | Units |
|-------------|--------------------|------|-------|
| $T_{RC}$    | Reset Active Time  | 600  | ns    |
| $T_{LDS}$   | Load Setup Time    | 50   | ns    |
| $T_{DS}$    | Data Setup Time    | 50   | ns    |
| $T_{SDCLK}$ | Clock Period       | 200  | ns    |
| $T_{SDCW}$  | Clock Width        | 70   | ns    |
| $T_{LDH}$   | Load Hold Time     | 0    | ns    |
| $T_{DH}$    | Data Hold Time     | 25   | ns    |
| $T_{WR}$    | Total Write Time   | 2.2  | μs    |
| $T_{BL}$    | Time Between Loads | 600  | ns    |

#### Note:

 $T_{\rm SDCW}$  is the minimum time the SDCLK may be low or high. The SDCLK period must be a minimum of 200 ns.

March 23, 2000-08

<sup>1)</sup> For operation at high temperature, see Thermal Considerations.

Figure 1. Timing Diagram—Data Write Cycle



Figure 2. Timing Diagram—Instruction Cycle



## **Electrical Characteristics** (over operating temperature)

| Parameter                                     | Min. | Тур. | Max. | Units | Conditions                                                                                                 |
|-----------------------------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------------------|
| $V_{CC}$                                      | 4.5  | 5.0  | 5.5  | V     | _                                                                                                          |
| $V_{LL}$                                      | 3.0  | _    | 5.5  | V     | _                                                                                                          |
| I <sub>CC</sub> (PWR DWN) <sup>(4)</sup>      | _    | -    | 100  | μΑ    | $V_{\rm CC} = V_{\rm LL} = 5.0$ V, all inputs=0 V or $V_{\rm CC}$                                          |
| I <sub>LL</sub> (PWR DWN) <sup>(4)</sup>      | _    | _    | 50   | μΑ    | _                                                                                                          |
| $I_{\mathbb{CC}}$                             | _    | _    | 2.0  | mA    | <i>V</i> <sub>CC</sub> =5.0 ∨                                                                              |
| I <sub>LL</sub> (20 dots/char) <sup>(1)</sup> | _    | 240  | 345  | mA    | $V_{\rm CC} = V_{\rm LL} = 5.0$ V, "#" displayed in 8 digits, brightness=100%, $I_{\rm P} = 100\%$ at 25°C |
| $I_{\mid L}$                                  | _    | _    | -10  | μΑ    | V <sub>CC</sub> =5.0 V, all inputs=0 V                                                                     |
| $I_{IH}$                                      | _    | _    | 10   | μΑ    | $V_{\rm CC} = V_{\rm IN} = 5.0   m V$ (all inputs)                                                         |
| $V_{IH}$                                      | 3.5  | _    | _    | V     | V <sub>CC</sub> =4.5 V to 5.5 V                                                                            |
| $V_{IL}$                                      | _    | _    | 1.5  | V     | V <sub>CC</sub> =4.5 V to 5.5 V                                                                            |
| I <sub>OH</sub> (CLK I/O)                     | _    | -8.9 | _    | mA    | V <sub>CC</sub> =4.5 V, V <sub>OH</sub> =2.4 V                                                             |
| I <sub>OL</sub> (CLK I/O)                     | _    | 1.6  | _    | mA    | V <sub>CC</sub> =4.5 V, V <sub>OH</sub> =0.4 V                                                             |
| $\theta_{	extsf{JC-pin}}$                     | _    | 34   | _    | °C/W  | _                                                                                                          |
| Internal OSC Frequency                        | 120  | _    | 347  | kHz   | V <sub>CC</sub> =5.0 V, CLKSEL=1, Prescale=÷1                                                              |
| External OSC Frequency                        | 120  | _    | 347  | kHz   | V <sub>CC</sub> =5.0 V, CLKSEL=0, Prescale=÷1                                                              |
| External OSC Frequency with Prescale          | 1.92 | _    | 5.55 | MHz   | V <sub>CC</sub> =5.0 V, CLKSEL=0, Prescale=÷16                                                             |
| Mux Frequency <sup>(3)</sup>                  | 375  | 768  | 1086 | Hz    | _                                                                                                          |

#### Notes:

- $^{1)}$  Peak current=1.87 x  $I_{\rm LL}$  x  $I_{\rm LL}$  varies with  $V_{\rm LL}$  Normalized curve, Figure 12. Unused inputs must be tied high.
- Mux rate=[OSC Frequency/(64 x 7)].
- 4) External oscillator must be stopped during power down mode for minimum current.

# **Input/Output Circuits**

Figures 3 and 4 show the input and output resistor/diode networks used for ESD protection and to eliminate substrate latch-up caused by input voltage over/under shoot.

Figure 3. Inputs

Figure 4. Clock I/O input input/output  $1~k\Omega$  $1 \text{ k}\Omega$ GND ± GND ±

## Optical Characteristics at 25°C

( $V_{LL}=V_{CC}=5.0 \text{ V}$  at 100% brightness level, viewing angle: X axis  $\pm 55^{\circ}$ , Y axis  $\pm 65^{\circ}$ )

## Red SCE5780

| Description         | Symbol            | Min. | Тур. | Units   |
|---------------------|-------------------|------|------|---------|
| Luminous Intensity  | I <sub>V</sub>    | 37.5 | 9.0  | μcd/dot |
| Peak Wavelength     | λ <sub>peak</sub> | _    | 660  | nm      |
| Dominant Wavelength | λ <sub>dom</sub>  | _    | 639  | nm      |

# Yellow SCE5781

| Description         | Symbol            | Min. | Тур. | Units   |
|---------------------|-------------------|------|------|---------|
| Luminous Intensity  | I <sub>V</sub>    | 75   | 110  | μcd/dot |
| Peak Wavelength     | λ <sub>peak</sub> | _    | 585  | nm      |
| Dominant Wavelength | λ <sub>dom</sub>  | _    | 583  | nm      |

# **High Efficiency Red SCE5782**

| Description         | Symbol            | Min. | Тур. | Units   |
|---------------------|-------------------|------|------|---------|
| Luminous Intensity  | I <sub>V</sub>    | 75   | 190  | μcd/dot |
| Peak Wavelength     | λ <sub>peak</sub> | _    | 630  | nm      |
| Dominant Wavelength | λ <sub>dom</sub>  | _    | 626  | nm      |

## **Green SCE5783**

| Description         | Symbol            | Min. | Тур. | Units   |
|---------------------|-------------------|------|------|---------|
| Luminous Intensity  | I <sub>V</sub>    | 75   | 150  | μcd/dot |
| Peak Wavelength     | λ <sub>peak</sub> | _    | 565  | nm      |
| Dominant Wavelength | λ <sub>dom</sub>  | _    | 570  | nm      |

# **High Efficiency Green SCE5784**

| Description         | Symbol            | Min. | Тур. | Units   |
|---------------------|-------------------|------|------|---------|
| Luminous Intensity  | I <sub>V</sub>    | 120  | 215  | μcd/dot |
| Peak Wavelength     | λ <sub>peak</sub> | _    | 568  | nm      |
| Dominant Wavelength | λ <sub>dom</sub>  | _    | 574  | nm      |

# Soft Orange SCE5785

| Description         | Symbol            | Min. | Тур. | Units   |
|---------------------|-------------------|------|------|---------|
| Luminous Intensity  | I <sub>V</sub>    | 120  | 150  | μcd/dot |
| Peak Wavelength     | λ <sub>peak</sub> | _    | 610  | nm      |
| Dominant Wavelength | λ <sub>dom</sub>  | _    | 605  | nm      |

# Notes:

- 1. Dot to dot intensity matching at 100% brightness is 1.8:1.
- 2. Display are binned for hue at 2.0 nm intervals for yellow, green, and high efficiency green.
- 3. Displays within a given intensity category have an intensity matching of 1.5:1 (max.)

# Figure 5. Top View



# Pin Assignment

|     | J                       |     |                                |
|-----|-------------------------|-----|--------------------------------|
| Pin | Function                | Pin | Function<br>1=Display dot "On" |
| 1   | CLKSEL                  | 14  | (0=Display dot "Off'           |
| 2   | V <sub>CC</sub> (Logic) | 15  | No connect                     |
| 3   | V <sub>LL</sub> (LED)   | 16  | Serial CLK                     |
| 4   | No pin                  | 17  | No pin                         |
| 5   | No pin                  | 18  | No pin                         |
| 6   | No pin                  | 19  | No pin                         |
| 7   | No pin                  | 20  | No pin                         |
| 8   | No pin                  | 21  | No pin                         |
| 9   | No pin                  | 22  | No pin                         |
| 10  | No pin                  | 23  | No pin                         |
| 11  | Load                    | 24  | Reset                          |
| 12  | GND                     | 25  | CLK I/O                        |
| 13  | GND                     | 26  | No connect                     |
|     |                         |     |                                |

# Figure 6. Dot Matrix Format



## **Pin Definitions**

| riii Deiiii | 1110113                 |                                                                                                                                                                                                                      |
|-------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin         | Function                | Definitions                                                                                                                                                                                                          |
| 1           | CLKSEL                  | H=internal clock, L=external clock                                                                                                                                                                                   |
| 2           | V <sub>CC</sub> (Logic) | Logic power supply                                                                                                                                                                                                   |
| 3           | V <sub>LL</sub> (LED)   | LED power supply                                                                                                                                                                                                     |
| 4–10        | No pin                  | No pins in these positions                                                                                                                                                                                           |
| 11          | Load                    | Low input enables data clocking into the 8-bit serial shift register. When Load goes high, the contents of the 8-bit serial shift register will be decoded.                                                          |
| 12,13       | GND                     | Power supply ground                                                                                                                                                                                                  |
| 14          | Serial Data             | Serial data input                                                                                                                                                                                                    |
| 15, 16      | No connect              | Pins have no function                                                                                                                                                                                                |
| 16          | Serial CLK              | For loading data into the 8-bit serial register on a low to high transition                                                                                                                                          |
| 17–23       | No pin                  | No pins in these positions                                                                                                                                                                                           |
| 24          | Reset                   | Asynchronous input, when low will clear the Multiplex Counter, User RAM, and Data Register. Control Word Register is set to 100% brightness, maximum peak current, and oscillator divided by 1. The display blanked. |
| 25          | CLK I/O                 | Outputs master clock or input external clock for display multiplexing.                                                                                                                                               |
| 26          | No connect              | Pins have no function                                                                                                                                                                                                |

# **Display Column and Row Format**

0=Display dot "Off"

| Display Column and Now I office |    |    |    |    |    |  |
|---------------------------------|----|----|----|----|----|--|
|                                 | C0 | C1 | C2 | C3 | C4 |  |
| Row 0                           | 1  | 1  | 1  | 1  | 1  |  |
| Row 1                           | 0  | 0  | 1  | 0  | 0  |  |
| Row 2                           | 0  | 0  | 1  | 0  | 0  |  |
| Row 3                           | 0  | 0  | 1  | 0  | 0  |  |
| Row 4                           | 0  | 0  | 1  | 0  | 0  |  |
| Row 5                           | 0  | 0  | 1  | 0  | 0  |  |
| Row 6                           | 0  | 0  | 1  | 0  | 0  |  |
| 1=Display dot "On"              |    |    |    |    |    |  |

#### Column Data Ranges

| Row 0 | 00H to 1FH |
|-------|------------|
| Row 1 | 00H to 1FH |
| Row 2 | 00H to 1FH |
| Row 3 | 00H to 1FH |
| Row 4 | 00H to 1FH |
| Row 5 | 00H to 1FH |
| Row 6 | 00H to 1FH |

Figure 7. Block Diagram



## Operation of the SCE578X

The SCE578X display consists of two CMOS ICs containing control logic and drivers for eight 5 x 7 characters. The first IC controls characters 0 through 3 and the second IC controls characters 4 through 7. These components are assembled in a compact plastic package.

Individual LED dot addressability allows the user great freedom in creating special characters or mini-icons.

The serial data interface provides a highly efficient interconnection between the display and the mother board. The SCE578X requires a minimum three input lines as compared to fourteen for an equivalent eight character parallel input part.

The on-board CMOS IC is the electronic heart of the display. Each IC accepts serially formatted data, which is stored in the internal RAM. The IC accepts data based on the character

address selected. The first IC is selected when addressing characters 0 through 3, the second IC is selected when addressing characters 4 though 7, and both ICs are selected when the Control Word is addressed.

Asynchronously the RAM is read by the character multiplexer at a strobe rate that results in a flicker free display. Figure 7 shows the three functional areas of the IC. These include: the input serial data register and control logic, a 140 bit two port RAM, and an internal multiplexer/display driver. The second IC is identical except characters 4 though 7 are driven.

The following explains how to format the serial data to be loaded into the display. The user supplies a string of bit mapped decoded characters. The contents of this string is shown in Figure 8a. Figure 8b shows that each character consist of eight 8 bit words. The first word encodes the display character location

and the succeeding seven bytes are row data. The row data represents the status (On, Off) of individual column LEDs. Figure 8c shows that each 8 bit word is formatted to represent Character Address, or Column Data.

Figure 8d shows the sequence for loading the bytes of data. Bringing the LOAD line low enables the serial register to accept data. The shift action occurs on the low to high transition of the serial data clock (SDCLK). The least significant bit (D0) is loaded first. After eight clock pulses the LOAD line is brought high. With this transition the OPCODE is decoded. The decoded OPCODE directs D4–D0 to be latched in the Character Address. register, stored in the RAM as Column data, or latched in the Control Word register. The control IC requires a minimum 600 ns delay between successive byte loads. As indicated in Figure 8a, a total of 512 bits of data are required to load all eight characters into the display.

The Character Address Register selects the character address that the row and column data will be written to. See Table 2 for opcode and character addressing. After loading the Character Address Register, the next seven bytes load the column data, one row at a time, starting with row 0 (top row) and ending with row 6 (bottom row). Each character address has a 7 x 5 bit User RAM formatted as seven rows, each containing five column data bits. The three most significant bits, D7-D5 represent the opcode for the row data and the least significant five bits, D4-D0 represent the column data. See Table 3 for the column data

format. If an address is loaded before all seven rows are written. the next column data will be loaded into Row 0 of the new address. The remaining rows of the old address are not changed.

Table 1 shows the Row Address for the example character, "D." Column data is written and read asynchronously from the 280 bit RAM. Once loaded, the internal oscillator and character multiplexer reads the data from the RAM. These characters are row strobed with column data as shown in Figures 9 and 10. The character strobe rate is determined by the internal or user supplied external MUX Clock and the ICs ÷ 320 counter.

Table 1. Character "D"

|       |   | code<br>D6 |   |   | umn<br>D3<br>C1 |   | D1 |   | Hex |
|-------|---|------------|---|---|-----------------|---|----|---|-----|
| Row 0 | 0 | 0          | 0 | 1 | 1               | 1 | 1  | 0 | 1E  |
| Row 1 | 0 | 0          | 0 | 1 | 0               | 0 | 0  | 1 | 11  |
| Row 2 | 0 | 0          | 0 | 1 | 0               | 0 | 0  | 1 | 11  |
| Row 3 | 0 | 0          | 0 | 1 | 0               | 0 | 0  | 1 | 11  |
| Row 4 | 0 | 0          | 0 | 1 | 0               | 0 | 0  | 1 | 11  |
| Row 5 | 0 | 0          | 0 | 1 | 0               | 0 | 0  | 1 | 11  |
| Row 6 | 0 | 0          | 0 | 1 | 1               | 1 | 1  | 0 | 1E  |

Figure 8. Loading Serial Character Data



**Table 2. Load Character Address** 

| Op<br>D7 | code<br>D6 | )<br>D5 |   |   | er A |   |   | Hex | Operation<br>Load |
|----------|------------|---------|---|---|------|---|---|-----|-------------------|
| 1        | 0          | 1       | 0 | 0 | 0    | 0 | 0 | A0  | Character 0       |
| 1        | 0          | 1       | 0 | 0 | 0    | 0 | 1 | A1  | Character 1       |
| 1        | 0          | 1       | 0 | 0 | 0    | 1 | 0 | A2  | Character 2       |
| 1        | 0          | 1       | 0 | 0 | 0    | 1 | 1 | АЗ  | Character 3       |
| 1        | 0          | 1       | 0 | 0 | 1    | 0 | 0 | A4  | Character 4       |
| 1        | 0          | 1       | 0 | 0 | 1    | 0 | 1 | A5  | Character 5       |
| 1        | 0          | 1       | 0 | 0 | 1    | 1 | 0 | A6  | Character 6       |
| 1        | 0          | 1       | 0 | 0 | 1    | 1 | 1 | A7  | Character 7       |

**Table 3. Load Column Data** 

| Op<br>D7 | cod<br>D6 | e<br>D5 |    |    | Dat<br>D2 |    | D0 | Operation Load |
|----------|-----------|---------|----|----|-----------|----|----|----------------|
| 0        | 0         | 0       | C0 | C1 | C2        | СЗ | C4 | Row 0          |
| 0        | 0         | 0       | C0 | C1 | C2        | СЗ | C4 | Row 1          |
| 0        | 0         | 0       | C0 | C1 | C2        | С3 | C4 | Row 2          |
| 0        | 0         | 0       | C0 | C1 | C2        | С3 | C4 | Row 3          |
| 0        | 0         | 0       | C0 | C1 | C2        | СЗ | C4 | Row 4          |
| 0        | 0         | 0       | C0 | C1 | C2        | С3 | C4 | Row 5          |
| 0        | 0         | 0       | C0 | C1 | C2        | СЗ | C4 | Row 6          |

The user can activate four Control functions. These include: LED Brightness Level, IC Power Down, Prescaler, or Display Clear. OPCODEs and six bit words are used to initiate these functions. The OPCODEs and Control Words for the Character Address and Loading Column Data are shown in Tables 2 and 3.

The user can select eight specific LED brightness levels, Tables 4 and 5. Depending on how D3 is selected either one (1) for maximum peak current or zero (0) for 12.5% of maximum peak current in the control word per Table 4 and 5, the user can select 16 specific LED brightness levels. These brightness levels (in percentages of full brightness of the display) depending on how the user selects D3 can be one (1) or zero (0) are as follows: 100% (E0\_{HEX} or E8\_{HEX}), 53% (E1\_{HEX} or E9\_{HEX}), 40% (E2\_{HEX} or EA\_{HEX}), 27% (E3\_{HEX} or EB\_{HEX}), 20% (E4\_{HEX} or EC\_{HEX}), 13% (E5\_{HEX} or ED\_{HEX}), and 6.6% (E6\_{HEX} or EE\_{HEX}), 0.0% (E7\_{HEX} or EF\_{HEX}). The brightness levels are controlled by changing the duty factor of the row strobe pulse.

The SCE578X offers a unique Display Power Down feature which reduces  $I_{CC}$  to less than 150  $\mu$ A total. When EF<sub>HEX</sub> is loaded (Table 6) the display is set to 0% brightness. When in the Power Down mode data may still be written into the RAM. The display is reactivated by loading a new brightness Level Control Word into the display.

**Table 4. Display Brightness** 

| Op<br>D7 | code<br>D6 |   |   |   | Wor<br>D2 |   | D0 | Hex | Operation<br>Level |
|----------|------------|---|---|---|-----------|---|----|-----|--------------------|
| 1        | 1          | 1 | 0 | 0 | 0         | 0 | 0  | E0  | 100%               |
| 1        | 1          | 1 | 0 | 0 | 0         | 0 | 1  | E1  | 53%                |
| 1        | 1          | 1 | 0 | 0 | 0         | 1 | 0  | E2  | 40%                |
| 1        | 1          | 1 | 0 | 0 | 0         | 1 | 1  | E3  | 27%                |
| 1        | 1          | 1 | 0 | 0 | 1         | 0 | 0  | E4  | 20%                |
| 1        | 1          | 1 | 0 | 0 | 1         | 0 | 1  | E5  | 13%                |
| 1        | 1          | 1 | 0 | 0 | 1         | 1 | 0  | E6  | 6.6%               |
| 1        | 1          | 1 | 0 | 0 | 1         | 1 | 1  | E7  | 0.0%               |

**Table 5. Display Brightness** 

| Op<br>D7 | code<br>D6 | e<br>D5 |   |   | Wor<br>D2 |   | D0 | Hex | Operation<br>Level |
|----------|------------|---------|---|---|-----------|---|----|-----|--------------------|
| 1        | 1          | 1       | 0 | 1 | 0         | 0 | 0  | E8  | 100%               |
| 1        | 1          | 1       | 0 | 1 | 0         | 0 | 1  | E9  | 53%                |
| 1        | 1          | 1       | 0 | 1 | 0         | 1 | 0  | EA  | 40%                |
| 1        | 1          | 1       | 0 | 1 | 0         | 1 | 1  | EB  | 27%                |
| 1        | 1          | 1       | 0 | 1 | 1         | 0 | 0  | EC  | 20%                |
| 1        | 1          | 1       | 0 | 1 | 1         | 0 | 1  | ED  | 13%                |
| 1        | 1          | 1       | 0 | 1 | 1         | 1 | 0  | EE  | 6.6%               |
| 1        | 1          | 1       | 0 | 1 | 1         | 1 | 1  | EF  | 0.0%               |

**Table 6. Power Down** 

|   | code<br>D6 | e<br>D5 |   |   | Wor<br>D2 |   | D0 | Hex | Operation<br>Level |
|---|------------|---------|---|---|-----------|---|----|-----|--------------------|
| 1 | 1          | 1       | 0 | 1 | 1         | 1 | 1  | EF  | 0%<br>brightness   |

Figure 9. Row and Column Locations for a Character "D"



Figure 10. Row Strobing



The SCE578X allows a high frequency external oscillator source to drive the display. Data bit, D4, in the control word format controls the prescaler function. The prescaler allows the oscillator source to be divided by 16 by setting D4=1. However, the prescaler should not be used, i.e., when using the internal oscillator source.

The Software Clear (CO<sub>HEX</sub>), given in Table 7, clears the Address Register and the RAM. The display is blanked and the Character Address Register will be set to Character 0. The internal counter and the Control Word Register are unaffected. The Software Clear will remain active until the next data input cycle is initiated.

Table 7. Software Clear

|    | code<br>D6 |    |    |    |    | D1 | DO | Hex | Operation |
|----|------------|----|----|----|----|----|----|-----|-----------|
| עם | סט         | פט | D4 | D3 | DΖ | וט | טט |     |           |
| 1  | 1          | 0  | 0  | 0  | 0  | 0  | 0  | C0  | CLEAR     |

# Multiplexer and Display Driver

The eight characters are row multiplexed with RAM resident column data. The strobe rate is established by the internal or external MUX Clock rate. The MUX Clock frequency is divided by a 320 counter chain. This results in a typical strobe rate of 768 Hz. By pulling the Clock SEL line low, the display can be operated from an external MUX Clock. The external clock is attached to the CLK I/O connection.

An asynchronous hardware Reset (pin 8) is also provided. Bringing this pin low will clear the Character Address Register, Control Word Register, RAM, and blanks the display. This action leaves the display set at Character Address 0, and the Brightness Level set at 100%, prescaler ÷1.

# **Electrical and Mechanical Considerations Thermal Considerations**

The display's power usage may need to be reduced to operate at high ambient temperatures. The power may be reduced by lowering the brightness level, reducing the total number of LEDs illuminated, or lowering  $V_{\rm LED}$ . The  $V_{\rm CC}$  supply, relative to the  $V_{\rm LED}$  supply, has little effect on the power dissipation of the display and is not considered when determining the power dissipation.

To determine the power deration with a given ambient temperature, use the following formula:

$$T_{jmax} = T_A + P_D \cdot \theta_{ja}$$

where:  $T_{imax}$ =maximum IC junction temperature PD=power dissipated by the ICs

 $\theta_{ia}$ =thermal resistance, junction to ambient

To determine the power dissipation of the display, use the following formula:

$$PD = N \cdot I_{II} / 140 \cdot RB$$

where: N=number of LEDs on

 $I_{11}/140$ =average current for a single LED

RB=relative brightness level

A typical thermal resistance value (qia) for this display is 50°C/W when mounted in a socket soldered on a 0.062" thick PCB with 0.020", 1 ounce copper traces and the display covered by a plastic filter. The display's maximum IC junction temperature is 125°C. Power Deration Curve is based on these typical values.

Figure 11. Power Deration Curve ( $\theta_{ia}$ =50°C/W)



 $V_{\rm CC}$  and  $V_{\rm LL}$  are two separate power supplies sharing a common ground.  $V_{\rm CC}$  supplies power for all the display logic.  $V_{\rm LL}$ supplies the power for the LEDs. By separating the two supplies,  $V_{\rm CC}$  and  $V_{\rm LL}$  can be varied independently and keeps the logic supply clean.

 $V_{\rm LL}$  can be varied between 3.0 volts and 5.5 volts. The LED drive current will vary with changes in  $V_{11}$ . See Figure 12 for ILL variance.

# Figure 12. I<sub>LL</sub> Variance



 $V_{\rm CC}$  can vary between 3.0 volts and 5.5 volts. Operation below 4.5 volts will change the timing and switching levels of the inputs. Using 25% x  $V_{\rm CC}$  for  $V_{\rm IL}$  and 75% of  $V_{\rm CC}$  for  $V_{\rm IH}$  will work down to a  $V_{\rm CC}$  level of 3.0 volts.

#### **Interconnect Considerations**

Optimum product performance can be had when the following electrical and mechanical recommendations are adopted. The SCE578X's IC is constructed in a high speed CMOS process; consequently high speed noise on the SERIAL DATA, SERIAL DATA CLOCK, LOAD and RESET lines may cause incorrect data to be written into the serial shift register. Adhere to transmission line termination procedures when using fast line drivers and long cables (>10 cm).

Good ground (pin 2) and power supply decoupling (pins 9 and 10) will insure that  $I_{\rm CC}$  (<800 mA peak) switching currents do not generate localized ground bounce. Therefore it is recommended that each display package use a 0.1  $\mu$ F and 20  $\mu$ F tanulum capacitor between  $V_{\rm CC}$  and ground.

When the internal MUX Clock is being used connect the  $\overline{\text{CLKSEL}}$  pin to  $V_{\text{CC}}.$  In those applications where  $\overline{\text{RESET}}$  will not be connected to the system's reset control, it is recommended that this pin be connected to the center node of a series 0.1  $\mu\text{F}$  and 100 k $\Omega$  RC network. Thus upon initial power up the  $\overline{\text{RESET}}$  will be held low for 10 ms allowing adequate time for the system power supply to stabilize.

## **ESD Protection**

The input protection structure of the SCE578X provides significant protection against ESD damage. It is capable of withstanding discharges greater than 2.0 kV. Take all the standard precautions, normal for CMOS components. These include properly grounding personnel, tools, tables, and transport carriers that come in contact with unshielded parts. If these conditions are not, or cannot be met, keep the leads of the device shorted together or the parts in antistatic packaging.

#### **Soldering Considerations**

The SCE578X can be hand soldered with SN63 solder using a grounded iron set to 260°C.

Wave soldering is also possible following these conditions: Preheat that does not exceed 93°C on the solder side of the PC board or a package surface temperature of 85°C. Water soluble organic acid flux (except carboxylic acid) or resin-based RMA flux without alcohol can be used.

Wave temperature of 245°C  $\pm 5$ °C with a dwell between 1.5 sec. to 3.0 sec. Exposure to the wave should not exceed temperatures above 260°C for five seconds at 0.063" below the seating plane. The packages should not be immersed in the wave.

# **Post Solder Cleaning Procedures**

The least offensive cleaning solution is hot D.I. water (60°C) for less than 15 minutes. Addition of mild saponifiers is acceptable. Do not use commercial dishwasher detergents.

For faster cleaning, solvents may be used. Exercise care in choosing solvents as some may chemically attack the nylon package. For further information refer to Appnotes 18 and 19 in the current Siemens Optoelectronic Data Book. See Appnote 19, Table 2, "Displays–Group 2."

An alternative to soldering and cleaning the display modules is to use sockets. Naturally, 14 pin DIP sockets .300" wide with .100" centers work well for single displays. Multiple display assemblies are best handled by longer SIP sockets or DIP sockets when available for uniform package alignment. Socket manufacturers are Aries Electronics, Inc., Frenchtown, NJ; Garry Manufacturing, New Brunswick, NJ; Robinson-Nugent, New Albany, IN; and Samtec Electronic Hardward, New Albany, IN.

For further information refer to Appnote 22 in the current Siemens Optoelectronic Data Book.

## **Optical Considerations**

The 0.180" high character of the SCE578X gives readability up to five feet. Proper filter selection enhances readability over this distance.

Using filters emphasizes the contrast ratio between a lit LED and the character background. This will increase the discrimination of different characters. The only limitation is cost. Take into consideration the ambient lighting environment for the best cost/benefit ratio for filters.

Incandescent (with almost no green) or fluorescent (with almost no red) lights do not have the flat spectral response of sunlight. Plastic band-pass filters are an inexpensive and effective way to strengthen contrast ratios. The SCE5780 is a red display and should be used with long wavelength pass filter having a sharp cut-off in the 600 nm to 620 nm range. The SCE5782 is a high efficiency red display and should be used with long wavelength pass filter having a sharp cut-off in the 570 nm to 600 nm range. The SCE5784 is a high efficiency green display and should be used with long wavelength pass filter that peaks at 565 nm.

Additional contrast enhancement is gained by shading the displays. Plastic band-pass filters with built-in louvers offer the next step up in contrast improvement. Plastic filters can be improved further with anti-reflective coatings to reduce glare. The trade-off is fuzzy characters. Mounting the filters close to the display reduces this effect. Take care not to overheat the plastic filter by allowing for proper air flow.

Optimal filter enhancements are gained by using circular polarized, anti-reflective, band-pass filters. The circular polarizing further enhances contrast by reducing the light that travels through the filter and reflects back off the display to less than 1.0 %.

Several filter manufacturers supply quality filter materials. Some of them are: Panelgraphic Corporation, W. Caldwell, NJ; SGL Homalite, Wilmington, DE; 3M Company, Visual Products Division, St. Paul, MN; Polaroid Corporation, St. Paul, MN; Polaroid Corporation, Polarizer Division, Cambridge, MA; Marks Polarized Corporation, Deer Park, NY, Hoya Optics, Inc., Fremont, CA.

One last note on mounting filters: recessing displays and bezel assemblies is an inexpensive way to provide a shading effect in overhead lighting situations. Several Bezel manufacturers are: R.M.F. Products, Batavia, IL; Nobex Components, Griffith Plastic Corp., Burlingame, CA; Photo Chemical Products of California, Santa Monica, CA; I.E.E.-Atlas, Van Nuys, CA.

#### Microprocessor Interface

The microprocessor interface is through the serial port, SPI port or one out of eight data bits on the eight bit parallel port and also control lines  $\overline{\text{SDCLK}}$  and  $\overline{\text{LOAD}}$ .

# **Power Up Sequence**

Upon power up display will come on at random. Thus the display should be reset at power-up. The reset will set the Address Register to Digit 0, User RAM is set to 0 (display blank) the Control Word is set to 0 (100% brightness) and the internal counters are reset.

# **Loading Data into the Display**

Use following procedure to load data into the display:

- 1. Power up the display.
- 2. Bring RST low (600 ns duration minimum) to clear the Multiplex Counter, Address Register, Control Word Register, User Ram and Data Register. The display will be blank. Display brightness is set to 100%.
- 3. If a different brightness is desired, load the proper brightness opcode into the Control Word Register.
- 4. Load the Digit Address into the display.
- 5. Load display row and column data for the selected digit.
- 6. Repeat steps 4 and 5 for all digits.

#### Data Contents for the Word "ABCDEFGH"

|                                              |                                 |                                 |                                 |                                      | vvord                                |                                      | CDE                                  | rur                                  |                                                                                                            |
|----------------------------------------------|---------------------------------|---------------------------------|---------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------|
| Step                                         | D7                              | D6                              | D5                              | D4                                   | D3                                   | D2                                   | D1                                   | D0                                   | Function                                                                                                   |
| A<br>B                                       | 1<br>1                          | 1                               | 0                               | 0                                    | 0                                    | 0                                    | 0                                    | 0                                    | CLEAR<br>100% BRIGHTNESS                                                                                   |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8         | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>1<br>1<br>1<br>1      | 0<br>0<br>1<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>0<br>1<br>0<br>1<br>0<br>0<br>0 | 0<br>0<br>0<br>1<br>1<br>1<br>1      | DIGIT DO SELECT<br>ROW 0 (A)<br>ROW 1 (A)<br>ROW 2 (A)<br>ROW 3 (A)<br>ROW 4 (A)<br>ROW 5 (A)<br>ROW 6 (A) |
| 9<br>10<br>11<br>12<br>13<br>14<br>15<br>16  | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 1<br>1<br>1<br>0<br>1<br>1           | DIGIT D1 SELECT<br>ROW 0 (B)<br>ROW 1 (B)<br>ROW 2 (B)<br>ROW 3 (B)<br>ROW 4 (B)<br>ROW 5 (B)<br>ROW 6 (B) |
| 17<br>18<br>19<br>20<br>21<br>22<br>23<br>24 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>1<br>1<br>1<br>0      | 0<br>0<br>1<br>0<br>0<br>0<br>1<br>0 | 0<br>1<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>0<br>0<br>0<br>0<br>0      | 0<br>1<br>0<br>0<br>0<br>0<br>0      | DIGIT D2 SELECT<br>ROW 0 (C)<br>ROW 1 (C)<br>ROW 2 (C)<br>ROW 3 (C)<br>ROW 4 (C)<br>ROW 5 (C)<br>ROW 6 (C) |
| 25<br>26<br>27<br>28<br>29<br>30<br>31<br>32 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>0<br>0<br>0      | 0<br>1<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>1<br>1<br>1<br>1<br>1<br>0 | DIGIT D3 SELECT<br>ROW 0 (D)<br>ROW 1 (D)<br>ROW 2 (D)<br>ROW 3 (D)<br>ROW 4 (D)<br>ROW 5 (D)<br>ROW 6 (D) |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>1 | 1<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>0<br>0<br>0      | DIGIT D4 SELECT<br>ROW 0 (E)<br>ROW 1 (E)<br>ROW 2 (E)<br>ROW 3 (E)<br>ROW 4 (E)<br>ROW 5 (E)<br>ROW 6 (E) |
| 41<br>42<br>43<br>44<br>45<br>46<br>47<br>48 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0 | 1<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 1<br>1<br>0<br>0<br>0<br>0<br>0      | DIGIT D5 SELECT<br>ROW 0 (F)<br>ROW 1 (F)<br>ROW 2 (F)<br>ROW 3 (F)<br>ROW 4 (F)<br>ROW 5 (F)<br>ROW 6 (F) |
| 49<br>50<br>51<br>52<br>53<br>54<br>55<br>56 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>1<br>1<br>1<br>1<br>1<br>0 | 0<br>1<br>0<br>0<br>0<br>0<br>0<br>1 | 1<br>1<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>0<br>0<br>0<br>1<br>0      | 0<br>0<br>1<br>0<br>0<br>1<br>1      | DIGIT D6 SELECT<br>ROW 0 (G)<br>ROW 1 (G)<br>ROW 2 (G)<br>ROW 3 (G)<br>ROW 4 (G)<br>ROW 5 (G)<br>ROW 6 (G) |
| 57<br>58<br>59<br>60<br>61<br>61<br>62<br>63 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>0<br>0<br>0<br>1<br>0<br>0      | 1<br>0<br>0<br>0<br>1<br>0<br>0      | 1<br>0<br>0<br>0<br>1<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1      | DIGIT D7 SELECT<br>ROW 0 (H)<br>ROW 1 (H)<br>ROW 2 (H)<br>ROW 3 (H)<br>ROW 4 (H)<br>ROW 5 (H)<br>ROW 6 (H) |

Figure 13. Display Interface to Siemens/Intel 8031 Microprocessor (using serial port in mode 0)



Multiple displays can be cascaded using the CLKSEL and CLK I/O pins (Figure 16). The display designated as the MasterClock source should have its CLKSEL pin tied high and the slaves should have their CLKSEL pins tied low. All CLK I/O pins should be tied together. One display CLK I/O can drive 15 slave CLK I/Os. Use RST to synchronize all display counters.

Figure 14. Display Interface to Siemens/Intel 8031

Microprocessor (using one bit of parallel port as serial port)



Figure 15. Display Interface with Motorola 68HC05C4 Microprocessor (using SPI port)



Figure 16. Cascading Multiple Displays



Figure 17. Character Set

| DE DE                                      | HEX<br>CODE                | HEX<br>CODE              | HEX<br>CODE                                 | HEX<br>CODE                              | HEX<br>CODE                | HEX<br>CODE                               | HEX<br>CODE                                      |
|--------------------------------------------|----------------------------|--------------------------|---------------------------------------------|------------------------------------------|----------------------------|-------------------------------------------|--------------------------------------------------|
| 2<br>6<br>E                                | 04<br>00<br>•              | 1F<br>00                 | •• 1F 00                                    | 1F 00                                    | 00 00                      | 0C<br>12                                  | 06 08                                            |
| -::i                                       | 04<br>08<br>11             | 11<br>0A<br>04           | • 11<br>19<br>15<br>13                      | 16<br>19<br>11                           | 0D<br>12<br>12             | 12<br>16<br>11                            | 04<br>0E<br>11                                   |
| *                                          | 11<br>0E                   | 0A<br>11                 | •   11   •                                  | 11 11                                    | 12<br>12<br>0D             | 16<br>10                                  | OE OE                                            |
|                                            | 00<br>10<br>1C             | 0E<br>11                 | 00 10                                       | 00                                       | 00<br>01                   | 00                                        | 1F<br>08                                         |
| 4                                          | 12<br>12<br>12<br>02       | 11<br>11<br>11           | 08<br>04<br>0A                              | 09 09 09                                 | OE<br>1A<br>OA             | 0F<br>12                                  | 04<br>02<br>04                                   |
| 1                                          | 02 01                      | • ii                     |                                             | 0E<br>10                                 | OA<br>OA                   | 12<br>12<br>0C                            | 04<br>08<br>1F                                   |
| 0                                          | 00<br>04<br>05             | 0E<br>11                 | 04 00 0                                     | 04<br>00                                 | 0A<br>00<br>0F             | • 0A 00 •                                 | • 0A 0E                                          |
| 1<br>4                                     | • 0E<br>15<br>15           |                          | 0E<br>11<br>1F                              | 0E<br>12<br>12                           | 0E<br>11<br>1F             | 0E<br>12<br>12                            |                                                  |
| 4 8                                        | 0E<br>04                   | ● 0A<br>1B ●●            | 11                                          | • 12<br>• 0D                             |                            | 12<br>0D                                  | 11 OE                                            |
| • •                                        | 0A<br>00                   | • 00<br>0A               | 00 04                                       | 00<br>0F                                 | 0C 12                      | 06 09                                     | •   11   OA   •                                  |
|                                            |                            | 00 11 11                 | 02<br>1F<br>02                              | 08<br>08<br>08<br>18                     | 04<br>08<br>1E             | 08<br>1C<br>08                            | 04<br>04<br>0E                                   |
| 1 0 000                                    | 11<br>0E                   | 11 OE                    | 04 00                                       | 08                                       | 00 00                      | 08<br>1F                                  | 04 04                                            |
| 0                                          | 04<br>04<br>04             | 0A<br>0A<br>00           | OA<br>OA<br>1F                              | 04<br>0F                                 | 18<br>19                   | 08                                        | 0C<br>0C                                         |
|                                            | 04<br>04<br>04             | 00                       | 10A 1                                       | 14<br>0E<br>05                           | 02<br>04<br>08             | 14<br>08<br>15                            | 04 08 00                                         |
| 0                                          | 00 04                      | 00                       | 1F<br>0A<br>0A                              | 05<br>1E<br>04                           | 13 0                       | 15<br>12<br>0D                            | 00 00                                            |
| 2 4 4 4                                    | 08<br>04<br>04             | 00<br>0A<br>04           | • 00<br>04<br>04                            | 00<br>00<br>00                           | 00<br>00<br>00             | 00<br>00<br>00                            | 00<br>01<br>02                                   |
| 4                                          | 04<br>04<br>04             | '   4 F   <b>U</b>       | •• 1F 04                                    | 18                                       | 1F 00                      | ••• 00 00 00                              | 04 08                                            |
| 4 •                                        | 04<br>08                   | 0A<br>00                 | • 04 00                                     | 08<br>10                                 | 00 00                      | 0C 0C                                     | 10 00                                            |
| E                                          | 04<br>0C<br>04             | 0E<br>11<br>01           | 0E<br>11<br>01                              | 02 06                                    | 1F<br>10<br>1E             | 06<br>08<br>10                            | 1F 01 02                                         |
| 3<br>5<br>9                                | 04 04 04                   | 06                       | 0E 01                                       | 0Ă<br>12<br>1F                           | 01                         | "。 指 ••                                   | 04 08                                            |
| 1 <b>0</b>                                 | • 04<br>0E •               | 10<br>1F                 | •• 0E ••                                    | 02 02                                    | 01<br>1E                   | • 11<br>0E                                | 08 08                                            |
| 1                                          | 0E<br>11<br>11             | • 00<br>0C<br>0C         | 0C<br>0C                                    | 01<br>02<br>04                           | • 00<br>00<br>1F           | 10<br>08<br>04                            | 0E<br>11<br>01                                   |
| [ ] •••                                    | 0F 0F                      |                          | 00<br>0C<br>0C                              | 08 04                                    | 00<br>1F                   | 02 04                                     | 02 04                                            |
| 1 • • • • • • • • • • • • • • • • • • •    | 02<br>0C ••                | ● 0C ●●<br>00 1E         | 04<br>08                                    | 02                                       | • 00 00                    | 08<br>10                                  | 00 04                                            |
| 7                                          |                            | · .   指  <b>: · ·</b>    |                                             | 1E 11 11 11 11 11 11 11 11 11 11 11 11 1 | 1F<br>10<br>10             | 1F 10 10 10 10 10 10 10 10 10 10 10 10 10 | 0E 0         |
| 5   1   1                                  | 1 <u>F</u>                 | •   IF  • •              | 10                                          | 11                                       | 1E<br>10                   | 1E 10                                     | 10<br>13<br>11                                   |
| 0<br>E                                     | 11<br>11<br>07             | 11<br>1E                 | 11 OE                                       | 11 1E                                    | 10<br>1F                   | 10 10                                     | OE OE                                            |
| 1 .                                        | 04 04                      | 01<br>01                 | 12                                          | 10                                       | 11B<br>15<br>15<br>15      | •   11   •                                | 11 000<br>11 11 11 11 11 11 11 11 11 11 11 11 11 |
| -                                          | 04<br>04<br>04             | 01<br>01<br>11           | 18<br>14<br>12                              | 10<br>10<br>10                           | 15<br>11<br>11             | 19<br>15<br>13<br>11                      |                                                  |
| <b>                                   </b> | 07 0E                      | ● 0E ●●                  | 0E                                          | 1F                                       | 11 .                       | 11 -                                      | 0E •••                                           |
| 1                                          | •           • • •          | '••  <sub>11</sub>   ••• | 11 10                                       | 04 04                                    | 111                        |                                           | 11                                               |
|                                            | 11   15   12               | iE<br>14<br>12           | 0E<br>01                                    | 04                                       |                            | : IOA I                                   | 15<br>15<br>18                                   |
| 0 •                                        | 12<br>0D •••               | 12<br>11<br>1F           | • 11 0E • • • • • • • • • • • • • • • • • • | 04 04 00                                 |                            | 04 04 04                                  | 1B<br>11                                         |
| مُ افْ                                     | 11<br>0A                   | 01<br>02<br>04           | 04 04                                       | 10 .                                     | 1C<br>04<br>04             | OE OE                                     | 00                                               |
| 4<br>A<br>1                                | 04<br>04<br>04<br>04       | 00                       | 04<br>04<br>04<br>04                        | 04<br>02<br>01<br>00                     | •   04   •                 | 04<br>04<br>04                            | 00<br>00<br>00<br>00<br>15                       |
| 1 •                                        | 00                         | 10                       | 00                                          | 01                                       | 1C •••                     | 04                                        | 00                                               |
| 84                                         | 00<br>0E<br>12             | 10<br>10<br>16           | 00<br>0E<br>10                              | 01<br>01<br>0D                           | 00<br>0E                   | 0A<br>08<br>1C                            | 00<br>0F<br>11                                   |
| 0                                          | 12<br>12<br>12<br>12<br>0D | 16<br>19<br>11           | 10<br>10<br>11                              | 13                                       | 11<br>1E<br>10<br>0E       | 08 08                                     | 0F<br>01                                         |
| 0                                          | 00                         | 02                       | •  OE  ••                                   | OF OC                                    | 00                         | 00                                        | 06                                               |
|                                            | 04<br>00<br>0C             | 00<br>06<br>02           | 10<br>12<br>14                              | 04                                       | 15 . •                     | 00 16 19 11                               | 00<br>0E<br>11                                   |
|                                            | 04                         | 02                       | 10<br>10<br>12<br>14<br>18<br>14<br>12      | 04<br>04                                 |                            | •   11   •                                | <b>:</b>   11   <b>:</b>                         |
| 0                                          | 00                         | 00                       | 00                                          | 0E 08                                    | 100                        | 00                                        | 0E 0E                                            |
| 0<br>E<br>1                                | 00<br>0F<br>11             | 00<br>0B<br>0C           | 00 OE 10                                    | 08<br>08<br>1C<br>08<br>08<br>0A<br>0A   | 00                         | 00 11 11                                  | 00 11 1                                          |
| 9                                          | 13 0D                      | 08 08                    | 0E 01                                       | 08<br>0A                                 | 11<br>11<br>11<br>13<br>0D | 11<br>0A                                  | 15                                               |
| 0                                          | 01<br>00<br>00             | 00                       | 02                                          | 04                                       | 18                         | 00                                        | 0A • •                                           |
| 0<br>1<br>A                                | • 00 11 0A                 | 00<br>1F<br>02           | 04<br>04<br>08                              | 04<br>04<br>00                           | 04<br>04<br>02             | 00<br>08<br>15                            | 15<br>0A<br>15                                   |
| 4 • •                                      | 04                         | 04                       | 08 04                                       | . 04                                     | 04<br>04<br>04<br>08       | 15<br>02<br>00                            | 15<br>0A<br>15                                   |