## Preliminary # SIPC69N60C2 ## Fast CoolMOS<sup>TM</sup> Power Transistor #### **FEATURES:** - New revolutionary high voltage technology - Ultra low gate charge - Worlbest R<sub>DS(on)</sub> per chip area Ultra low effective capacitances - Improved noise immunity ## Applications: SMPS, resonant applications | Chip Type | V <sub>DS</sub> | I <sub>D</sub> | Die Size | Package | Ordering Code | |-------------|-----------------|----------------|------------------------------|--------------|-----------------------| | SIPC69N60C2 | 600V | 47A | 10.52 x 6.59 mm <sup>2</sup> | sawn on foil | Q67050-<br>A4073-A001 | ## **MECHANICAL PARAMETER:** | Raster size | 10.52 x 6.59 | mm | | | | |---------------------------------------|------------------------------------------------------------------|-----------------|--|--|--| | Source pad size | 2.4 x 6.0 (4 pads) | ] | | | | | Gate pad size | 0.380 x 0.548 | ] | | | | | Area total / active | 69.33 / 58.61 | mm <sup>2</sup> | | | | | Thickness | 175 | μm | | | | | Wafer size | 150 | mm | | | | | Flat position | 270 | grd | | | | | Max.possible chips per wafer | 204 | | | | | | Passivation frontside | Photoimide | | | | | | mitter metallization 3200 nm Al Si 1% | | | | | | | Collector metallization | 1400 nm Ni Ag –system suitable for epoxy and soft solder die bor | nding | | | | | Die bond | electrically conductive glue or solder | | | | | | Wire bond (proposed) | Source: Al, ≤ 500µm; Gate: Al, ≤ 125µm | | | | | | Reject Ink Dot Size | Ø 0.65mm ; max 1.2mm | | | | | | Recommended Storage Environment | store in original container, in dry nitrogen, < 6 month | | | | | # SIPC69N60C2 ## **MAXIMUM RATINGS:** | Parameter | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------------|--------------------|------------------|-------| | Drain-Source voltage | V <sub>DS</sub> | 600 | V | | DC drain current, limited by T <sub>jmax</sub> | I <sub>D</sub> | 47 | А | | Pulsed drain current, t <sub>p</sub> limited by T <sub>jmax</sub> | I <sub>Dpuls</sub> | 94 | Α | | Gate source voltage | V <sub>GS</sub> | ±20 | V | | Operating junction and storage temperature | $T_j$ , $T_{stg}$ | -55 <b>+</b> 150 | °C | | Reverse diode dv/dt I <sub>S</sub> =47A, V <sub>DS</sub> <v<sub>DSS, di/dt=100 A/µs, T<sub>jmax</sub>=150°C</v<sub> | dv/dt | 6 | KV/μs | ## STATIC CHARACTERISTICS (tested on chip), $T_{\rm j}$ =25 °C, unless otherwise specified: | Parameter | Symbol | Conditions | Value | | | Unit | |---------------------------------|----------------------|---------------------------------------------|-------|------|------------------|------| | i didilicitei | - Cymbol | Conditions | min. | typ. | max. | 0 | | Drain-source breakdown voltage | V <sub>(BR)DSS</sub> | $V_{GS}$ =0V , $I_D$ = 0.25mA | | | 600 | V | | Gate-source on-state resistance | R <sub>DS(on)</sub> | $V_{GS}$ =10V, $I_D$ =30A | | 70 | 90 <sup>1)</sup> | mΩ | | Gate threshold voltage | V <sub>GS(th)</sub> | $I_D=2.7mA$ , $V_{GS}=V_{DS}$ | 3.5 | 4.5 | 5.5 | V | | Zero gate voltage drain current | I <sub>DSS</sub> | V <sub>DS</sub> =600V , V <sub>GS</sub> =0V | | 0.1 | 25 | μA | | Gate-source leakage current | I <sub>GSS</sub> | V <sub>DS</sub> =0V , V <sub>GS</sub> =20V | | | 100 | nA | this correlates to a max. $R_{DS(on)}$ -value of 70 m $\Omega$ at $V_{GS}$ =10V, $I_D$ =30A of this chip packaged in a TO247-package ## **ELECTRICAL CHARACTERISTICS** (tested at component): | Parameter | Symbol | Conditions | Value | | | Unit | |------------------------------|--------|----------------|-------|------|------|-------| | raiametei | | | min. | typ. | max. | Ullit | | Input capacitance | Ciss | $V_{DS}=25V$ , | - | 8800 | | pF | | Output capacitance | Coss | $V_{GS}=0V$ , | - | 3150 | | | | Reverse transfer capacitance | Crss | f=1MHz | - | 36 | | | ## SWITCHING CHARACTERISTICS (tested at component), Inductive Load | Parameter | Symbol Cor | Conditions | Value | | | Unit | |---------------------|------------------|--------------------------------------------------|-------|------|------|-------| | | | | min. | typ. | max. | Oiiit | | Turn-on delay time | $t_{d(on)}$ | <i>T</i> <sub>j</sub> =125°C | - | 28 | | ns | | Rise time | $t_{\rm r}$ | $V_{\rm DD} = 380 \text{V},$ | - | 95 | | | | Turn-off delay time | $t_{d(off)}$ | I <sub>D</sub> =47A,<br>V <sub>GS</sub> =0 /13V, | - | 105 | | | | Fall time | $t_{\mathrm{f}}$ | $R_{G}$ = 1.8 $\Omega$ | - | 10 | | | # SIPC69N60C2 ## **CHIP DRAWING:** ### **FURTHER ELECTRICAL CHARACTERISTICS:** | This chip data sheet refers to the | | |------------------------------------|--| | device data sheet | | ## **Preliminary** # SIPC69N60C2 #### **DESCRIPTION:** AQL 0,65 for visual inspection according to failure catalog Electrostatic Discharge Sensitive Device according to MIL-STD 883 Test-Normen Villach/Prüffeld Published by Infineon Technologies AG i Gr., Bereich Kommunikation St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 1999 All Rights Reserved. ## Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.