### **Features**

- Synthesizer, Reverb, Chorus on a Single Chip
- No External ROM or RAM
- Single-chip All-in-one Design, Only Requires External DAC
  - MIDI Control Processor, Serial and Parallel Interface
  - Synthesis
  - Compatible Effects: Reverb and Chorus
  - Programmable Spatial Effects or Four-channel Surround<sup>(1)</sup>
  - 3DMIDI<sup>™</sup>: Four-speaker MIDI<sup>(1)</sup>
  - 4-band Stereo Equalizer
- State-of-the-Art Synthesis for Best Quality/Price Products
  - 38-voice Polyphony + Effects
  - On-chip Wavetable Data, Firmware, RAM Delay Lines
- Synthesizer Chipset: SAM9793 + DAC
- Hardware-programmable DAC Mode
  - I2S 16 to 20 Bits
  - Japanese 16 Bits
- Typical Applications: Cost-sensitive PC Wavetable Synthesis/VCD Karaoke/Musical Instruments
- 100-lead PQFP Package: Easy Mounting
- Ideal for Battery Operation
  - Low Power
  - Power-down Mode
  - Wide Supply Voltage Range: 2.45V to 2.95V Core, 3V to 5.5V Periphery

Note: 1. Four-channel surround and 3DMIDI require additional DAC.

## **Description**

The SAM9793 provides a single-chip, low-cost MIDI sound system. Equipped with a parallel MIDI input, it provides state-of-the-art sound synthesis together with a range of compatible effects. Its low power consumption makes it ideal for battery-powered applications such as portable Karaoke or VCD Karaoke systems. It can also be used for cost-sensitive PC-based wavetable synthesis applications.

Figure 1. Typical Hardware Configuration





Single-chip Synthesizer with Effects, Parallel Interface

**SAM9793** 







# **Pin Description**

# **Pins by Function**

Table 1. Power Supply Group

| Pin Name | Pin Number                                      | Туре | Function                                                                         |
|----------|-------------------------------------------------|------|----------------------------------------------------------------------------------|
| GND      | 5, 7, 14, 18, 19, 21,<br>48, 54, 58, 67, 84, 96 | PWR  | Digital Ground All pins should be connected to a ground plane.                   |
| VCC      | 6, 16, 46, 57,<br>76, 85, 94                    | PWR  | Power Supply, 3V to 5.5V<br>All pins should be connected to a VCC plane.         |
| VC3      | 27, 52, 56, 80, 86                              | PWR  | Core Power Supply, 2.45V to 2.95V. All pins should be connected to nominal 2.7V. |

Table 2. Serial MIDI, Parallel MIDI (MPU-401)

| Pin Name | Pin Number                         | Туре   | Function                                                                                                                                                                                   |
|----------|------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MIDI IN  | 98                                 | IN     | Serial TTL MIDI In. Connected to the built-in synthesizer at power-up or after MPU reset. Connected to the D0 - D7 bus (read mode) when MPU switched to UART mode.                         |
| MIDI OUT | 45                                 | OUT    | Serial TTL MIDI Out, not used at power-up or after MPU reset. Connected to the D0 - D7 bus (write mode) when MPU switched to UART mode.                                                    |
| D0 - D7  | 68, 70, 73, 92, 93,<br>95, 97, 100 | I/O    | 8-bit bi-directional bus under control of $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ .                                                                                            |
| A0       | 40                                 | IN     | Select data(0) or control(1) for write, data(0) or status(1) for read.                                                                                                                     |
| CS       | 49                                 | IN     | Chip select, active low.                                                                                                                                                                   |
| RD       | 51                                 | IN     | Read, active low. When $\overline{CS}$ and $\overline{RD}$ are low, data (A0 = 0) or status (A0 = 1) is read on D0 - D7. Read data is acknowledged on the rising edge of $\overline{WR}$ . |
| WR       | 47                                 | IN     | Write, active low. When CS and WR/ are low, data (A0 = 0 or control (A0 = 1) are written from the D0 - D7 bus to the SAM9793 on the rising edge of $\overline{\text{WR}}$ .                |
| IRQ      | 43                                 | TS OUT | A rising edge indicates that a MIDI byte is available for read on D0 - D7. Acknowledged by reading the byte. This pin is floated until the SAM9793 is switched to MPU-401 UART mode.       |

Table 3. Digital Audio Group

| Pin Name | Pin Number | Туре | Function                                                    |
|----------|------------|------|-------------------------------------------------------------|
| CLBD     | 1          | OUT  | Digital audio bit clock                                     |
| WSBD     | 11         | OUT  | Digital audio left/right select                             |
| DABD0    | 9          | OUT  | Digital audio main stereo output                            |
| DABD1    | 10         | OUT  | Auxiliary digital stereo output. Surround or 3DMIDI output. |
| DACSEL   | 8          | IN   | DAC type: 0 = I2S 16 to 20 bits, 1 = Japanese 16 bits       |

# SAM9793

Table 4. Miscellaneous Group

| Pin Name         | Pin Number         | Туре | Function                                                                                                                                                                                         |
|------------------|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X1 - X2          | 89, 88             | _    | 9.6 MHz crystal connection. An external 9.6 MHz clock can also be used on X1 (2.7V input). X2 cannot be used to drive external circuits, use CKOUT instead.                                      |
| CKOUT            | 2                  | OUT  | Buffered X2 output, can be used to drive external DAC master clock (256 x Fs).                                                                                                                   |
| LFT              | 87                 | _    | PLL external RC network.                                                                                                                                                                         |
| RESET            | 90                 | IN   | Reset input, active low. This is a Schmitt trigger input, allowing direct connection of an RC network.                                                                                           |
| PDWN             | 91                 | IN   | Power-down, active low. When power-down is active, then all output pins will be floated. The crystal oscillator will be stopped. To exit from power-down, PDWN should be high and RESET applied. |
| TEST0 -<br>TEST4 | 17, 20, 22, 23, 55 | IN   | Test pins. Should be grounded.                                                                                                                                                                   |
| RUN              | 99                 | OUT  | When high, indicates that the synthesizer is up and running.                                                                                                                                     |





### **Pinout**

Figure 2. SAM9793 in 100-lead TQFP Package



### **Mechanical Dimensions**

Figure 3. 100-lead Plastic Quad Flat Pack



Table 5. Package Dimensions (in mm)

| Dimension | Min  | Тур   | Max  |
|-----------|------|-------|------|
| Α         |      |       | 3.40 |
| A1        | 0.25 |       |      |
| A2        | 2.55 | 2.8   | 3.05 |
| D         |      | 23.90 |      |
| D1        |      | 20.00 |      |
| E         |      | 17.90 |      |
| E1        |      | 14.00 |      |
| L         | 0.65 | 0.88  | 1.03 |
| Р         |      | 0.65  |      |
| В         | 0.22 |       | 0.38 |





## **Absolute Maximum Ratings**

Table 6. Absolute Maximum Ratings

| Symbol          | Parameter/Condition                 | Min  | Тур | Max                    | Unit |
|-----------------|-------------------------------------|------|-----|------------------------|------|
| _               | Ambient Temperature (power applied) | -40  |     | +85                    | °C   |
| _               | Storage Temperature                 | -6.5 |     | +150                   | °C   |
| _               | Voltage on any pin (except X1)      | -0.5 |     | V <sub>CC</sub> + 0.5  | V    |
| _               | Voltage on X1 pin                   | -0.5 |     | V <sub>C3</sub> + 0.25 | V    |
| V <sub>CC</sub> | Supply Voltage                      | -0.5 |     | 6.5                    | V    |
| V <sub>C3</sub> | Supply Voltage                      | -0.5 |     | 2.95                   | V    |
| _               | Maximum I <sub>OL</sub> per I/O pin |      |     | 10                     | mA   |

# **Recommended Operating Conditions**

**Table 7.** Recommended Operating Conditions

| Symbol          | Parameter/Condition           | Min  | Тур     | Max  | Unit |
|-----------------|-------------------------------|------|---------|------|------|
| V <sub>CC</sub> | Supply Voltage <sup>(1)</sup> | 3    | 3.3/5.0 | 5.5  | ٧    |
| V <sub>C3</sub> | Supply Voltage                | 2.45 | 2.7     | 2.95 | ٧    |
| T <sub>A</sub>  | Operating Ambient Temperature | 0    |         | 70   | °C   |

Note: 1. When using 3.3V  $V_{CC}$  supply in a 5V environment, care must be taken that pin voltage does not exceed  $V_{CC}$  + 0.5V. Pin X1 is powered by  $V_{C3}$  input. If X1 is driven by a 5V device, then a minimum series resistor is required (typ. 330 $\Omega$ ).

## **DC Characteristics**

**Table 8.** DC Characteristics ( $T_A = 25$ °C,  $V_{C3} = 2.7V \pm 10$ %)

| Symbol          | Parameter/Condition                                  | V <sub>cc</sub> | Min          | Тур      | Max                              | Unit     |
|-----------------|------------------------------------------------------|-----------------|--------------|----------|----------------------------------|----------|
| V <sub>IL</sub> | Low-level Input Voltage                              | 3.3<br>5.0      | -0.5<br>-0.5 |          | 1.0<br>1.7                       | V<br>V   |
| V <sub>IH</sub> | High-level Input Voltage                             | 3.3<br>5.0      | 2.3<br>3.3   |          | $V_{CC} + 0.5$<br>$V_{CC} + 0.5$ | V<br>V   |
| V <sub>OL</sub> | Low-level Output Voltage (I <sub>OL</sub> = -3.2 mA) | 3.3<br>5.0      |              |          | 0.45<br>0.45                     | < <      |
| V <sub>OH</sub> | High-level Output Voltage (I <sub>OH</sub> = 0.8 mA) | 3.3<br>5.0      | 2.8<br>4.5   |          |                                  | < <      |
| I <sub>cc</sub> | Power Supply Current (Crystal Freq. = 9.6 MHz)       | 3.3<br>5.0      |              | 50<br>10 | 70<br>15                         | mA<br>mA |
|                 | Power-down Supply Current                            |                 |              | 70       | 100                              | μA       |

# **Timings**

## **Parallel MPU-401 Interface**

Figure 4. MPI Interface Read Cycle



Figure 5. MPU Interface Write Cycle





Table 9. Timing Parameters

| Symbol               | Parameter                        | Min | Тур | Max | Unit |
|----------------------|----------------------------------|-----|-----|-----|------|
| t <sub>AVCS</sub>    | Address Valid to Chip Select Low | 0   |     |     | ns   |
| t <sub>CSLRDL</sub>  | Chip Select Low to RD Low        | 5   |     |     | ns   |
| t <sub>RDHCSH</sub>  | RD High to CS High               | 5   |     |     | ns   |
| t <sub>PRD</sub>     | RD Pulse Width                   | 50  |     |     | ns   |
| t <sub>RDLDV</sub>   | Data Out Valid from RD           |     |     | 20  | ns   |
| t <sub>DRH</sub>     | Data Out Hold from RD            | 5   |     | 10  | ns   |
| t <sub>CSLRWRL</sub> | Chip Select Low to WR Low        | 5   |     |     | ns   |
| t <sub>WRHCSH</sub>  | WR High to CS High               | 5   |     |     | ns   |
| $t_{PWR}$            | WR Pulse Width                   | 50  |     |     | ns   |
| t <sub>DWS</sub>     | Write Data Setup Time            | 10  |     |     | ns   |
| t <sub>DWH</sub>     | Write Data Hold Time             | 0   |     |     | ns   |

# Digital Audio

Figure 6. Digital Audio Timing



Table 10. Timing Parameters

| Symbol            | Parameter                            | Min | Тур    | Max | Unit |
|-------------------|--------------------------------------|-----|--------|-----|------|
| t <sub>CW</sub>   | CLBD Rising to WSBD Change           | 200 |        |     | ns   |
| t <sub>SOD</sub>  | DABDx Valid before/after CLBD Rising | 200 |        |     | ns   |
| t <sub>CLBD</sub> | CLBD Cycle Time                      |     | 416.67 |     | ns   |

## **Digital Audio Frame**

Figure 7. Digital Audio Frame Format



Note: Selection of I2S or Japanese format is via pin DACSEL.





### **Reset and Power-down**

During power-up, the RESET input should be held low until the crystal oscillator and PLL are stabilized, which can take about 20 ms. A typical RC/diode power-up network can be used.

After  $\overline{\text{RESET}}$ , the SAM9793 enters an initialization routine. It will take around 50 ms before a MIDI IN or MPU message can be processed.

If  $\overline{\text{PDWN}}$  is asserted low, then all I/Os and outputs will be floated and the crystal oscillator and PLL will be stopped. The chip enters a deep power-down sleep mode. To exit power-down,  $\overline{\text{PDWN}}$  has to be asserted high, then  $\overline{\text{RESET}}$  applied.

## **Recommended Board Layout**

As for all HCMOS high-integration ICs, some rules of board layout should be followed for reliable operation:

GND, V<sub>CC</sub>, V<sub>C3</sub> distribution, decouplings

All GND,  $V_{CC}$  and  $V_{C3}$  pins should be connected. GND and  $V_{CC}\,$  planes are strongly recommended below the

SAM9793. The board GND and  $V_{CC}$  distribution should be in grid form. For 5V  $V_{CC}$  operation, if 2.7V is not available, then  $V_{C3}$  can be connected to  $V_{CC}$  by three 1N4148 diodes in series.

Recommended  $V_{CC}$  decoupling is 0.1  $\mu F$  at each corner of the IC with an additional 10  $\mu F$  decoupling close to the crystal.  $V_{C3}$  requires a single 0.1  $\mu F$  decoupling close to the IC.

· Crystal, LFT

The paths between the crystal, the crystal compensation capacitors, the LFT filter R-C-R and the SAM9793 should be short and shielded. The ground return from the compensation capacitors and LFT filter should be the GND plane from SAM9793.

Analog section

A specific AGND ground plane should be provided, which connects by a single trace to the GND ground. No digital signals should cross the AGND plane. Refer to the codec vendor recommended layout for correct implementation of the analog section.

# **Recommended Crystal Compensation and LFT Filter**

Figure 8. Recommended Crystal Compensation and LFT Filter







## **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

#### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Atmel Asia, Ltd.
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimhatsui
East Kowloon
Hong Kong
TEL (852) 2721-9778
FAX (852) 2722-1369

### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

#### Atmel Rousset

Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

#### Atmel Smart Card ICs

Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743

#### Atmel Grenoble

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480

> Fax-on-Demand North America: 1-(800) 292-8635 International: 1-(408) 441-0732

e-mail
literature@atmel.com

Web Site http://www.atmel.com

*BBS* 1-(408) 436-4309

#### © Atmel Corporation 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® is the registered trademark of Atmel Corporation; 3DMIDI is a trademark of Atmel Corporation.

Terms and product names in this document may be trademarks of others.