

S3023

#### **FEATURES**

- Complies with Bellcore and ITU-T specifications for jitter tolerance, jitter transfer and jitter generation
- On-chip high frequency PLL with internal loop filter for clock recovery
- Supports clock recovery for OC-12/STM-4 (622.08 Mbit/s) or OC-3/STM-1 (155.52 Mbit/s) NRZ data
- 19.44 MHz reference frequency
- Lock detect—monitors frequency
- 260mW typical power dissipation
- Low-jitter LVPECL interface
- Maintains downstream clock in absence of data inputs
- 3.3V supply
- Available in a 20 TSSOP package
- · Active Low LVPECL Signal Detect

#### **GENERAL DESCRIPTION**

The function of the S3023 clock recovery unit is to derive high speed timing signals for SONET/SDH-based equipment. The S3023 is implemented using AMCC's proven Phase Locked Loop (PLL) technology.

The S3023 receives either an OC-12/STM-4 or OC-3/STM-1 scrambled NRZ signal and recovers the clock from the data. The chip outputs a differential LVPECL bit clock and retimed data. Figure 1 shows a typical network application.

The S3023 utilizes an on-chip PLL which consists of a phase detector, a loop filter, and a voltage controlled oscillator (VCO). The phase detector compares the phase relationship between the VCO output and the reference frequency. A loop filter converts the phase detector output into a smooth DC voltage, and the DC voltage is input to the VCO whose frequency is varied by this voltage. A block diagram is shown in Figure 2.

Figure 1. System Block Diagram





Figure 2. Functional Block Diagram







#### **OVERVIEW**

The S3023 supports clock recovery for the OC-12/STM-4 or OC-3/STM-1 data rates. Differential serial data is input to the chip at the specified rate and clock recovery is performed on the incoming data stream. An external crystal is required to minimize the PLL lock time and provide a stable output clock source in the absence of serial input data. Retimed data and clock are output from the S3023.

#### CHARACTERISTICS

#### **Performance**

The S3023 PLL complies with the jitter specifications proposed for SONET/SDH equipment defined by the T1X1.6/91-022 document, when used with differential inputs and outputs as shown in Figure 3.

#### **Jitter Transfer**

The jitter transfer function is defined as the ratio of jitter on the output OC-N/STS-N signal to the jitter applied on the input OC-N/STS-N signal versus frequency. Jitter transfer requirements are shown in Figure 5. The measurement condition is that input sinusoidal jitter up to the mask level in Figure 4 be applied for each of the OC-N/STS-N rates.

#### **Input Jitter Tolerance**

Input jitter tolerance is defined as the peak to peak amplitude of sinusoidal jitter applied on the input signal that causes an equivalent 1 dB optical/electrical power penalty. SONET input jitter tolerance requirements are shown in Figure 4. The measurement condition is the input jitter amplitude which causes an equivalent of 1 dB power penalty.

#### Serial Data Output Set-up and Hold Time

The output set-up and hold times are represented by the waveforms shown in Figure 3.

#### **Jitter Generation**

The jitter generation of the serial clock and serial data outputs shall not exceed 0.01 UI when a serial data input with less than 14ps (OC-12) or 56ps (OC-3) rms jitter is presented to the serial data inputs.

Figure 3. Clock Output to Data Transition Delay



Figure 4. Input Jitter Tolerance Specification



Figure 5. Jitter Transfer Specification



- Bellcore Specifications: TR-NWT-000253, Issue 2, December 1991.
- 2. CCITT Recommendations: G.958.





Table 1. S3023 Pin Assignment and Descriptions

| Pin Name             | Level           | I/O | Pin #    | Description                                                                                                                                                                                                                                                                                                                                                                  |  |
|----------------------|-----------------|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SERDATIP<br>SERDATIN | Diff.<br>LVPECL | I   | 2 3      | Serial Data In. A clock is recovered from transitions on these inputs.                                                                                                                                                                                                                                                                                                       |  |
| BYPASS               | LVTTL           | I   | 16       | Bypass enable. Active High. Used during production test to bypass the VCO in the PLL. Tie to ground for normal operation.                                                                                                                                                                                                                                                    |  |
| SDN                  | LVPECL          | I   | 15       | Signal Detect. Active Low. A single-ended LVPECL input to be driven by the external optical receiver module to indicate presence of received optical power. When SD is inactive, the PL will be forced to lock to the TTLREF input and the SERDATOP/N output will be held in the logic low state. When SD is active, data on the SERDATIP/N pins will be processed normally. |  |
| TTLREF               | LVTTL           | I   | 7        | Reference clock input used to establish the initial operating frequency of the clock recovery PLL and also used as a standby clock in the absence of data or when LOCKDET is inactive.                                                                                                                                                                                       |  |
| CAP1<br>CAP2         |                 | I   | 18<br>17 | Loop Filter Pins. The loop filter capacitor and resistors are connected to these pins. See Figure 8.                                                                                                                                                                                                                                                                         |  |
| LCKREFN              | LVTTL           | I   | 8        | Lock to Reference. Active Low. When active, the serial clock output will be forced to lock to the TTLREF local reference input, and the SERDATOP/N output will be held at the logic low state. See Table 2.                                                                                                                                                                  |  |
| MODE                 | LVTTL           | I   | 6        | Rate select used to select the bit rate of the device. Set High to select 622.08 Mbit/s. Set Low to select 155.52 Mbit/s.                                                                                                                                                                                                                                                    |  |
| SERDATOP<br>SERDATON | Diff.<br>LVPECL | 0   | 14<br>13 | Serial Data Out signal that is the delayed version of the incoming data stream (SERDATI) updated on the falling edge of Serial Clock Out (SERCLKOP).                                                                                                                                                                                                                         |  |
| SERCLKOP<br>SERCLKON | Diff.<br>LVPECL | 0   | 12<br>11 | Serial Clock Out signal that is phase aligned with Serial Data Out (SERDATOP/N). (See Figure 3.)                                                                                                                                                                                                                                                                             |  |
| LOCKDET              | LVPECL          | 0   | 5        | Lock Detect. Active High. When active, this output indicates that the PLL is locked to the serial data inputs and valid clock and data are present at the serial outputs. When inactive, it indicates that the PLL is locked to the local reference clock. The lock detect will go inactive under the following conditions:                                                  |  |
|                      |                 |     |          | 1. If SDN is inactive.                                                                                                                                                                                                                                                                                                                                                       |  |
|                      |                 |     |          | 2. If the VCO drifts away from the local reference clock by more than 1000 ppm.                                                                                                                                                                                                                                                                                              |  |
|                      |                 |     |          | 3. If LCKREFN is active.                                                                                                                                                                                                                                                                                                                                                     |  |
| DGND                 | GND             | _   | 9        | Digital Ground (0V)                                                                                                                                                                                                                                                                                                                                                          |  |
| DVCC                 | +3.3V           | _   | 10       | Digital Power Supply (+3.3V)                                                                                                                                                                                                                                                                                                                                                 |  |
| AGND                 | GND             | _   | 4, 19    | Analog Ground (0V)                                                                                                                                                                                                                                                                                                                                                           |  |
| AVCC                 | +3.3V           | _   | 1, 20    | Analog Power Supply (+3.3V)                                                                                                                                                                                                                                                                                                                                                  |  |



Figure 6. S3023 Pinout





Figure 7. S3023 TSSOP Package



Table 2. Clock and Data Output Control

| SDN | LCKREFN | LOCK<br>DETECT | SERCLKOP/N | SERDATP/N |
|-----|---------|----------------|------------|-----------|
| Х   | 0       | 0              | Active     | 0         |
| 1   | X       | 0              | Active     | 0         |
| 0   | 1       | 1              | Active     | Active    |

Table 3. Thermal Management

| Device | Power ⊝ja Still . |        |  |
|--------|-------------------|--------|--|
| S3023  | 347 mW            | 77°C/W |  |



Table 4. Absolute Maximum Ratings

| Parameter                                      | Min                     | Тур       | Max             | Unit |
|------------------------------------------------|-------------------------|-----------|-----------------|------|
| Storage Temperature                            | -65                     |           | +150            | ° C  |
| Voltage on V <sub>cc</sub> with Respect to GND | -0.5                    |           | +7.0            | V    |
| Voltage on any LVTTL Input Pin                 | -0.5                    |           | V <sub>cc</sub> | V    |
| Voltage on any LVPECL Input Pin                | V <sub>cc</sub><br>-2.0 |           | V <sub>cc</sub> | V    |
| LVTTL Output Sink Current                      |                         |           | 20              | mA   |
| LVTTL Output Source Current                    |                         |           | 10              | mA   |
| High Speed LVPECL Output Source Current        |                         |           | 50              | mA   |
| ESD Sensitivity <sup>1</sup>                   | ι                       | Jnder 500 | )               | V    |

<sup>1.</sup> Human Body Model.

Table 5. Recommended Operating Conditions

| Parameter                                                       | Min                | Тур | Max             | Unit |
|-----------------------------------------------------------------|--------------------|-----|-----------------|------|
| Ambient Temperature under Bias                                  | -40                |     | +85             | ° C  |
| Voltage on V <sub>cc</sub> with Respect to GND                  | 3.13               | 3.3 | 3.46            | V    |
| Voltage on any LVTTL Input Pin                                  | 0.0                |     | V <sub>cc</sub> | V    |
| Voltage on any LVPECL Input Pin                                 | V <sub>cc</sub> –2 |     | V <sub>cc</sub> | V    |
| PECL Output Source Current (50 $\Omega$ to V <sub>cc</sub> -2V) |                    | 14  | 25              | mA   |
| ICC Supply Current                                              |                    | 80  | 100             | mA   |

## S3023

# SONET/SDH/ATM CLOCK RECOVERY UNIT

Table 6. Performance Specifications

| Parameters                                                            | Min  | Тур    | Max  | Units   | Condition                                                                                                                   |
|-----------------------------------------------------------------------|------|--------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| Nominal VCO Center<br>Frequency                                       |      | 622.08 |      | MHz     |                                                                                                                             |
| Reference Clock<br>Frequency Tolerance<br>Clock Recovery <sup>1</sup> | -250 |        | +250 | ppm     |                                                                                                                             |
| STS-3/STS-12<br>Capture Range<br>Clock Output                         |      | ±500   |      | ppm     | With respect to fixed reference frequency                                                                                   |
| Duty Cycle                                                            | 45   |        | 55   | % of UI | Minimum transition density of 20%.                                                                                          |
| Acquisition Lock Time <sup>1</sup><br>STS-3/STS-12                    |      |        | 16   | µsec    | With device already powered up and valid REFCLK.                                                                            |
| PECL Output Rise & Fall Times                                         |      |        | 600  | ps      | 10% to 90%, 50Ω to -2V equivalent load, 5 pF cap.                                                                           |
| SERCLKOP/N Jitter<br>Generation                                       |      | 0.005  | 0.01 | UI      | With less than 14ps rms jitter on SERDATIP/N data inputs.                                                                   |
| STS-3/STS-12 Jitter<br>Tolerance <sup>1</sup>                         | 0.5  |        |      | UI      | Sinusoidal input jitter. Amplitude or SERDATIP/N data inputs from 250 kHz to 5 MHz for STS-12, 65 kHz to 1.3 MHz for STS-3. |

<sup>1.</sup> Guaranteed but not tested.



Table 7. LVTTL Input/Output DC Characteristics1

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 3.3 \text{ V } \pm 5\%)$ 

| Symbol                       | Parameter                                 | Min    | Max  | Unit | Test Conditions                              |
|------------------------------|-------------------------------------------|--------|------|------|----------------------------------------------|
| V <sub>IL</sub> <sup>1</sup> | Input LOW Voltage                         |        | 0.8  |      | Guaranteed Input LOW Voltage for all inputs  |
| V <sub>IH</sub> <sup>1</sup> | Input HIGH Voltage                        | 2.0    |      |      | Guaranteed Input HIGH Voltage for all inputs |
| I <sub>IL</sub>              | Input LOW Current                         | -400.0 |      | μΑ   | $V_{CC} = MAX, V_{IN} = 0.5V$                |
| I <sub>IH</sub>              | Input HIGH Current                        |        | 50.0 | μΑ   | $V_{CC} = MAX, V_{IN} = 2.7V$                |
| I <sub>I</sub>               | Input HIGH Current at Max V <sub>IN</sub> |        | 1.0  | mA   | $V_{CC} = MAX, V_{IN} = V_{CC}$              |
| V <sub>IK</sub>              | Input Clamp Diode Voltage                 | -1.2   |      | V    | $V_{CC} = MIN, I_{IN} = -18.0 mA$            |

<sup>1.</sup> These input levels provide a zero-noise immunity and should only be tested in a static, noise-free environment.

#### Table 8. LVPECL Input/Output Characteristics

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 3.3 \text{ V})$ 

| Symbol          | Parameter                   | Min                       | Тур   | Max                       | Unit | Test Conditions                                       |
|-----------------|-----------------------------|---------------------------|-------|---------------------------|------|-------------------------------------------------------|
| V <sub>IL</sub> | Input Low Voltage           | V <sub>cc</sub><br>-2.000 |       | V <sub>cc</sub><br>-1.441 | V    | Guaranteed Input Low Voltage for single-ended inputs  |
| V <sub>IH</sub> | Input High Voltage          | V <sub>cc</sub><br>-1.225 |       | V <sub>cc</sub><br>-0.570 | V    | Guaranteed Input High Voltage for single-ended inputs |
| V <sub>IL</sub> | Input Low Voltage           | V <sub>cc</sub><br>-2.000 |       | V <sub>CC</sub><br>-0.700 | V    | Guaranteed Input Low Voltage for differential inputs  |
| V <sub>IH</sub> | Input High Voltage          | V <sub>cc</sub><br>-1.750 |       | V <sub>cc</sub><br>-0.450 | V    | Guaranteed Input High Voltage for differential inputs |
| V <sub>ID</sub> | Input Differential Voltage  | 0.250                     | 0.500 | 1.400                     | V    | Differential Input Voltage                            |
| I <sub>IH</sub> | Input High Current          | -0.500                    |       | 100                       | uA   | $V_{ID} = 500 \text{ mV}$                             |
| I <sub>IL</sub> | Input Low Current           | -0.60                     |       | 20.000                    | uA   | $V_{ID} = 500 \text{ mV}$                             |
| V <sub>oL</sub> | Output Low Voltage          | V <sub>cc</sub><br>-2.000 |       | V <sub>cc</sub><br>-1.57  | V    | 50 $\Omega$ termination to V <sub>cc</sub> -2V        |
| V <sub>OH</sub> | Output High Voltage         | V <sub>cc</sub><br>-1.35  |       | V <sub>cc</sub><br>-0.670 | V    | 50 $\Omega$ termination to V <sub>cc</sub> -2V        |
| V <sub>OD</sub> | Output Differential Voltage | 0.390                     |       | 1.330                     | V    | Differential Output Voltage                           |

Figure 8. Loop Filter Connections



#### Ordering Information

| PREFIX                 | DEVICE | PACKAGE      |
|------------------------|--------|--------------|
| S – Integrated Circuit | 3023   | A – 20 TSSOP |
|                        |        |              |

Device Package

Prefix



# Applied Micro Circuits Corporation • 6290 Sequence Dr., San Diego, CA 92121 Phone: (858) 450-9333 • (800)755-2622 • Fax: (858) 450-9885 http://www.amcc.com

AMCC reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current

AMCC does not assume any liability arising out of the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

AMCC reserves the right to ship devices of higher grade in place of those of lower grade.

AMCC SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

AMCC is a registered trademark of Applied Micro Circuits Corporation. Copyright ® 2001 Applied Micro Circuits Corporation

D433/R625