# R8800LV # 16-Bit RISC Microcontroller User's Manual # RDC RISC DSP Controller RDC Semiconductor Co., Ltd http://www.rdc.com.tw Tel. 886-3-666-2866 Fax 886-3-563-1498 # **Contents** | | Features | 5 | |------|------------------------------------------------|----------| | | Block Diagram | 6 | | | Pin Configuration | 7 | | 3.1 | PQFP | 7 | | 3.2 | | | | 3.3 | R8800LV PQFP and LQFP Pin-Out Table | 9 | | | Pin Description | 10 | | 4.1 | R8800LV I/O Characteristics of Each Pin | 15 | | | Basic Application System Block | 18 | | | Read/Write Timing Diagram | 20 | | | Crystal Characteristics | 22 | | | Execution Unit | 23 | | 8.1 | General Registers | 23 | | 8.2 | | | | 8.3 | Instruction Pointer and Status Flags Registers | 24 | | 8.4 | Address Generation | 25 | | | Peripheral Control Block Registers | 27 | | • | Power Save & Power Down | 29 | | ı | Reset | 32 | | | Bus Interface Unit | 34 | | 12.1 | Memory and I/O Interface | 34 | | | 3.2<br>3.3<br>4.1<br>8.2<br>8.3<br>8.4 | 3.2 LQFP | | <u>R</u> | <u>D</u> | RISC DSP Controller | R8800LV | |----------|----------|-------------------------------------|---------| | | 12.2 | | | | | 12.3 | Wait States | 35 | | | 12.4 | Bus Hold | 36 | | 13. | | Chip Select Unit | 38 | | | 13.1 | <u>UCS</u> | 38 | | | 13.2 | LCS | 39 | | | 13.3 | MCSx | 40 | | | 13.4 | PCSx | 42 | | 14. | | Interrupt Controller Unit | 43 | | | 14.1 | Master Mode and Slave Mode | 43 | | | 14.2 | Interrupt Vector, Type and Priority | 45 | | | 14.3 | Interrupt Requests | 45 | | | 14.4 | Interrupt Acknowledge | 46 | | | 14.5 | Programming the Registers | 46 | | 15. | | DMA Unit | 60 | | | 15.1 | DMA Operation | 60 | | | 15.2 | External Requests | 66 | | 16. | | Timer Control Unit | 67 | | | 16.1 | Watchdog Timer | 71 | | | 16.2 | | | | 17. | | Asynchronous Serial Port | 73 | | 18. | | Synchronous Serial Port | 77 | | | 18.1 | Synchronous Serial Port Operations | 79 | | 19. | | PIO Unit | 81 | | | | | | 19.1 PIO Multi-Functional Pin List Table ......81 | 20. | PSRAM Control Unit | | | | | | |-----|------------------------------------------|-----|--|--|--|--| | 21. | Instruction Set OPCodes and Clock Cycles | 85 | | | | | | 22. | R8800LV Execution Timings | 89 | | | | | | 23. | DC Characteristics | 90 | | | | | | 23 | 3.1 Absolute Maximum Rating | 90 | | | | | | 23 | 3.2 Recommended DC Operating Conditions | | | | | | | 23 | 3.3 DC Electrical Characteristics | 90 | | | | | | 24. | AC Characteristics | 91 | | | | | | 25. | Thermal Characteristics | 100 | | | | | | 26. | Package Information | 101 | | | | | | 20 | 6.1 PQFP | 101 | | | | | | 20 | 6.2 LQFP | | | | | | | 27. | Revision History | 103 | | | | | #### 16-Bit Microcontroller with 16-bit external data bus ### 1. <u>Features</u> - Five-stage pipelines - RISC architecture - Static design & Synthesizable design - Bus interface - Multiplexed address and data bus which is compatible with 80C186 microprocessor - Supports non-multiplexed address bus [A19 : A0] - 1M-Byte memory address space - 64K-byte I/O space - Software is compatible with the 80C186 microprocessor - Supports one Asynchronous serial channel & one Synchronous serial channel - Supports 32 PIO pins - PSRAM (Pseudo static RAM) interface with auto-refresh control - Three independent 16-bit timers and Timer 1 can be programmed as a watchdog timer - The Interrupt controller with five maskable external interrupts and one non-maskable external interrupt - Two independent DMA channels - Programmable chip-select logic for Memory or I/O bus cycle decoder - Programmable wait-state generator - Supports CPU ID ## 2. Block Diagram ## 3. <u>Pin Configuration</u> #### 3.1 <u>PQFP</u> #### 3.2 <u>LQFP</u> ## 3.3 R8800LV PQFP and LQFP Pin-Out Table | Pin name | LQFP Pin No. | PQFP Pin No. | Pin name | LQFP Pin No. | PQFP Pin No. | |----------------------------|---------------|--------------|-----------------------------------------------------------------|--------------|--------------| | AD0 | 1 | 78 | A11 | 51 | 28 | | AD8 | 2 | 79 | A10 | 52 | 29 | | AD1 | 3 | 80 | A9 | 53 | 30 | | AD9 | 4 | 81 | A8 | 54 | 31 | | AD2 | 5 | 82 | A7 | 55 | 32 | | AD10 | 6 | 83 | A6 | 56 | 33 | | AD3 | 7 | 84 | A5 | 57 | 34 | | AD11<br>AD4 | <u>8</u><br>9 | 85<br>86 | A4<br>A3 | 58<br>59 | 35<br>36 | | AD4<br>AD12 | 10 | 87 | A3<br>A2 | 60 | 37 | | AD5 | 11 | 88 | VCC | 61 | 38 | | GND | 12 | 89 | A1 | 62 | 39 | | AD13 | 13 | 90 | A0 | 63 | 40 | | AD6 | 14 | 91 | GND | 64 | 41 | | VCC | 15 | 92 | $\overline{ ext{WHB}}$ | 65 | 42 | | AD14 | 16 | 93 | $\overline{ ext{WLB}}$ | 66 | 43 | | AD7 | 17 | 94 | HLDA | 67 | 44 | | AD15 | 18 | 95 | HOLD | 68 | 45 | | S6/CLKDIV2/PIO29 | 19 | 96 | SRDY/PIO6 | 69 | 46 | | UZI/PIO26 | 20 | 97 | NMI | 70 | 47 | | TXD/PIO27 | 21 | 98 | DT/ R /PIO4 | 70 | 48 | | RXD/PIO28 | 22 | 99 | DEN /PIO5 | 72 | 49 | | SDATA/PIO21 | 23 | 100 | MCS0/PIO14 | 73 | 50 | | SDEN1/PIO23 | 24 | 1 | MCS1/PIO15 | 74 | 51 | | SDEN0/PIO22 | 25 | 2 | INT4/PIO30 | 75 | 52 | | SCLK/PIO20 | 26 | 3 | INT3/INTA1/IRQ | 76 | 53 | | BHE/ADEN | 27 | 4 | INT2/INTA0/PIO31 | 77 | 54 | | WR | 28 | 5 | INT1/SELECT | 78 | 55 | | $\overline{ m RD}$ | 29 | 6 | INT0 | 79 | 56 | | ALE | 30 | 7 | UCS/ONCE1 | 80 | 57 | | ARDY | 31 | 8 | LCS/ONCE0 | 81 | 58 | | $\overline{\overline{S2}}$ | 32 | 9 | PCS6/A2/PIO2 | 82 | 59 | | <u>\$2</u><br><u>\$1</u> | 33 | 10 | PCS5 /A1/PIO3 | 83 | 60 | | <u>\$1</u> | 34 | 11 | VCC | 84 | 31 | | GND | 35 | 12 | PCS3/PIO19 | 85 | 62 | | X1 | 36 | 13 | PCS2/PIO18 | 86 | 63 | | X2 | 37 | 14 | GND | 87 | 64 | | VCC | 38 | 15 | PCS1/PIO17 | 88 | 65 | | CLKOUTA | 39 | 16 | PCS0/PIO16 | 89 | 66 | | CLKOUTB | 40 | 17 | VCC | 90 | 67 | | GND | 41 | 18 | MCS2/PIO24 | 91 | 68 | | A19/PIO9 | 42 | 19 | $\frac{\overline{MCS3}/\overline{RFSH}/PIO25}{\overline{MCS3}}$ | 92 | 69 | | A18/PIO8 | 43 | 20 | GND | 93 | 70 | | VCC | 44 | 21 | $\frac{\overline{GND}}{\overline{RST}}$ | 94 | 71 | | A17/PIO7 | 45 | 22 | TMRIN1/PIO0 | 95 | 72 | | A16 | 46 | 23 | TMROUT1/PIO1 | 96 | 73 | | A15 | 47 | 24 | TMROUT0/PIO10 | 97 | 74 | | A14 | 48 | 25 | TMRIN0/PIO11 | 98 | 75 | | A13 | 49 | 26 | DRQ1/PIO13 | 99 | 76 | | A12 | 50 | 27 | DRQ0/PIO12 | 100 | 77 | # 4. Pin Description | 15, 21, 38, 61, 67, 92 VCC Input System power: +3.3 volt power supply. | Pin No.(PQFP) | Symbol | Type | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rest input. When RST is asserted, the CPU immediately terminates all operations, clears the internal registers & logic, and transfers the address to the reset r | 15, 21, 38, 61, 67, 92 | VCC | Input | System power: +3.3 volt power supply. | | Reset input. When RST is asserted, the CPU immediately terminates all operations, clears the internal registers & logic, and transfers the address to the reset address FFF0h. 13 X1 Input Input to the oscillator amplifier. 14 X2 Output Output from the inverted oscillator amplifier. 16 CLKOUTA Output Clock output A. The CLKOUTA operation is the same as that of crystal input frequency (X1). CLKOUTA remains active during reset and bus hold conditions. 17 CLKOUTB Output Output B. The CLKOUTB operation is the same as that of crystal input frequency (X1). CLKOUTB remains active during reset and bus hold conditions. Synchronous Serial Port Interface Spentification output/Input Output/Input Spentification of crystal input frequency (X1). CLKOUTB remains active during reset and bus hold conditions. Synchronous Serial Port Interface Serial data canables. Active-high. These pins enable data transfers of the synchronous serial interface. SDENI for portl, SDENO for portl. SDENO/PIO22 Output/Input Spentification of the synchronous serial data clock. This pin provides the shift clock to an external device. SCLK-X1/2, 4, 8 or 16, depending on register setting. This pin is held high during the UART inactive. Synchronous serial data. This pin delivers shift data to or receives serial data from an external device. Asynchronous Serial Port Interface Asynchronous Serial Dort Interface Synchronous serial data. This pin transmits asynchronous serial data from the UART of the microcontroller. Transmit data. This pin is floating during bus holds and reset. Bus Interface Bus high enable/address enable. During a memory access, the BHE and (ADO or AO) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE and (ADO or AO) encodings indicate the types of the bus cycle. BHE is and (ADO or AO) Encodings BHE ADO or AO Type of Bus Cycle Output/Input Input Refresh The address person of the AD bus can be enabled or disabl | | GND | Input | System ground. | | 13 | | RST | | terminates all operations, clears the internal registers & logic, | | 14 | 13 | X1 | Input | | | CLKOUTA | 14 | X2 | - | Output from the inverted oscillator amplifier. | | Synchronous Serial Port Interface | 16 | CLKOUTA | | of crystal input frequency (X1). CLKOUTA remains active during reset and bus hold conditions. | | SDEN1/PIO23 SDEN0/PIO22 Output/Input Serial data enables. Active-high. These pins enable data transfers of the synchronous serial interface. SDEN1 for port1, SDEN0 for port0. | 17 | CLKOUTB | Output | of crystal input frequency (X1). CLKOUTB remains active | | SDENO/PIO22 SDENO/PIO22 SDENO/PIO22 SDENO for port0. | | Syn | chronous S | erial Port Interface | | SCLK/PIO20 Output/Input to an external device. SCLK=X1/2, 4, 8 or 16, depending on register setting. This pin is held high during the UART inactive. Synchronous Serial data. This pin delivers shift data to or receives serial data from an external device. Asynchronous Serial Port Interface TXD/PIO27 Output/Input Transmit data. This pin transmits asynchronous serial data from the UART of the microcontroller. PRECEIVE data. This pin receives asynchronous serial data. Bus Interface Bus high enable/address enable. During a memory access, the BHE and (AD0 or A0) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE and (AD0 or A0) Type of Bus Cycle O O Word transfer BHE AD0 or A0 Type of Bus Cycle O Utput/Input Table AD or A0 Type of Bus Cycle O Low byte transfer (D15-D8) The address portion of the AD bus can be enabled or disabled by DA bit in the LMCS and UMCS register during LCS or UCS bus cycle access, if BHE/ADEN is with an internal weakly pulled-up resistor, so no external pull-up resistor is required. The AD bus always drives both address and data during LCS or UCS bus cycle access if the BHE/ADEN pin is with external pull-low resistor during reset. | | | Output/Input | transfers of the synchronous serial interface. SDEN1 for port1, SDEN0 for port0. | | SDATA/PIO21 Input/Output Preceives serial data from an external device. | 3 | SCLK/PIO20 | Output/Input | to an external device. SCLK=X1/2, 4, 8 or 16, depending on register setting. This pin is held high during the UART | | TXD/PIO27 Output/Input Transmit data. This pin transmits asynchronous serial data from the UART of the microcontroller. Receive data. This pin receives asynchronous serial data. Bus Interface Bus high enable/address enable. During a memory access, the BHE and (AD0 or A0) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE and (AD0 or A0) Encodings BHE aD0 or A0 Type of Bus Cycle O Word transfer High byte transfer (D15-D8) Utput/Input Dutput/Input BHE/ADEN Output/Input UCS bus cycle access, if BHE/ADEN is with an internal weakly pulled-up resistor, so no external pull-up resistor is required. The AD bus always drives both address and data during LCS or UCS bus cycle access if the BHE/ADEN pin is with external pull-low resistor during reset. | 100 | SDATA/PIO21 | Input/Output | | | SAD/PIO27 Output/Input from the UART of the microcontroller. | | Asyı | chronous S | | | Bus Interface Bus high enable/address enable. During a memory access, the BHE and (AD0 or A0) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE and (AD0 or A0) Encodings | 98 | TXD/PIO27 | Output/Input | from the UART of the microcontroller. | | Bus high enable/address enable. During a memory access, the BHE and (AD0 or A0) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE and (AD0 or A0) Encodings BHE AD0 or A0 Type of Bus Cycle 0 0 Word transfer High byte transfer (D15-D8) 1 0 Low byte transfer (D7-D0) Refresh The address portion of the AD bus can be enabled or disabled by DA bit in the LMCS and UMCS register during LCS or UCS bus cycle access, if BHE/ADEN is held high during power-on reset. The BHE/ADEN is with an internal weakly pulled-up resistor, so no external pull-up resistor is required. The AD bus always drives both address and data during LCS or UCS bus cycle access if the BHE/ADEN pin is with external pull-low resistor during reset. | 99 | RXD/PIO28 | Input | Receive data. This pin receives asynchronous serial data. | | BHE and (AD0 or A0) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE AD0 or A0 Type of Bus Cycle | | | Bus 1 | Interface | | Write start a This win in direct of that the data on the housing to be | 4 | BHE / ADEN | Output/Input | BHE and (AD0 or A0) encodings indicate the types of the bus cycle. BHE is asserted during T1 and keeps the asserted to T3 and Tw. This pin is floating during bus holds and reset. BHE and (AD0 or A0) Encodings Type of Bus Cycle 0 0 Word transfer 0 1 High byte transfer (D15-D8) 1 0 Low byte transfer (D7-D0) 1 1 Refresh The address portion of the AD bus can be enabled or disabled by DA bit in the LMCS and UMCS register during LCS or UCS bus cycle access, if BHE / ADEN is held high during power-on reset. The BHE / ADEN is with an internal weakly pulled-up resistor, so no external pull-up resistor is required. The AD bus always drives both address and data during LCS or UCS bus cycle access if the BHE / ADEN pin is with | | | 5 | WR | Output | | | | | | 1 | | | y or an I/O device. WR is active during | |----------------------------|-----------------------------------------------------------|--------------|----------------------------------------------------------------|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | and Tw | of any | write cycle, floating during a bus hold or | | | | | reset. | C <sub>1</sub> 1 | mi : | | | | | | | | | active low signal indicates that the | | 6 | RD | Output | | | - | erforming a memory or I/O read cycle. | | | | | | | | bus hold or reset. | | | | | | | | e. Active high. This pin indicates that an | | 7 | ALE | Output | | | | ne AD bus. Address is guaranteed to be | | | | 1 | | | | edge of ALE. This pin is tri-stated during | | | | | | | | er floats during a bus hold or reset. This pin performs the microcontroller | | | | | | | | nory space or I/O device will complete a | | | | | | | | ARDY pin accepts a rising edge that is | | | | | | | | KOUTA and is active high. The falling | | o | ARDY | Immust | | | | st be synchronized to CLKOUTA. Tie | | 8 | ANDI | Input | | | | microcontroller is always asserted in the | | | | | | | | ne ARDY is not used, tie this pin low to | | | | | yield co | | | | | | | | | | | DY should be tied to high if the system | | | | | | | | states by externality. | | | | | - | | | ese pins are encoded to indicate the bus | | | | | status. | S2 ca | ın be u | sed as memory or I/O indicator. S1 can | | | | | | | | dicator. These pins are floating during bus | | | | | holds a | nd rese | | | | | $ \frac{\overline{S2}}{\overline{S1}} $ $ \overline{S0} $ | Output | L | | Bus C | ycle Encoding Description | | 9 | | | S2 | S1 | S0 | Bus Cycle | | 10 | | | 0 | 0 | 0 | Interrupt acknowledge | | 11 | | | 0 | 0 | 1 | Read data from I/O | | | 50 | | 0 | 1 | 0 | Write data to I/O | | | | | 0 | 1 | 1 | Halt | | | | | 1 1 | 0 | 0 | Instruction fetch Read data from memory | | | | | 1 | 1 | 0 | Write data to memory | | | | | 1 | 1 | 1 | Passive | | | | | 1 | • | | T door to | | 19 | A19/PIO9 | | | 1 . | N.T | | | 20 | A18/PIO8 | Output/Imm-t | | | | ultiplexed memory or I/O addresses. The | | 22<br>23-37 | A17/PIO7<br>A16-A2 | Output/Input | | | | a CLKOUTA period earlier than the AD igh-impedance during bus holds or reset. | | 39, 40 | A10-A2<br>A1, A0 | | ous. III | csc pili | is ait II | ign-impedance during ous noids of feset. | | 22, 10 | 111,110 | | The m | ultiplex | ked ad | dress and data bus for memory or I/O | | | | | accessi | ng. The | addre | ss is present during the t1 clock phase, and | | | | 1 | the data | a bus pl | nase is | in t2-t4 cycle. | | 70 00 00 01 06 00 | AD0-AD7 | | | | | of the AD bus can be disabled when the | | 78,80,82,84,86,88<br>91,94 | ADU-AD/ | | | ADEN | pin is | s with external pull-low resistor during | | 79,81,83,85,87,90 | AD8-AD15 | Input/Output | 1 | | | | | 93,95 | 1120 11010 | | The AD bus is in high-impedance state during bus hold or reset | | | | | | | | | | | s bus is also used to load system | | | | configu | | | | | | | | | low to | | me ro | h register when the reset input goes from | | | | | | _ | ovte 7 | This pin indicates the high byte data | | | | | | | | bus is to be written to a memory or I/O | | 42 | WHB | Output | device. | | | in the second se | | | | | | | logic O | $\overline{R}$ of $\overline{BHE}$ and $\overline{WR}$ . | | | | 1 | 11111 | 15 tile l | .5510 | I OI DIIL WIN WIN. | | | | | This pin is floating during reset or bus holds. | |----------------------|--------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 43 | WLB | Output | Write low byte. This pin indicates the low byte data (AD7-AD0) on the bus is to be written to a memory or I/O device. WLB is the logic OR of WR and A0. This pin is floating during reset or bus holds. | | 44 | HLDA | Output | Bus hold acknowledge. Active high. The microcontroller will issue an HLDA in response to a HOLD request by external bus master at the end of T4 or Ti. When the microcontroller is in hold status (HLDA is high), the AD15-AD0, A19-A0, $\overline{WR}$ , $\overline{RD}$ , $\overline{DEN}$ , $\overline{S0}$ - $\overline{S1}$ , $\overline{S6}$ , $\overline{BHE}$ , $\overline{DT/R}$ , $\overline{WHB}$ and $\overline{WLB}$ are floating, and $\overline{UCS}$ , $\overline{LCS}$ , $\overline{PCS6}$ - $\overline{PCS5}$ , $\overline{MCS3}$ - $\overline{MCS0}$ and $\overline{PCS3}$ - $\overline{PCS0}$ will be driven high. After HOLD is detected as being low, the microcontroller will lower HLDA. | | 45 | HOLD | Input | Bus Hold request. Active high. This pin indicates that another bus master is requesting the local bus. | | 46 | SRDY/PIO6 | Input/Output | Synchronous ready. This pin performs the microcontroller that the address memory space or I/O device will complete a data transfer. The SRDY pin accepts a falling edge that is asynchronous to CLKOUTA and is active high. SRDY is accomplished by elimination of the one-half clock period required to internally synchronize ARDY. Tie SRDY high, so the microcontroller is always asserted in the ready condition. If the SRDY is not used, tie this pin low to yield control to ARDY. Both SRDY and ARDY should be tied to high if the system need not assert wait states by externality. | | 48 | DT/ R /PIO4 | Output/Input | Data transmit or receive. This pin indicates the direction of data flow through an external data-bus transceiver. When $DT/\overline{R}$ is low, the microcontroller receives data. When $DT/R$ is asserted high, the microcontroller writes data to the data bus. | | 49 | DEN /PIO5 | Output/Input | Data enable. This pin is provided as a data bus transceiver output enable. $\overline{DEN}$ is asserted during memory and I/O access. $\overline{DEN}$ is driven high when $\overline{DT/R}$ changes states. It is floating during bus hold or reset conditions. | | 96 | S6/CLKDIV2/PIO29 | Output/Input | Bus cycle status bit6/clock divided by 2. For S6 feature, this pin is low to indicate a microcontroller-initiated bus cycle or high to indicate a DMA-initiated bus cycle during T2, T3, Tw and T4. For CLKDIV2 feature, the internal clock of microcontroller is the external clock divided by 2 (CLKOUTA, CLKOUTB=X1/2) if this pin held low during power-on reset. The pin is sampled on the rising edge of RST. | | 97 | UZI /PIO26 | Output/Input | Upper zero indicate. This pin is the logical OR of the inverted A19-A16. It is asserted in T1 and is held throughout the cycle. | | | | Chip Select | Unit Interface | | 50<br>51<br>68<br>69 | MCS0 /PIO14 MCS1 /PIO15 MCS2 /PIO24 MCS3 / RFSH /PIO25 | Output/Input | Midrange memory chip selects. For MCS feature, these pins are active low when MMCS (A6h) register is enabled to access a memory. The address ranges are programmable. | | 57 | UCS/ONCEI | Output/Input | Upper memory chip select/ONCE mode request 1. For UCS feature, this pin is active low when the system accesses the defined portion memory block of the upper 512K bytes (80000h-FFFFFh) memory region. UCS default active address region is from F0000h to FFFFFh after power-on reset. The address range for UCS is programmed by software. For ONCEI feature, if ONCE0 and ONCEI are sampled low on the rising edge of RST, the microcontroller enters ONCE mode. In ONCE mode and all pins are high-impedance. This pin incorporates a weakly pull-up resistor. | |----------------------|----------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 58 | LCS/ONCE0 | Output/Input | Lower memory chip select/ONCE mode request 0. For LCS feature, this pin is active low when the microcontroller accesses the defined portion memory block of the lower 512K (00000h-7FFFFh) memory region. The address range for LCS is programmed by software. For ONCE0 feature, see UCS / ONCE1 description. This pin incorporates a weakly pull-up register. | | 59<br>60 | PCS6 /A2/PIO2<br>PCS5 /A1/PIO3 | Output/Input | Peripheral chip selects/latched address bit. For PCS feature, these pins are active low when the microcontroller accesses the fifth or sixth region of the peripheral memory (I/O or memory space). The base address of PCS is programmable. These pins are asserted with the AD address bus and are not floating during bus holds. For latched address bit feature. These pins output the latched address A2 and A1 when the EX bit is cleared in the PCS and MCS auxiliary register. The A2 and A1 retain previous latched data during bus holds. | | 62<br>63<br>65<br>66 | PCS3 /PIO19<br>PCS2 /PIO18<br>PCS1 /PIO17<br>PCS0 /PIO16 | Output/Input | Peripheral chip selects. These pins are active low when the microcontroller accesses the defined memory area of the peripheral memory block (I/O or memory address). For I/O access, the base address can be programmed in the region from 00000h to 0FFFFh. For memory address access, the base address can be located in the 1M-byte memory address region. These pins are asserted with the multiplexed AD address bus and are not floating during bus hold. | | | Inte | errupt Con | trol Unit Interface | | 47 | NMI | Input | Non-maskable Interrupt. The NMI is the highest priority hardware interrupt and is non-maskable. When this pin is asserted (NMI transition from low to high), the microcontroller always transfers the address bus to the location specified by the non-maskable interrupt vector in the microcontroller interrupt vector table. The NMI pin must be asserted for at least one CLKOUTA period to guarantee that the interrupt is recognized. | | 52 | INT4/PIO30 | Input/Output | Maskable interrupt request 4. Active high. This pin indicates that an interrupt request has occurred. The microcontroller will jump to the INT4 address vector to execute the service routine if the INT4 is enabled. The interrupt input can be configured to be either edge- or level-triggered. The requesting device must hold the INT4 until the request is acknowledged to guarantee interrupt recognition. | | 53 | INT3/ INTA1/IRQ | Input/Output | Maskable interrunt request 3/interrunt acknowledge 1/slave | | | | | interrupt line and interrupt address vector, the function of INT3 is the same as that of INT4. For INTA1 feature, in cascade mode or special fully-nested | | | |--------------------------------------------------------------------------------------------|--------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | mode, this pin corresponds to INT1. | | | | | | | For IRQ feature, when the microcontroller is as a slave device, | | | | | | | this pin issues an interrupt request to the master interrupt | | | | | | | controller. | | | | 54 | INT2/INTA0/PIO31 | Input/Output | Maskable interrupt request 2/interrupt acknowledge 0. For INT2 feature, except the differences in interrupt line and interrupt address vector, the function of INT2 is the same as that of INT4. | | | | | | | For INTA0 feature, in cascade mode or special fully-nested | | | | | | | mode, this pin corresponds to INT0. | | | | | | | Maskable interrupt request 1/slave select. For INT1 feature, except the differences in interrupt line and interrupt address vector, the function of INT1 is the same as that of INT4. | | | | | | Input/Output | For SELECT feature, when the microcontroller is as a slave | | | | 55 | INT1/SELECT | | device, this pin is driven from the master interrupt controller | | | | | | | decoding. This pin is activated to indicate that an interrupt | | | | | | | appears on the address and data bus. | | | | | | | The INTO must be activated before SELECT is activated | | | | | | | when the interrupt type appears on the bus. | | | | 5.6 | INITO | Immed | Maskable interrupt request 0. Except the interrupt line and | | | | 56 | INT0 | Input | interrupt address vector, the function of INT0 is the same as that of INT4. | | | | | T: | mor Contr | | | | | Timer Control Unit Interface Timer input. These pins can be used as clock or control sign | | | | | | | | | | input, depending upon the programmed timer mode. After | | | | 72 | TMRIN1/PIO0 | Input/Qutput | internally synchronizing low to high transitions on TMRIN, the | | | | 75 | TMRIN0/PIO11 | input output | timer controller increments. These pins must be pulled up if not | | | | | | | being used. | | | | | | | Timer output. Depending on timer mode select, these pins | | | | 73 | TMROUT1/PIO1 | Output/Input | provide single pulse or continuous waveforms. The duty cycle | | | | 74 | TMROUT0/PIO10 | Ծութու/ ութու | of the waveforms is programmable. These pins float during a | | | | | | | bus hold or reset. | | | | | | DMA Uı | nit Interface | | | | | | | DMA request. These pins are asserted high by an external | | | | 76 | DRQ1/PIO13<br>DRQ0/PIO12 | In mont/O | device when the device is ready for DMA channel 1 or channel | | | | 77 | | Input/Output | 0 to perform a transfer. These pins are level-triggered and | | | | | | | internally synchronized. The DRQ signals are not latched and | | | | | | | must remain active until finish being serviced. | | | #### **Notes:** - 1. When PIO mode and direction registers are set, 32 MUX definition pins can be as PIO pins. For example, the DRQ1/PIO13 (pin76) can be as a PIO13. - 2. The PIO status during Power-On reset: PIO1, PIO10, PIO22, and PIO23 are input with pull-down, PIO4 to PIO9 are in normal operations and the others are input with pull-up. #### 4.1 R8800LV I/O Characteristics of Each Pin | PQFP<br>Pin NO. | Pin Name | Characteristics | |----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 71 | RST | Schmitt Trigger input,<br>with a 50K internal pull-up resistor | | 8 | ARDY | Schmitt Trigger input, with a 50K internal pull-down resistor | | 45<br>47 | HOLD<br>NMI | CMOS input, with a 50K internal pull-down resistor | | 56<br>55 | INT0<br>INT1/SELECT | Schmitt Trigger TTL input,<br>with a 10K internal pull-down resistor | | 16<br>17 | CLKOUTA<br>CLKOUTB | 8mA 3-State CMOS output | | 9 | S2 | Bi-directional I/O, with a 50 K internal pull-up resistor 4mA TTL output | | 10<br>11 | $\frac{\overline{S1}}{S0}$ | 4mA 3-State CMOS output | | 43<br>6<br>5 | WLB<br>RD<br>WR | 12mA 3-State CMOS output | | 19<br>20<br>22 | A19/PIO9<br>A18/PIO8<br>A17/PIO7 | Bi-directional I/O, with an enabled/disabled 10 K internal pull-up resistor when functioning as PIO, for normal function, the 10k pull-up resistor is disabled. 16mA TTL output | | 23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>39<br>40 | A16<br>A15<br>A14<br>A13<br>A12<br>A11<br>A10<br>A9<br>A8<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 | 16mA 3-State CMOS output | | PQFP<br>Pin NO. | Pin Name | Characteristics | |-----------------|----------------------------------------------------|----------------------------------------------------------------------------| | 78 | AD0 | | | 80 | AD1 | | | 82 | AD2 | | | 84 | AD3 | | | 86 | AD4 | | | 88 | AD5 | | | 91 | AD6 | | | 94 | AD7 | Bi-directional I/O, | | 79 | AD8 | 16mA TTL output | | 81 | AD9 | | | 83 | AD10 | | | 85 | AD11 | | | 87 | AD12 | | | 90 | AD13 | | | 93 | AD14 | | | 95 | AD15 | | | 7 | ALE | Bi-directional I/O, with a 50 K internal pull-down resistor 4mA TTL output | | 46 | SRDY/PIO6 | Bi-directional I/O, with an enabled/disabled 10 K internal | | 74 | TMROUT0/PIO10 | pull-down resistor when functioning as PIO, for normal | | 73 | TMROUT1/PIO1 | function, the 10k pull-down resistor is disabled. | | 2 | SDEN0/PIO22 | 8mA TTL output | | 1 | SDEN1/PIO23 | - | | 4 | $\overline{\mathrm{BHE}}/\overline{\mathrm{ADEN}}$ | Bi-directional I/O, with a 50 K internal pull-up resistor 4mA TTL output | | 42 | | Bi-directional I/O, with a 50 K internal pull-up resistor | | 42 | $\overline{ m WHB}$ | 12mA TTL output | | 44 | HLDA | 4mA CMOS output | | | | Bi-directional I/O, with an enabled/disabled 10 K internal | | 5.4 | INT2/=/DIO21 | pull-up resistor when functioning as PIO, for normal | | 54 | INT2/INTA 0/PIO31 | function, the 10k pull-up resistor is disabled. | | 52 | INT4/PIO30 | 8mA TTL output, | | | | TTL Schmitt Trigger input | | | | Bi-directional I/O, with a 10 K internal pull-up resistor | | 53 | $INT3/\overline{INTA1}/IRQ$ | 8mA TTL output, | | | | TTL Schmitt Trigger input | | | | Bi-directional I/O, with a 10 K internal pull-up resistor | | 57 | UCS/ONCE | 8mA TTL output, | | 58 | LCS/ONCHO | TTL Schmitt Trigger input | | PQFP<br>Pin NO. | Pin Name | Characteristics | |-----------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | 49 | $\overline{\mathrm{DEN}}/\mathrm{PIO5}$ | | | 48 | $\mathrm{DT}/\overline{\mathrm{R}}$ /PIO4 | | | 66 | PCSO/PIO16 | | | 65 | PCSI/PIO17 | | | 63 | PCS2/PIO18 | | | 62 | PCS /PIO19 | | | 60 | PCS5/A1/PIO3 | | | 59 | $\overline{PC}$ /A2/PIO2 | | | 50 | MCS0 /PIO14 | | | 51 | MCS1/PIO15 | D. I 11/0 11 1/1: 11 110 V 1 | | 68 | $\frac{MCS2}{MCS2}$ PIO24 | Bi-directional I/O, with an enabled/disabled 10 K internal pull-up resistor when functioning as PIO, for normal | | 69 | $\frac{100277025}{\text{MCS3}/\text{RFSH}/\text{PIO25}}$ | function, the 10k pull-up resistor is disabled. | | 97 | $\frac{\overline{\text{UZI}}/\text{PIO26}}{\text{UZI}}$ | 8mA TTL output | | 96 | S6/CLKDIV2/PIO29 | | | 75 | TMRIN0/PIO11 | | | 72 | TMRIN1/PIO0 | | | 77 | DRQ0/PIO12 | | | 76 | DRQ1/PIO13 | | | 98 | TXD/PIO27 | | | 99 | RXD/PIO28 | | | 100 | SDATA/PIO21 | | | 3 | SCLK/PIO20 | | # 5. Basic Application System Block **BASIC APPLICATION SYSTEM BLOCK (C)** # **6.** Read/Write Timing Diagram # 7. <u>Crystal Characteristics</u> ## For fundamental-mode crystal: Reference values | Frequency | 10.8288MHz | 19.66MHz | 30MHz | 33MHz | |-----------|------------|----------|-------|-------| | Rf | None | None | None | None | | C1 | 10Pf | 10Pf | None | None | | C2 | 10Pf | 10Pf | 10Pf | 10Pf | | C3 | None | None | None | None | | L | None | None | None | None | #### For third-overtone mode crystal: Reference values | Frequency | 22.1184MHz | 28.322MHz | 33.177MHz | |-----------|------------|-----------|-----------| | Rf | 1M | 1.5M | 1.5M | | C1 | 15Pf | 15Pf | 15Pf | | C2 | 30Pf | 30Pf | 30Pf | | C3 | None | 220Pf | 220Pf | | L | None | 10uL | 4.7uL | ## 8. Execution Unit #### 8.1 General Registers The R8800LV has eight 16-bit general registers. And the AX, BX, CX and DX can be subdivided into two 8-bit registers (AH, AL, BH, BL, CH, CL, DH and DL). The functions of these registers are described as follows. AX: Word Divide, Word Multiply, Word I/O operation. AL: Byte Divide, Byte Multiply, Byte I/O, Decimal Arithmetic, Translate operation. AH: Byte Divide, Byte Multiply operation. **BX**: Translate operation. CX: Loops, String operation CL: Variable Shift and Rotate operation. DX: Word Divide, Word Multiply, Indirect I/O operation SP: Stack operations (POP, POPA, POPF, PUSH, PUSHA, PUSHF) BP: General-purpose registers which can be used to determine offset address of operands in Memory. SI: String operations DI: String operations **GENERAL REGISTERS** #### 8.2 Segment Registers The R8800LV has four 16-bit segment registers, CS, DS, SS and ES. The segment registers contain the base addresses (starting location) of these memory segments, and they are immediately addressable for code (CS), data (DS & ES), and stack (SS) memory. **CS** (**Code Segment**): The CS register points to the current code segment, which contains instruction to be fetched. The default location memory space for all instruction is 64K. The initial value of CS register is 0FFFFh. **DS** (**Data Segment**): The DS register points to the current data segment, which generally contains program variables. The DS register is initialized to 0000H. SS (Stack Segment): The SS register points to the current stack segment, which is for all stack operations, such as pushes and pops. The stack segment is used for temporary space. The SS register is initialized to 0000H. **ES** (**Extra Segment**): The ES register points to the current extra segment which is typically for data storage, such as large string operations and large data structures. The ES register is initialized to 0000H. SEGMENT REGISTERS #### 8.3 <u>Instruction Pointer and Status Flags Registers</u> **IP** (**Instruction Pointer**): The IP is a 16-bit register and contains the offset of the next instruction to be fetched. The IP register cannot be directly accessed by software and is updated by Bus Interface Unit. This register can be changed, saved or restored as a result of program execution. It is initialized to 0000H and the <u>CS:IP</u> starting execution address is at 0FFFF0H. | Processor Status Flags Registers | | | | | | | | | | | | | 4GS | |----------------------------------|----|----|----|----|----|---|---|---|---|---|----|-------|-----| | | | | | | | | | | | | Re | set \ | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|------|----|----|----|----|----|----|----|-----|----|-----|----|-----|----| | | Rese | rved | | OF | DF | IF | TF | SF | ZF | Res | AF | Res | PF | Res | CF | These flags reflect the status after the Execution Unit is executed. Bit 15-12: Reserved Bit 11: OF, Overflow Flag. An arithmetic overflow occurs, this flag will be set. **Bit 10: DF**, Direction Flag. If this flag is set, the string instructions are in the process of incrementing address. If DF is cleared, the string instructions are in the process of decrementing address. Refer to the STD and CLD instructions for setting and clearing the DF flag. Value : 0000h Bit 9: IF, Interrupt-Enable Flag. Refer to the STI and CLI instructions for setting and clearing the IF flag. Set 1: The CPU enables the maskable interrupt request. Set 0: The CPU disables the maskable interrupt request. **Bit 8: TF**, Trace Flag. Set to enable single-step mode for debugging; cleared to disable the single-step mode. If an application program sets the TF flag with POPF or IRET instruction, a debug exception is generated after the instruction (The CPU automatically generates an interrupt after each instruction) that follows the POPF or IRET instruction. Bit 7: SF, Sign Flag. If this flag is set, the high-order bit of the result of an operation is 1, indicating it is negative. **Bit 6: ZF**, Zero Flag. If this flag is set, the result of operation is zero. Bit 5: Reserved **Bit 4: AF**, Auxiliary Flag. If this flag is set, there will be a carry from the low nibble to the high one or a borrow from the high nibble to the low nibble of the AL general-purpose register. It is used in BCD operation. Bit 3: Reserved. Bit 2: PF, Parity Flag. This flag will be set if the result of low-order 8-bit operation has even parity. Bit 1: Reserved Bit 0: CF, Carry Flag. If CF is set, there will be a carry out or a borrow into the high-order bit of the instruction result. #### 8.4 Address Generation The Execution Unit generates a 20-bit physical address to Bus Interface Unit by the Address Generation. Memory is organized in sets of segments. Each segment contains a 16-bit value. Memory is addressed with a two-component address that consists of a 16-bit segment and 16-bit offset. The Physical Address Generation figure describes how the logical address is transferred to the physical address. ## 9. Peripheral Control Block Registers The peripheral control block can be mapped into either memory or I/O space by programming the FEh register. And it starts at FF00h in I/O space when the microprocessor is reset. The following table lists the definitions of all the Peripheral Control Block Registers, and the detailed descriptions will be arranged on the related Block Unit. | Offset<br>(HEX) | | Page | Offset<br>(HEX) | Register Name | Page | |-----------------|----------------------------------------------|------|-----------------|----------------------------------------|------| | FE | Peripheral Control Block Relocation Register | 28 | 66 | Timer 2 Mode / Control Register | 71 | | FA | Disable Peripheral Clock Register | 31 | 62 | Timer 2 Maxcount Compare A Register | 72 | | F6 | Reset Configuration Register | 33 | 60 | Timer 2 Count Register | 72 | | F4 | Processor Release Level Register | 28 | 5E | Timer 1 Mode / Control Register | 70 | | F0 | Power-Save Control Register | 30 | 5C | Timer 1 Maxcount Compare B Register | 71 | | E4 | Enable RCU Register | 85 | 5A | Timer 1 Maxcount Compare A Register | 71 | | E2 | Clock Pre-scaler Register | 85 | 58 | Timer 1 Count Register | 71 | | E0 | Memory Partition Register | 85 | 56 | Timer 0 Mode / Control Register | 68 | | DA | DMA 1 Control Register | 65 | 54 | Timer 0 Maxcount Compare B Register | 70 | | D8 | DMA 1 Transfer Count Register | 65 | 52 | Timer 0 Maxcount Compare A Register | 70 | | D6 | DMA 1 Destination Address High Register | 66 | 50 | Timer 0 Count Register | 70 | | D4 | DMA 1 Destination Address Low Register | 66 | 46 | Power Down Configuration Register | 31 | | D2 | DMA 1 Source Address High Register | 65 | 44 | Serial Port Interrupt Control Register | 47 | | D0 | DMA 1 Source Address Low Register | 65 | 42 | Watchdog Timer Control Register | 73 | | CA | DMA 0 Control Register | 62 | 40 | INT4 Control Register | 48 | | C8 | DMA 0 Transfer Count Register | 64 | 3E | INT3 Control Register | 49 | | C6 | DMA 0 Destination Address High Register | 64 | 3C | INT2 Control Register | 49 | | C4 | DMA 0 Destination Address Low Register | 64 | 3A | INT1 Control Register | 50 | | C2 | DMA 0 Source Address High Register | 65 | 38 | INT0 Control Register | 51 | | C0 | DMA 0 Source Address Low Register | 65 | 36 | DMA 1 Interrupt Control Register | 52 | | A8 | PCS and MCS Auxiliary Register | 41 | 34 | DMA 0 Interrupt Control Register | 52 | | A6 | Midrange Memory Chip Select Register | 40 | 32 | Timer Interrupt Control Register | 53 | | A4 | Peripheral Chip Select Register | 42 | 30 | Interrupt Status Register | 54 | | A2 | Low Memory Chip Select Register | 39 | 2E | Interrupt Request Register | 54 | | A0 | Upper Memory Chip Select Register | 38 | 2C | Interrupt In-service Register | 55 | | 88 | Serial Port Baud Rate Divisor Register | 77 | 2A | Priority Mask Register | 57 | | 86 | Serial Port Receive Register | 76 | 28 | Interrupt Mask Register | 58 | | 84 | Serial Port Transmit Register | 76 | 26 | Poll Status Register | 59 | | 82 | Serial Port Status Register | 75 | 24 | Poll Register | 59 | | 80 | Serial Port Control Register | 74 | 22 | End-of-Interrupt Register | 60 | | 7A | PIO Data 1 Register | 83 | 20 | Interrupt Vector Register | 60 | | 78 | PIO Direction 1 Register | 83 | 18 | Synchronous Serial Receive Register | 80 | | 76 | PIO Mode 1 Register | 84 | 16 | Synchronous Serial Transmit 0 Register | 79 | | 74 | PIO Data 0 Register | 84 | 14 | Synchronous Serial Transmit 1 Register | 79 | | 72 | PIO Direction 0 Register | 84 | 12 | Synchronous Serial Enable Register | 78 | | 70 | PIO Mode 0 Register | 84 | 10 | Synchronous Serial Status Register | 78 | The peripheral control block can be mapped into either memory or I/O space by programming this register. When the other chip selects ( $\overline{PCSx}$ or $\overline{MCSx}$ ) are programmed to zero wait state and the external ready is ignored, the $\overline{PCSx}$ or $\overline{MCSx}$ can overlap the control block. Bit 15: Reserved Bit 14: $S/\overline{M}$ , Slave/Master – Configures the interrupt controller Set 0: Master mode; Set 1: Slaved mode Bit 13: Reserved Bit 12: M/IO, Memory/IO space. At reset, this bit is set to 0 and the PCB map starts at FF00h in I/O space. Set 1- The peripheral control block (PCB) is located in memory space. Set 0- The PCB is located in I/O space. Bit 11-0: R19-R8, Relocation Address Bits The upper address bits of the PCB base address. Defaults for the lower eight bits are 00h. When the PCB is mapped to I/O space, the R19-R16 must be programmed to 0000b. The read only register specifies the processor release version and RDC identification number Bit 15-8: Processor version 01h: version A, 02h: version B, 03h: version C, 04h: version D Bit 7-0: RDC identification number - D9h #### **10.** Power Save & Power Down **System Clock** The CPU provides power-save & power-down function. #### \* Power-Save: In power-save mode, users can program the Power-Save Control Register to divide the internal operating clock. Users can also disable each non-use peripheral clock by programming the Disable Peripheral Clock Register. #### \* Power-Down: This CPU can enter power-down mode (stop clock) when the Power Down Configuration Register is programmed during the CPU is running in full speed mode or power-save mode. The CPU will be waked up when each one of the external INT0, INT1, INT2, INT3, and INT4 pins is active high and the CPU operating clock will get back to full speed mode if the INT is serviced (the interrupt flag is enabled). If the interrupt flag is disabled, the CPU will be waked up by INT, the operating clock will get back to the previous operating clock state, and the CPU will execute the next program counter instruction. There is 19-bit counter time waiting the crystal clock to be stable when the CPU wakes up from stop clock mode. | Po | Power-Save Control Register | | | | | | | | | | | | | Offset : F0h | | | | |------|-----------------------------|----|------|---------------------|-----|-----|-----|---|---|---|---|---|----|--------------|----|--|--| | | | | Rese | teset Value : 0000h | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PSEN | SBIT | 0 | 0 | CBF | CBD | CAF | CAD | 0 | 0 | 0 | 0 | 0 | F2 | F1 | F0 | | | **Bit 15: PSEN**, Enable Power-save Mode. This bit is cleared by hardware when an external interrupt occurs. This bit will not be changed when software interrupts (INT instruction) and exceptions occur. Set 1: enables power-save mode and divides the internal operating clock by the value in F2-F0. Bit14: MCSBIT, MCSO control bit. Set 0: $\overline{MCS0}$ operates normally. Set 1: $\overline{MCS0}$ is active over the entire $\overline{MCSx}$ range Bit13-12: Reserved Bit 11: CBF, CLKOUTB Output Frequency selection. Set 1: CLKOUTB output frequency is the same as crystal input frequency. Set 0: CLKOUTB output frequency is from the clock divisor, which frequency is the same as that of microprocessor internal clock. Bit 10: CBD, CLKOUTB Drive Disable Set 1: Disable the CLKOUTB. This pin will be three-stated. Set 0: Enable the CLKOUTB. Bit 9: CAF, CLKOUTA Output Frequency selection. Set 1: CLKOUTA output frequency is the same as crystal input frequency. Set 0 : CLKOUTA output frequency is from the clock divisor, which frequency is the same as that of microprocessor internal clock . Bit 8: CAD, CLKOUTA Drive Disable. Set 1: Disable the CLKOUTA. This pin will be three-stated. Set 0: Enable the CLKOUTA. Bit 7-3: Reserved Bit 2-0: F2- F0, Clock Divisor Select. F2. F1. F0 ---- Divider Factor 0, 0, 0 ---- Divided by 1 0, 0, 1 --- Divided by 2 0, 1, 0 ---- Divided by 4 0, 1, 1 --- Divided by 8 1, 0, 0 ---- Divided by 16 1, 0, 1 ---- Divided by 32 1, 1, 0 ---- Divided by 64 1, 1, 1 ---- Divided by 128 Bit 15: Int Clk. Set 1 to stop the Interrupt controller clock Bit 14: UART Clk. Set 1 to stop the asynchronous serial port controller clock Bit 13: DMA Clk. Set 1 to stop the DMA controller clock Bit 12: Timer Clk. Set 1 to stop the Timer controller clock Bit 11-0: Reserved | Pov | ver D | Oown Configuration Register Offset : 46h Reset Value : 00h 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|---|-----|---|---|---|----|----|----|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PWD | 0 | 0 | 0 | 0 | 0 | 0 | WIF | 0 | 0 | 0 | 14 | 13 | 12 | 11 | 10 | **Bit 15: PWD**, Power- Down Enable. When this bit is set to 1, the CPU will enter power-down mode and the crystal clock will stop. The CPU will be waked up when an external INT (INT0 – INT4) is active high. It will wait 19-bit counter time for the crystal clock to be stable before the CPU is waked up. Bit 14-9: Reserved **Bit 8: WIF**, Wake-up Interrupt Flag. Read only bit. When the CPU is waked up by interrupt from power-down mode, this bit will be set to 1 by hardware. Otherwise this bit is 0. Bit 7-5: Reserved **Bit 4-0: I4 -I0,** Enable the external interrupt (INT4 – INT0) wake-up function. Set these bits to 1 to make the INT pins funtion as power-down wake-up pins. ## **11.** Reset Processor initialization is accomplished with activation of the $\overline{RST}$ pin. To reset the processor, this pin should be held low for at least seven oscillator periods. The Reset Status Figure shows the status of the $\overline{RST}$ pin and other related pins. When $\overline{RST}$ goes from low to high, the state of input pin (with a weakly pulled-up or pulled-down) will be latched, and each pin will perform the individual function. The AD15-AD0 will be latched into the register F6h. $\overline{UCS}/\overline{ONCE1}$ and $\overline{LCS}/\overline{ONCE0}$ will enter ONCE mode (All of the pins will float except X1 and X2) when they are with pull-low resistors. The input clock will be divided by 2 when S6/ $\overline{CLKDIV2}$ is with a pull-low resistor. The AD15-AD0 bus will drive both of the address and data regardless of the DA bit setting during $\overline{UCS}$ and $\overline{LCS}$ cycles if $\overline{BHE}/\overline{ADEN}$ is with a pull-low resistor Bit 15-0: RC, Reset Configuration AD15 – AD0. The AD15 to AD0 must be with weakly pulled-up or pulled-down resistors to correspond to the contents when they are latched into this register as the $\overline{RST}$ pin goes from low to high. And the value of the reset configuration register provides the system information when this register is read by software. This register is read only and the contents remain valid until next processor reset. ## **12.** Bus Interface Unit In order to define a bus cycle, the bus interface unit drives address, data, status and control information. The bus A19-A0 are non-multiplexed memory or I/O addresses. The AD15-AD0 are multiplexed addresses and data bus for memory or I/O accessing. The $\overline{S2}$ - $\overline{S0}$ are encoded to indicate the bus status, which is described in the Pin Description table in page 11. The Basic Application System Block (page 18) and Read/Write Timing Diagram (page 20) describe the basic bus operations. #### 12.1 Memory and I/O Interface The memory space consists of 1M bytes (512k 16-bit port) and the I/O space consists of 64k bytes (32k 16-bit port). Memory devices exchange information with the CPU during memory read, memory write and instruction fetch bus cycles. I/O read and I/O write bus cycles use a separate I/O address space. Only IN/OUT instruction can access I/O address space, and information must be transferred between the peripheral devices and the AX register. The first 256 bytes of I/O space can be accessed directly by the I/O instructions. The entire 64k bytes of I/O address space can be accessed indirectly, through the DX register. I/O instructions always force address A19-A16 to low level. Memory and I/O Space #### 12.2 Data Bus The memory address space data bus is physically implemented by dividing the address space into two banks of up to 512k bytes. One bank connects to the lower half of the data bus and contains the even-addressed bytes (A0=0), the other bank connects to the upper half of the data bus and contains odd-addressed bytes (A0=1). A0 and BHE determine whether one bank or both banks participate in the data transfer. **Physical Data Bus Models** #### 12.3 Wait States Wait states extend the data phase of the bus cycle. The ARDY or SRDY input with low level will be inserted wait states in. If R2 bit=0, users can also insert wait states by programming the internal chip select registers. The R2 bit of UMCS (offset 0A0h) default is low, so each one of the ARDY or SRDY should be in ready state (with pull-high resistors) when at power on reset or external reset. The wait-state counter value is decided by the R3, R1 and R0 bits in each chip select register. There are five group R3, R1 and R0 bits in the registers offset A0h, A2h, A4h, A6h and A8h, and each group is independent. #### 12.4 Bus Hold When the bus hold requested (the HOLD pin is active high) by another bus master, the microprocessor will issue an HLDA in response to a HOLD request at the end of T4 or Ti. When the microprocessor is in hold status (HLDA is high), the AD15-AD0, $\overline{A19}$ -A0, $\overline{WR}$ , $\overline{RD}$ , $\overline{DEN}$ , $\overline{S1}$ - $\overline{S0}$ , S6, $\overline{BHE}$ , $\overline{DT/R}$ , $\overline{WHB}$ and $\overline{WLB}$ are floating, and the $\overline{UCS}$ , $\overline{LCS}$ , $\overline{PCS6}$ - $\overline{PCS5}$ , $\overline{MCS3}$ - $\overline{MCS0}$ and $\overline{PCS3}$ - $\overline{PCS0}$ will be driven high. After HOLD is detected as being low, the microprocessor will lower the HLDA. # 13. Chip Select Unit The Chip Select Unit provides 12 programmable chip select pins to access a specific memory or peripheral device. The chip selects are programmed through five peripheral control registers (A0h, A2h, A4h, A6h and A8h), and all of the chip selects can be inserted wait states in by programming the peripheral control registers. # $13.1 \qquad \overline{UCS}$ The $\overline{\text{UCS}}$ default is active on reset for code access. The memory active range is upper 512k (80000h – FFFFFh), which is programmable. And the default memory active range of $\overline{\text{UCS}}$ is 64k (F0000h – FFFFFh). The $\overline{\text{UCS}}$ will drive low four CLKOUTA oscillators if no wait state is inserted. There are three wait-states inserted to $\overline{\text{UCS}}$ active cycle on reset. | Up | per N | /lemc | ry C | hip S | elect | Reg | ister | | | | | _ | set : A<br>set Va | - | 03Bh | |----|-------|---------|------|-------|-------|-----|-------|----|---|---|---|---|-------------------|----|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | L | B2 - LE | B0 | 0 | 0 | 0 | 0 | DA | 0 | 1 | 1 | 1 | R2 | R1 | R0 | Bit 15: Reserved **Bit 14-12: LB2-LB0**, Memory block size selection for UCS chip select pin. The active region of UCS chip select pin can be configured by the LB2-LB0. The default memory block size is from F0000h to FFFFFh. #### LB2, LB1, LB0 ---- Memory Block size, Start address, End Address | 1, | 1, | 1 | <br>64k | , F0000h | , FFFFFh | |----|----|---|----------|----------|----------| | 1, | 1, | 0 | <br>128k | , E0000h | , FFFFFh | | 1, | 0, | 0 | <br>256k | , C0000h | , FFFFFh | | 0. | 0. | 0 | <br>512k | , 80000h | . FFFFFh | Bit 11-8: Reserved **Bit 7: DA**, Disable Address. If the $\overline{BHE}/\overline{ADEN}$ pin is held high on the rising edge of $\overline{RST}$ , the DA bit is valid to enable/disable the address phase of the AD bus. If the $\overline{BHE}/\overline{ADEN}$ pin is held low on the rising edge of $\overline{RST}$ , the AD bus always drives the address and data. Set 1: Disable the address phase of the AD15 – AD0 bus cycle when $\overline{UCS}$ is asserted. Set 0: Enable the address phase of the AD15 – AD0 bus cycle when UCS is asserted. Bit 6-3: Reserved Bit 2: R2, Ready Mode. This bit is used to configure the ready mode for UCS chip select. Set 1: external ready is ignored. Set 0: external ready is required. Bit 1-0: R1-R0, Wait-State value. When R2 is set to 0, wait-states can be inserted in for an access to the $\overline{UCS}$ memory area. ``` (R1,R0) = (0,0) -- 0 wait-state ; (R1,R0) = (0,1) -- 1 wait-state (R1,R0) = (1,0) -- 2 wait-states ; (R1,R0) = (1,1) -- 3 wait-states ``` # $\overline{13.2}$ $\overline{LCS}$ $\overline{LCS}$ means the lower 512k bytes (00000h-9FFFFh) memory region chip selects. The memory active range is programmable, which has no default size on reset. So the A2h register must be programmed first before accessing the target memory range. The $\overline{LCS}$ pin is not active on reset, but any read or write access to the A2h register activates this pin. | Lov | w Me | mory | Chip | Sel | ect R | egist | er | | | | | _ | set : A<br>set Val | | | |-----|------|-------------|---------|-----|-------|-------|----|----|-----|---|---|---|--------------------|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | U | <br>B2 - UE | I<br>30 | 1 | 1 | 1 | 1 | DA | PSE | 1 | 1 | 1 | R2 | R1 | R0 | Bit 15: Reserved **Bit 14-12:** UB2-UB0, Memory block size selection for $\overline{LCS}$ chip select pin The LCS chip select pin active region can be configured by UB2-UB0. The $\overline{LCS}$ pin is not active on reset, but any read or write access to the A2h (LMCS) register activates this pin. # UB2, UB1, UB0 ---- Memory Block size, Start address, End Address | 0, | 0, | 0 | <br>64k | , | 00000h | , | 0FFFFh | |----|----|---|----------|---|--------|---|--------| | 0, | 0, | 1 | <br>128k | , | 00000h | , | 1FFFFh | | 0, | 1, | 1 | <br>256k | , | 00000h | , | 3FFFFh | | 1, | 1. | 1 | <br>512k | | 00000h | | 7FFFFh | Bit 11-8: Reserved **Bit 7: DA**, Disable Address. If the $\overline{BHE}/\overline{ADEN}$ pin is held high on the rising edge of $\overline{RST}$ , the DA bit is valid to enable/disable the address phase of the AD bus. If the $\overline{BHE}/\overline{ADEN}$ pin is held low on the rising edge of $\overline{RST}$ , the AD bus always drives the address and data. Set 1: Disable the address phase of the AD15 – AD0 bus cycle when $\overline{LCS}$ is asserted. Set 0: Enable the address phase of the AD15 – AD0 bus cycle when $\overline{LCS}$ is asserted. **Bit 6: PSE**, PSRAM Mode Enable. This bit is used to enable PSRAM support for the LCS chip select memory space. The refresh control unit registers E0h, E2h and E4h must be configured for auto refresh before PSRAM support is enabled. PSE set to 1: PSRAM support is enabled. PSE set to 0: PSRAM support is disabled. Bit 5-3: Reserved Bit 2: R2, Ready Mode. This bit is used to configure the ready mode for LCS chip select. Set 1: external ready is ignored. Set 0: external ready is required. Bit 1-0: R1-R0, Wait-State value. When R2 is set to 0, wait-states can be inserted in for an access to the $\overline{LCS}$ memory area. ``` (R1,R0) = (0,0) -- 0 wait-state ; (R1,R0) = (0,1) -- 1 wait-state (R1,R0) = (1,0) -- 2 wait-states ; (R1,R0) = (1,1) -- 3 wait-states ``` # $\overline{MCSx}$ The memory block of $\overline{MCS3}$ - $\overline{MCS0}$ can be located anywhere within the 1M-byte memory space, exclusive of the areas associated with the $\overline{UCS}$ and $\overline{LCS}$ chip selects. The maximum $\overline{MCSx}$ active memory range is 512k bytes. The 512k $\overline{MCSx}$ block size can only be used when located at address 00000h, and the $\overline{LCS}$ chip selects must not be active in this case Locating a 512k $\overline{MCSx}$ block size at 80000h always conflicts with the range of the $\overline{UCS}$ and is not allowed. The MCS chip selects are programmed through two registers A6h and A8h, and these select pins are not active on reset. Both A6h and A8h registers must be accessed with a read or write to activate $\overline{MCS3}$ - $\overline{MCS0}$ . There is no default value on A6h and A8h registers, so the A6h and A8h must be programmed first before $\overline{MCS3}$ - $\overline{MCS0}$ are active. | Mid | rana | ge M | emoi | y Ch | ip Se | elect | Regi | ster | | | | _ | set : A<br>set Va | .6h<br>lue : - | | |-----|------|------|------|--------|-------|-------|------|------|---|---|---|---|-------------------|----------------|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ı | | | BA19 | - BA13 | | | 1 | 1 | 1 | 1 | 1 | 1 | R2 | R1 | R0 | Bit 15-9: BA19-BA13, Base Address. The BA19-BA13 correspond to bits 19-13 of the 1M bytes (20-bits) programmable base address of the $\overline{\text{MCS}}$ chip select block. The bits 12 to 0 of the base address are always 0. The base address can be set to any integer multiple of the size of the memory block size selected in these bits. For example, if the midrange block is 32Kbytes, only bits BA19 to BA15 can be programmed. So the block address could be located at 20000h or 38000h but not at 22000h. The base address of the $\overline{\text{MCS}}$ chip select can be set to 00000h only if the $\overline{\text{LCS}}$ chip select is not active. And the $\overline{\text{MCS}}$ chip select address range is not allowed to overlap the $\overline{\text{LCS}}$ chip select address range. The $\overline{\text{MCS}}$ chip select address range. #### Bit 8-3: Reserved **Bit 2: R2**, Ready Mode. This bit is configured to enable/disable the wait states inserted for the $\overline{MCS}$ chip selects. The R1 and R0 bits of this register determine the number of wait states to be inserted. Set 1: external ready is ignored Set 0: external ready is required Bit 1-0: R1-R0, Wait-State value. R1 and R0 determine the number of wait states inserted into a MCS access. (R1,R0): (1,1)-3 wait states, (1,0)-2 wait states, (0,1)-1 wait state, (0,0)-0 wait state | PC | S an | d MC | S Au | xiliar | y Re | giste | r | | | | | _ | set : A<br>set Va | .8h<br>lue : <i>-</i> | _ | |----|------|------|------|---------------------|------|-------|---|----|----|---|---|---|-------------------|-----------------------|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | | | | <b>I</b><br>M6 - M0 | ) | | | EX | MS | 1 | 1 | 1 | R2 | R1 | R0 | Bit 15: Reserved Bit 14-8: M6-M0, MCS Block Size. These bits determine the total block size for the MCS3 - MCS0 chip selects. Each individual chip select is active for one quarter of the total block size. For example, if the block size is 32K bytes and the base address is located at 20000h. The individual active memory address range of MCS3 to MCS0 is MCS0 - 20000h to 21FFF, MCS1 - 22000 to 23FFFh, MCS2 - 24000h to 25FFFh, MCS3 - 26000h to 27FFFh. MCS total block size is defined by M6-M0. | <u>M6-M</u> | [0_ | , Tota | <u>al block size</u> , | MCSx addr | ess active range | |-------------|-----|--------|------------------------|-----------|------------------| | 00000 | 01b | , | 8k | , | 2k | | 00000 | 10b | , | 16k | , | 4k | | 00001 | 00b | , | 32k | , | 8k | | 00010 | 00b | , | 64k | , | 16k | | 00100 | 00b | , | 128k | , | 32k | | 01000 | 00b | , | 256k | , | 64k | | 10000 | 00b | , | 512k | , | 128k | | | | | | | | **Bit 7: EX**, Pin Selector. This bit determines whether the $\overline{PCS6}$ - $\overline{PCS5}$ pins are configured as chip selects or as alternative outputs for A2-A1. Set 1: PCS6, PCS5 are configured as peripheral chip select pins. Set 0: $\overline{PCS6}$ is configured as address bit A2 and $\overline{PCS5}$ is configured as A1. Bit 6: MS, Memory or I/O space Selector. Set 1: The $\overline{PCSx}$ pins are active for memory bus cycle. Set 0: The $\overline{PCSx}$ pins are active for I/O bus cycle. Bit 5-3: Reserved Bit 2: R2, Ready Mode. This bit is configured to enable/disable the wait states inserted for the PCS5 and PCS6 chip selects. The R1 and R0 bits of this register determine the number of wait states to be inserted. Set 1: external ready is ignored Set 0: external ready is required **Bit 1-0: R1-R0**, Wait-State value. R1 and R0 determine the number of wait states inserted into a PCS5 - PCS6 access. (R1,R0): (1,1)-3 wait states, (1,0)-2 wait states, (0,1)-1 wait state, (0,0)-0 wait state # $\overline{PCSx}$ In order to define these pins, the peripheral or memory chip selects which are programmed through A4h and A8h register. The base address memory block can be located anywhere within the 1M-byte memory space, exclusive of the areas associated with the $\overline{UCS}$ , $\overline{LCS}$ and $\overline{MCS}$ chip selects. If the chip selects are mapped to I/O space, the access range is 64k bytes. PCS6 – PCS5 can be configured from 0 wait-state to 3 wait-states. $\overline{PCS3} - \overline{PCS0}$ can be configured from 0 wait-state to 15 wait-states. Bit 15-7: BA19-BA11, Base Address. BA19-BA11 correspond to bit 19-11 of the 1M-byte (20-bits) programmable base address of the PCS chip select block. When the PCS chip selects are mapped to I/O space, BA19-BA16 must be written to 0000b because the I/O address bus is only 64K bytes (16-bits) wide. # PCSx address range: PCS<sub>0</sub> Base Address Base Address + FFh PCS<sub>1</sub> Base Address + 100h Base Address + 1FFh PCS2 Base Address + 200h Base Address + 2FFh PCS3 Base Address + 300h Base Address + 3FFh PCS5 Base Address + 500h -Base Address + 5FFh PCS6 Base Address + 600h Base Address + 6FFh #### Bit 6-4: Reserved Bit 3: R3; Bit 1-0: R1-R0, Wait-State Value. The R3, R1 and R0 determine the number of wait-states inserted into a PCS3 - PCS0 access. | R3, | R1, | R0 | <br>Wait States | |-----|-----|----|-----------------| | 0, | 0, | 0 | <br>0 | | 0, | 0, | 1 | <br>1 | | 0, | 1, | 0 | <br>2 | | 0, | 1, | 1 | <br>3 | | 1, | 0, | 0 | <br>5 | | 1, | 0, | 1 | <br>7 | | 1, | 1, | 0 | <br>9 | | 1, | 1, | 1 | <br>15 | **Bit 2: R2**, Ready Mode. This bit is configured to enable/disable the wait states inserted for the $\overline{PCS3}$ - $\overline{PCS0}$ chip selects. The R3, R1 and R0 bits determine the number of wait state to be inserted. Set 1: external ready is ignored Set 0: external ready is required # 14. Interrupt Controller Unit There are twelve interrupt requests source connected to the controller: five maskable interrupt pins (INT0 – INT4); one non-maskable interrupt pin (NMI); Six internal unit request source (Timer 0, 1, 2; DMA 0, 1; Asynchronous serial unit). **Interrupt Control Unit Block Diagram** # 14.1 Master Mode and Slave Mode The interrupt controller can be programmed as a master or slave mode. (To program FEh, bit 14), the master mode has two connections: Fully Nested Mode connection or Cascade Mode connection. # **Fully Nested Mode Connections** **Cascade Mode Connection** **Slave Mode Connection** # 14.2 Interrupt Vector, Type and Priority The following table shows the interrupt vector addresses, type and the priority. The maskable interrupt priority can be changed by programming the priority registers. The Vector addresses for each interrupt are fixed. | Interrupt source | Interrupt | Vector | EOI | Priority | Note | |-----------------------------------|-----------|---------|------|----------|------| | _ | Type | Address | Type | - | | | Divide Error Exception | 00h | 00h | | 1 | | | Trace interrupt | 01h | 04h | | 1-1 | * | | NMI | 02h | 08h | | 1-2 | * | | Breakpoint Interrupt | 03h | 0Ch | | 1 | | | INTO Detected Over Flow Exception | 04h | 10h | | 1 | | | Array Bounds Exception | 05h | 14h | | 1 | | | Undefined Opcode Exception | 06h | 18h | | 1 | | | ESC Opcode Exception | 07h | 1Ch | | 1 | | | Timer 0 | 08h | 20h | 08h | 2-1 | */** | | Reserved | 09h | | | | | | DMA 0 | 0Ah | 28h | 0Ah | 3 | ** | | DMA 1 | 0Bh | 2Ch | 0Bh | 4 | ** | | INT0 | 0Ch | 30h | 0Ch | 5 | | | INT1 | 0Dh | 34h | 0Dh | 6 | | | INT2 | 0Eh | 38h | 0Eh | 7 | | | INT3 | 0Fh | 3Ch | 0Fh | 8 | | | INT4 | 10h | 40h | 10h | 9 | | | Watchdog Timer | 11h | 44h | 11h | 9 | | | Timer 1 | 12h | 48h | 08h | 2-2 | */** | | Timer 2 | 13h | 4Ch | 08h | 2-3 | */** | | Asynchronous Serial port | 14h | 50h | 14h | 9 | | | Reserved | 15h-1Fh | | | | | Note \* : When the interrupt occurs in the same time, the priority is (1-1 > 1-2); (2-1 > 2-2 > 2-3) Note \*\*: The interrupt types of these sources are programmable in slave mode. #### 14.3 Interrupt Requests When an interrupt is requested, the internal interrupt controller verifies that the interrupt is enabled (the IF flag is enabled and no MSK bit is set) and there are no higher priority interrupt requests being serviced or pending. If the interrupt is granted, the interrupt controller uses the interrupt type to access a vector from the interrupt vector table. If the external INT is active (level-triggered) to request the interrupt controller service, the INT pins must be held till the microcontroller enters the interrupt service routine. There is no interrupt-acknowledged output when running in fully nested mode, so the PIO pins should be used to simulate the interrupt-acknowledged pin if necessary. # 14.4 Interrupt Acknowledge The processor requires the interrupt type as an index into the interrupt table. The internal interrupt can provide the interrupt type or an external controller can provide the interrupt type. The internal interrupt controller provides the interrupt type to the processor without external bus cycles generation. When an external interrupt controller is providing the interrupt type, the processor generates two acknowledged bus cycles, and the interrupt type is written to the AD15-AD0 lines by the external interrupt controller. # 14.5 Programming the Registers Software is used to program the registers (**Master mode:** 44h, 42h, 40h, 3Eh, 3Ch, 3Ah, 38h, 36h, 34h, 32h, 30h, 2Eh, 2Ch, 2Ah, 28h, 26h, 24h and 22h; **Slave Mode:** 3Ah, 38h, 36h, 34h, 32h, 30h, 2Eh, 2Ch, 2Ah, 28h, 22h and 20h) to define the interrupt controller operation. # Serial Port Interrupt Control Register Offset : 44h Reset Value : 001Fh 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Reserved 1 MSK PR2 PR1 PR0 (Master Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the asynchronous serial port. Set 0: Enable the serial port interrupt. Bit 2-0: PR2-PR0, Priority. These bits determine the priority of the serial port relative to the other interrupt signals. #### The priority selection: #### PR2, PR1, PR0 -- Priority #### **INT4 Control Register** (Master Mode) Bit 15-8, bit 6-5: Reserved **Bit 7: ETM**, Edge trigger enable. When this bit is set to 1 and Bit 4 set to 0, an interrupt is triggered by a low to high edge. The low to high edge will be latched (one level) till this interrupt is serviced. Bit 4: LTM, Level-Triggered Mode. Set 1: An interrupt is triggered by high active level Set 0: An interrupt is triggered by the low to high edge. Bit 3: MSK, Mask. Set 1: Mask the interrupt source of INT4 Set 0: Enable the INT4 interrupt. Bit 2-0: PR, Interrupt Priority #### (Master Mode) Bit 15-8, bit 6-5: Reserved **Bit 7: ETM**, Edge trigger enable. When this bit is set to 1 and Bit 4 set to 0, an interrupt is triggered by a low to high edge. The low to high edge will be latched (one level) till this interrupt is serviced. Bit 4: LTM, Level-Triggered Mode. Set 1: An interrupt is triggered by high active level. Set 0: An interrupt is triggered by the low to high edge. Bit 3: MSK, Mask. Set 1: Mask the interrupt source of INT3 Set 0: Enable the INT3 interrupt. Bit 2-0: PR, Interrupt Priority These bit settings for priority selection are the same as those of bit 2-0 of Register 44h. #### (Master Mode) Bit 15-8, bit 6-5: Reserved Bit 7: ETM, Edge trigger enable. When this bit is set to 1 and Bit 4 set to 0, an interrupt is triggered by a low to high edge. The low to high edge will be latched (one level) till this interrupt is serviced. Bit 4: LTM, Level-Triggered Mode. Set 1: An interrupt is triggered by high active level. Set 0: An interrupt is triggered by the low to high edge. Bit 3: MSK, Mask. Set 1: Mask the interrupt source of INT2 Set 0: Enable the INT2 interrupt. Bit 2-0: PR, Interrupt Priority # #### (Master Mode) Bit 15-8: Reserved Bit 7: ETM, Edge trigger enable. When this bit is set to 1 and Bit 4 set to 0, an interrupt is triggered by a low to high edge. The low go high edge will be latched (one level) till this interrupt is serviced. Bit 6: SFNM, Special Fully Nested Mode. Set 1: Enable the special fully nested mode of INT1 Bit 5: C, Cascade mode. Set 1 to enable cascade mode. Bit 4: LTM, Level-Triggered Mode. Set 1: An interrupt is triggered by high active level. Set 0: An interrupt is triggered by the low to high edge. Bit 3: MSK, Mask. Set 1: Mask the interrupt source of INT1 Set 0: Enable the INT1 interrupt. Bit 2-0: PR, Interrupt Priority. These bit settings for priority selection are the same as those of bit 2-0 of Register 44h (Slave Mode), Timer 2 Interrupt Control Register, reset value is 0000h Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the Timer 2 Set 0: Enable the Timer 2 interrupt. Bit 2-0: PR, Interrupt Priority #### #### (Master Mode) Bit 15-8: Reserved Bit 7: ETM, Edge trigger enable. When this bit set to 1 and Bit 4 set to 0, an interrupt is triggered by a low to high edge. The low to high edge will be latched (one level) till this interrupt is serviced. **Bit 6: SFNM**, Special Fully Nested Mode. Set 1: Enable the special fully nested mode of INT0. Bit 5: C, cascade Mode Set 1 to enable cascade mode Bit 4: LTM, Level-Triggered Mode. Set 1: An interrupt is triggered by high active level. Set 0: An interrupt is triggered by the low to high edge. Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the INT0 Set 0: Enable the INT0 interrupt. Bit 2-0: PR, Interrupt Priority These bit settings for priority selection are the same as those of bit 2-0 of Register 44h. #### (Slave Mode), Timer 1 Interrupt Control Register, reset value is 0000h Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the timer 1 Set 0: Enable the timer 1 interrupt. Bit 2-0: PR, Interrupt Priority # **DMA 1 Interrupt Control Register** Offset: 36h | Res | set Va | lue : 0 | 00Fh | |-----|--------|---------|------| | 3 | 2 | 1 | 0 | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MSK | PR2 | PR1 | PR0 | (Master Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the DMA 1 controller Set 0: Enable the DMA 1 controller interrupt. Bit 2-0: PR, Interrupt Priority These bit settings for priority selection are the same as those of bit 2-0 of Register 44h. # **DMA 1 Interrupt Control Register** Offset: 36h Reset Value: 0000h | | | | | | | | | | | | | | 50. · u | | | |----|----|----|----|----|----|---|---|---|---|---|---|-----|---------|-----|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MSK | PR2 | PR1 | PR0 | (Slave Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the DMA 1 controller Set 0: Enable the DMA 1 controller interrupt. Bit 2-0: PR, Interrupt Priority These bit settings for priority selection are the same as those of bit 2-0 of Register 44h # **DMA 0 Interrupt Control Register** Offset: 34h Reset Value: 000Fh | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | | 2 | | | |----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MSK | PR2 | PR1 | PR0 | (Master Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the DMA 0 controller Set 0: Enable the DMA 0 controller interrupt. Bit 2-0: PR, Interrupt Priority # **DMA 0 Interrupt Control Register** Offset : 34h | Re | set Va | lue : 0 | 000h | |----|--------|---------|------| | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MSK | PR2 | PR1 | PR0 | (Slave Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the DMA 0 controller Set 0: Enable the DMA 0 controller interrupt. Bit 2-0: PR, Interrupt Priority These bit settings for priority selection are the same as those of bit 2-0 of Register 44h. | Tin | ner Ir | nterru | ıpt C | ontro | l Re | giste | r | | | | | Off | set : 3 | 2h | | |-----|--------|--------|-------|-------|------|-------|---|---|---|---|---|-----|---------|---------|------| | | | | • | | | • | | | | | | Res | set Va | lue : 0 | 00Fh | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MSK | PR2 | PR1 | PR0 | (Master Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the Timer controller Set 0: Enable the Timer controller interrupt. Bit 2-0: PR, Interrupt Priority These bit settings for priority selection are the same as those of bit 2-0 of Register 44h. | Tin | ner Ir | nterru | ıpt C | ontro | ol Re | giste | r | | | | | _ | set : 3<br>set Va | | 000h | | |-----|--------|--------|-------|-------|-------|-------|---|---|---|---|---|-----|-------------------|-----|------|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MSK | PR2 | PR1 | PR0 | | (Slave Mode), Timer 0 Interrupt Control Register, reset value is 0000h Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the Timer 0 controller Set 0: Enable the Timer 0 controller interrupt. Bit 2-0: PR, Interrupt Priority #### (Master Mode) Bit 15: DHLT, DMA Halt. Set 1: Halts any DMA activity when non-maskable interrupt occurs. Set 0: When an IRET instruction is executed. Bit 14-3: Reserved. Bit 2-0: TMR2-TMR0, Set 1: indicates the corresponding timer has an interrupt request pending. #### (Slave Mode) Bit 15: DHLT, DMA Halt. Set 1: Halts any DMA activity when non-maskable interrupt occurs. Set 0: When an IRET instruction is executed. Bit 14-3: Reserved. Bit 2-0: TMR2-TMR0, Set 1: indicates the corresponding timer has an interrupt request pending. #### (Master Mode) The Interrupt Request register is a read-only register. For internal interrupts (SPI, WD, D1, D0 and TMR), the corresponding bit is set to 1 when the device requests an interrupt. The bit is reset during the internally generated interrupt acknowledge. For INT4-INT0 external interrupts, the corresponding bit (I4-I0) reflects the current value of the external signal. Bit 15-11: Reserved. Bit 10: SPI, Serial Port Interrupt Request. Indicates the interrupt state of the serial port. Bit 9: WD, Watchdog Timer Interrupt Request. Set 1: The Watchdog Timer has an interrupt pending. Bit 8-4: I4-I0, Interrupt Requests. Set 1: The corresponding INT pin has an interrupt pending. Bit 3-2: D1-D0, DMA Channel Interrupt Request. Set 1: The corresponding DMA channel has an interrupt pending. Bit 1: Reserved. Bit 0: TMR, Timer Interrupt Request. Set 1: The timer control unit has an interrupt pending. #### (Slave Mode) The Interrupt Request register is a read-only register. For internal interrupts (D1, D0, TMR2, TMR1 and TMR0), the corresponding bit is set to 1 when the device requests an interrupt. The bit is reset during the internally generated interrupt acknowledge. Bit 15-6: Reserved. Bit 5-4: TMR2/TMR1, Timer2/Timer1 Interrupt Request. Set 1: Indicates the state of any interrupt requests form the associated timer. Bit 3-2: D1-D0, DMA Channel Interrupt Request. Set 1: Indicates the corresponding DMA channel has an interrupt pending. Bit 1: Reserved. Bit 0: TMR0, Timer 0 Interrupt Request. Set 1: Indicates the state of an interrupt request from Timer 0. #### (Master Mode) The bits in the INSERV register are set by the interrupt controller when the interrupt is taken. Each bit in the register is cleared by writing the corresponding interrupt type to the EOI register. Bit 15-11: Reserved. Bit 10: SPI, Serial Port Interrupt In-Service. Set 1: the serial port interrupt is currently being serviced. Bit 9: WD, Watchdog Timer Interrupt In-Service. Set 1: the watchdog timer interrupt is currently being serviced. Bit 8-4: I4-I0, Interrupt In-Service. Set 1: the corresponding INT interrupt is currently being serviced. Bit 3-2: D1-D0, DMA Channel Interrupt In-Service. Set 1: the corresponding DMA channel interrupt is currently being serviced. Bit 1: Reserved. Bit 0: TMR, Timer Interrupt In-Service. Set 1: the timer interrupt is currently being serviced. #### (Slave Mode) The bits in the In-Service register are set by the interrupt controller when the interrupt is taken. The in-service bits are cleared by writing to the EOI register. Bit 15-6: Reserved. Bit 5-4: TMR2-TMR1, Timer2/Timer1 Interrupt In-Service. Set 1: the corresponding timer interrupt is currently being serviced. Bit 3-2: D1-D0, DMA Channel Interrupt In-Service. Set 1: the corresponding DMA Channel is currently being serviced. Bit 1: Reserved. Bit 0: TMR0, Timer 0 Interrupt In-Service. Set 1: The Timer 0 interrupt is currently being serviced. # #### (Master Mode) Determines the minimum priority level at which maskable interrupts can generate an interrupt. Bit 15-3: Reserved. **Bit 2-0: PRM2-PRM0**, Priority Field Mask. Determines the minimum priority that is required in order for a maskable interrupt source to generate an interrupt. | Priority | PR2-PR0 | |----------|---------| | (High) 0 | 000 | | 1 | 001 | | 2 | 010 | | 3 | 011 | | 4 | 100 | | 5 | 101 | | 6 | 110 | | (Low) 7 | 111 | | Pric | ority | Mask | Reg | ister | | | | | | | | _ | set : 2<br>set Va | | 007h | |------|-------|------|-----|-------|----|---|---|---|---|---|---|---|-------------------|------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PRM2 | PRM1 | PRM0 | #### (Slave Mode) Determines the minimum priority level at which maskable interrupts can generate an interrupt. Bit 15-3: Reserved. **Bit 2-0: PRM2-PRM0**, Priority Field Mask. Determines the minimum priority that is required in order for a maskable interrupt source to generate an interrupt. | Priority | PR2-PR0 | |----------|---------| | (High) 0 | 000 | | 1 | 001 | | 2 | 010 | | 3 | 011 | | 4 | 100 | | 5 | 101 | | 6 | 110 | | (Low) 7 | 111 | #### (Master Mode) Bit 15-11: Reserved. Bit 10: SPI, Serial Port Interrupt Mask. The state of the mask bit of the asynchronous serial port interrupt. Bit 9: WD, Virtual Watchdog Timer Interrupt Mask. The state of the mask bit of the Watchdog Timer interrupt. Bit 8-4: I4-I0, Interrupt Masks. Indicates the state of the mask bit of the corresponding interrupt. **Bit 3-2: D1-D0**, DMA Channel Interrupt Masks. Indicates the state of the mask bit of the corresponding DMA Channel interrupt. Bit 1: Reserved. Bit 0: TMR, Timer Interrupt Mask. The state of the mask bit of the timer control unit. (Slave Mode) Bit 15-6: Reserved. Bit 5-4: TMR2-TMR1, Timer 2/Timer1 Interrupt Mask. The state of the mask bit of the Timer Interrupt Control register. Set 1: Timer2 or Time1 has its interrupt requests masked Bit 3-2: D1-D0, DMA Channel Interrupt Mask. The state of the mask bits of the corresponding DMA control register. Bit 1: Reserved. Bit 0: TMR0, Timer 0 Interrupt Mask. The state of the mask bit of the Timer Interrupt Control Register #### (Master Mode) The Poll Status (POLLST) register mirrors the current state of the Poll register. The POLLST register can be read without affecting the current interrupt request. #### Bit 15: IREQ, Interrupt Request. Set 1: if an interrupt is pending. The S4-S0 field contains valid data. #### Bit 14-5: Reserved. #### Bit 4-0: S4-S0, Poll Status. Indicates the interrupt type of the highest priority-pending interrupt. #### (Master Mode) When the Poll register is read, the current interrupt is acknowledged and the next interrupt takes its place in the Poll register. # Bit 15: IREQ, Interrupt Request. Set 1: if an interrupt is pending. The S4-S0 field contains valid data. #### Bit 14-5: Reserved. #### Bit 4-0: S4-S0, Poll Status. Indicates the interrupt type of the highest priority-pending interrupt. (Master Mode) Bit 15: NSPEC, Non-Specific EOI. Set 1: indicates non-specific EOI. Set 0: indicates the specific EOI interrupt type in S4-S0. Bit 14-5: Reserved. Bit 4-0: S4-S0, Source EOI Type. Specify the EOI type of the interrupt that is currently being processed. Note: We suggest the specific EOI is the most secure method to use for resetting In-Service bit. | Spec | cific I | End-d | of-Int | errup | ot Re | giste | r | | | | | _ | set : 2<br>set Va | 2h<br>lue : 0 | 000h | |------|---------|-------|--------|-------|-------|-------|---|---|---|---|---|---|-------------------|---------------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | L2 | L1 | L0 | (Slave Mode) Bit 15-3: Reserved. **Bit 2-0: L2-L0,** Interrupt Type. Encoded value indicates the priority of the IS (interrupt service) bit to reset. Writes to these bits cause an EOI to be issued for the interrupt type in slave mode. | Int | errup | t Ve | ctor F | Regis | ter | | | | | | | _ | set : 2<br>set Val | 0h<br>lue : <i>-</i> | | |-----|-------|------|--------|-------|-----|---|---|---|---|--------------|---|---|--------------------|----------------------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | I<br>T4 - T0 | | | 0 | 0 | 0 | (Slave Mode) Bit 15-8, 2-0: Reserved Bit 7-3: T4-T0, Interrupt Type. The following interrupt type of slave mode can be programmed. Timer 2 interrupt controller: (T4,T3,T2,T1,T0, 1, 0, 1)b Timer 1 interrupt controller: (T4,T3,T2,T1,T0, 1, 0, 0)b DMA 1 interrupt controller: (T4,T3,T2,T1,T0, 0, 1, 1)b DMA 0 interrupt controller: (T4,T3,T2,T1,T0, 0, 1, 0)b Timer 0 interrupt controller: (T4,T3,T2,T1,T0, 0, 0, 0, 0)b # 15. DMA Unit The DMA controller provides the data transfer between the memory and peripherals without the intervention of the CPU. There are two DMA channels in the DMA unit. Each channel can accept DMA request from one of two sources: an external pin (DRQ0 for channel 0 or DRQ1 for channel 1) or Timer 2 overflow. The data transfer from source to destination can be memory to memory, memory to I/O, I/O to I/O, or I/O to memory. Either bytes or words can be transferred to or from even or odd addresses and two bus cycles are necessary (reads from source and writes to destination) for each data transfer. **DMA Unit Block** # 15.1 <u>DMA Operation</u> Every DMA transfer consists of two bus cycles (see figure of Typical DMA Transfer) and the two bus cycles cannot be separated by a bus hold request, a refresh request or another DMA request. The registers (CAh, C8h, C6h, C4h, C2h, C0h, DAh, D8h, D6h, D4h, D2h and D0h) are used to configure and operate the two DMA channels. #### **Bit 15:** $\overline{\rm DM}/\overline{\rm IO}$ , Destination Address Space Select. Set 1: The destination address is in memory space. Set 0: The destination address is in I/O space. Bit 14: DDEC, Destination Decrement. Set 1: The destination address is automatically decremented after each transfer. The $\overline{B}/W$ (bit 0) bit determines the decremented value which is by 1 or 2. When both the DDEC and DINC bits are set to 1, the address remains constant. Set 0: Disable the decrement function. Bit 13: DINC, Destination Increment. Set 1: The destination address is automatically incremented after each transfer. The $\overline{B}/W$ (bit 0) bit determines the incremented value which is by 1 or 2. Set 0: Disable the increment function. Bit 12: SM/IO, Source Address Space Select. Set 1: The Source address is in memory space. Set 0: The Source address is in I/O space Bit 11: SDEC, Source Decrement. Set 1: The Source address is automatically decremented after each transfer. The $\overline{B}/W$ (bit 0) bit determines the decremented value which is by 1 or 2. When both the SDEC and SINC bits are set to 1, the address remains constant. Set 0: Disable the decrement function. # Bit 10: SINC, Source Increment. Set 1: The Source address is automatically incremented after each transfer. The $\overline{B}/W$ (bit 0) bit determines the incremented value which is by 1 or 2. Set 0: Disable the increment function #### Bit 9: TC, Terminal Count. Set 1: The synchronized DMA transfer is terminated when the DMA transfer count register reaches 0. Set 0: The synchronized DMA transfer is terminated when the DMA transfer count register reaches 0. Unsynchronized DMA transfer is always terminated when the DMA transfer count register reaches 0, regardless of the setting of this bit. #### Bit 8: INT, Interrupt. Set 1: DMA unit generates an interrupt request when the transfer count is completed. The TC bit must be set to 1 to generate an interrupt. #### Bit 7-6: SYN1-SYN0, Synchronization Type Selection. #### SYN1, SYN0 -- Synchronization Type 0 , 0 -- Unsynchronized 0 , 1 -- Source synchronized 1 , 0 -- Destination synchronized 1 , 1 -- Reserved #### Bit 5: P, Priority. Set 1: It selects high priority for this channel when both DMA 0 and DMA 1 are transferred in the same time. #### Bit 4: TDRQ, Timer Enable/Disable Request Set 1: Enable the DMA requests from timer 2. Set 0: Disable the DMA requests from timer 2. #### Bit 3: Reserved. Bit 2: CHG, Changed Start Bit. This bit must be set to 1 when the ST bit is modified. #### Bit 1: ST, Start/Stop DMA channel. Set 1: Start the DMA channel Set 0: Stop the DMA channel # **Bit 0:** $\overline{\mathbf{B}}$ /W, Byte/Word Select. Set 1: The address is incremented or decremented by 2 after each transfer. Set 0: The address is incremented or decremented by 1 after each transfer. Bit 15-0: TC15-TC0, DMA 0 transfer Count. The value of this register is decremented by 1 after each transfer. Bit 15-4: Reserved **Bit 3-0: DDA19-DDA16**, High DMA 0 Destination Address. These bits are mapped to A19- A16 during a DMA transfer when the destination address is in memory space or I/O space. If the destination address is in I/O space (64Kbytes), these bits must be programmed to 0000b. **Bit 15-0: DDA15-DDA0**, Low DMA 0 Destination Address. These bits are mapped to A15- A0 during a DMA transfer. The value of (DDA19-DDA0) will be incremented or decremented by 2 after each DMA transfer. Bit 15-4: Reserved **Bit 3-0: DSA19-DSA16**, High DMA 0 Source Address. These bits are mapped to A19- A16 during a DMA transfer when the source address is in memory space or I/O space. If the source address is in I/O space (64Kbytes), these bits must be programmed to 0000b. **Bit 15-0: DSA15-DSA0**, Low DMA 0 Source Address. These bits are mapped to A15- A0 during a DMA transfer. The value of (DSA19-DSA0) will be incremented or decremented by 2 after each DMA transfer. The bit definitions of bit 15~0 for DMA1 are the same as those of bit 15~0 of Register CAh for DMA0. Bit 15-0: TC15-TC0, DMA 1 transfer Count. The value of this register is decremented by 1 after each transfer. #### Bit 15-4: Reserved **Bit 3-0: DDA19-DDA16**, High DMA 1 Destination Address. These bits are mapped to A19-A16 during a DMA transfer when the destination address is in memory space or I/O space. If the destination address is in I/O space (64Kbytes), these bits must be programmed to 0000b. **Bit 15-0: DDA15-DDA0**, Low DMA 1 Destination Address. These bits are mapped to A15- A0 during a DMA transfer. The value of (DDA19-DDA0) will be incremented or decremented by 2 after each DMA transfer. #### Bit 15-4: Reserved **Bit 3-0: DSA19-DSA16**, High DMA 1 Source Address. These bits are mapped to A19- A16 during a DMA transfer when the source address is in memory space or I/O space. If the source address is in I/O space (64Kbytes), these bits must be programmed to 0000b. **Bit 15-0: DSA15-DSA0**, Low DMA 1 Source Address. These bits are mapped to A15- A0 during a DMA transfer. The value of (DSA19-DSA0) will be incremented or decremented by 2 after each DMA transfer. # 15.2 External Requests External DMA requests are asserted on the DRQ pins. The DRQ pins are sampled on the falling edge of CLKOUTA. It takes a minimum of four clocks before the DMA cycle is initiated by the Bus Interface. The DMA request is cleared four clocks before the end of the DMA cycle. And no DMA acknowledge is provided, since the chip-selects (MCSx and PCSx) can be programmed to be active for a given block of memory or I/O space, and the DMA source and destination address registers can be programmed to point to the same given block. DMA transfer can be either source- or destination-synchronized, and it can also be unsynchronized. The Source-Synchronized Transfer figure shows the typical source-synchronized transfer which provides the source device at least three clock cycles from the time it is acknowledged to de-assert its DRQ line. NOTES: Case1 : Current source synchronized transfer will not be immediately followed by another DMA transfer. Case2: Current source synchronized transfer will be immediately followed by antoher DMA transfer. # **Source-Synchronized Transfers** The Destination-Synchronized Transfer figure shows the typical destination-synchronized transfer which differs from a source-synchronized transfer in which two idle states are added to the end of the deposit cycle. The two idle states extend the DMA cycle to allow the destination device to de-assert its DRQ pin four clocks before the end of the cycle. If the two idle states were not inserted, the destination device would not have time to de-assert its DRQ signal. NETES: Case1: Current destination synchronized transfer will not be immediately followed by another DMA transfer. Case2 : Current destination synchronized transfer will be immediately followed by another DMA transfer. #### **Destination-Synchronized Transfers** # **16.** Timer Control Unit **Timer / Counter Unit Block** There are three 16-bit programmable timers in the R8800LV. The timer operation is independent of the CPU. The three timers can be programmed as a timer element or as a counter element. Timers 0 and 1 are each connected to two external pins (TMRIN0, TMROUT0, TMRIN1 and TMROUT1), which can be used to count or time external events, or used to generate variable-duty-cycle waveforms. Timer 2 is not connected to any external pins. It can be used as a pre-scaler to timer 0 and timer 1 or as a DMA request source. | Tim | ner 0 | Mode | _ | set : 5<br>set Va | - | 000h | | | | | | | | | | |-----|-------|------|-----|-------------------|----|------|---|---|---|----|-----|---|-----|-----|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EN | ĪNH | INT | RIU | 0 | 0 | 0 | 0 | 0 | 0 | МС | RTG | Р | EXT | ALT | CONT | Bit 15: EN, Enable Bit. Set 1: The timer 0 is enabled. Set 0: The timer 0 is inhibited from counting. The INH bit must be set to 1 when the EN bit is written, and the INH and EN bits must be in the same write. **Bit 14:** $\overline{\text{INH}}$ , Inhibit Bit. This bit allows selective updating the EN bit. The $\overline{\text{INH}}$ bit must be set to 1 when the EN bit is written, and both the $\overline{\text{INH}}$ and EN bits must be in the same write. This bit is not stored and always read as 0. #### Bit 13: INT, Interrupt Bit. - Set 1: An interrupt request is generated when the count register equals a maximum count. If the timer is configured in dual max-count mode, an interrupt is generated each time the count reaches max-count A or max-count B - Set 0: Timer 0 will not issue interrupt requests. - Bit 12: RIU, Register in Use Bit. - Set 1: The Maxcount Compare B register of timer 0 is being used - Set 0: The Maxcount Compare A register of timer 0 is being used - Bit 11-6: Reserved. - **Bit 5: MC**, Maximum Count Bit. When the timer reaches its maximum count, the MC bit will be set to 1 by H/W. In dual maxcount mode, this bit is set each time when either Maxcount Compare A or Maxcount Compare B register is reached. This bit is set regardless of the INT bit (56h.13). - **Bit 4: RTG**, Re-trigger Bit. This bit defines the control function by the input signal of the TMRIN0 pin. When EXT=1 (56h.2), this bit is ignored. - Set 1: Timer0 Count Register (50h) counts internal events; Reset the counting on every TMRIN0 input signal from low to high (rising edge trigger). - Set 0: Low input holds the timer 0 Count Register (50h) value; High input enables the counting which counts the internal events. #### The definition of setting the (EXT, RTG) - (0, 0) Timer0 counts the internal events if the TMRIN0 pin remains high. - (0, 1) Timer0 counts the internal events; count register reset on every rising transition on the TMRIN0 pin - (1, x) The TMRIN0 pin input acts as clock source and timer0 count register is incremented by one every external clock. - Bit 3: P, Pre-scaler Bit. This bit and EXT (56h.2) define the timer0 clock source. #### The definition of setting the (EXT, P) - (0, 0) Timer0 Count Register is incremented by one every four internal processor clock. - (0, 1) Timer0 count register is incremented by one which is pre-scaled by timer 2. - (1, x) The TMRIN0 pin input acts as clock source and Timer0 Count Register is incremented by one every external clock. - Bit 2: EXT, External Clock Bit. - Set 1: Timer0 clock source from external - Set 0: Timer0 clock source from internal - Bit 1: ALT, Alternate Compare Bit. This bit controls whether the timer runs in single or dual maximum count mode. - Set 1: Specifies dual maximum count mode. In this mode, the timer counts to Maxcount Compare A and resets the count register to 0. Then the timer counts to Maxcount Compare B, resets the count register to 0 again, and starts over with Maxcount Compare A. - Set 0: Specifies single maximum count mode. In this mode, the timer counts to the value contained in Maxcount Compare A and reset to 0. Then the timer counts to Maxcount Compare A again. Maxcount Compare B is not used in this mode. Bit 0: CONT, Continuous Mode Bit. Set 1: The timer runs continuously. Set 0: The timer will halt after each counting to the maximum count and the EN bit will be cleared. **Bit 15 – 0: TC15-TC0**, Timer 0 Count Value. This register contains the current count of timer 0. The count is incremented by one every four internal processor clocks, pre-scaled by timer 2, or incremented by one every external clock which is through configuring the external clock select bit based on the TMRIN0 signal. Bit 15-0: TC15 – TC0, Timer 0 Compare A Value. Bit 15-0: TC15 – TC0, Timer 0 Compare B Value. | Tim | imer 1 Mode / Control Register 5 14 13 12 11 10 9 8 7 6 5 4 | | | | | | | | | | | | | Eh<br>lue : 0 | 000h | |-----|--------------------------------------------------------------|-----|-----|----|----|---|---|---|---|----|-----|---|-----|---------------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EN | ĪNH | INT | RIU | 0 | 0 | 0 | 0 | 0 | 0 | МС | RTG | Р | EXT | ALT | CONT | These bit definitions for timer 1 are the same as those of register 56h for timer0. **Bit 15 – 0: TC15-TC0**, Timer 1 Count Value. This register contains the current count of timer 1. The count is incremented by one every four internal processor clocks, pre-scaled by timer 2, or incremented by one every external clock which is through configuring the external clock select bit based on the TMRIN1 signal. Bit 15-0: TC15 – TC0, Timer 1 Compare A Value. Bit 15-0: TC15 – TC0, Timer 1 Compare B Value. Bit 15: EN, Enable Bit. Set 1: Timer 2 is enabled. Set 0: Timer 2 is inhibited from counting. The INH bit must be set to 1 when the EN bit is written, and the INH and EN bits must be in the same write. **Bit 14:** $\overline{\text{INH}}$ , Inhibit Bit. This bit allows selective updating the EN bit. The $\overline{\text{INH}}$ bit must be set to 1 when the EN bit is written, and both the $\overline{\text{INH}}$ and EN bits must be in the same write. This bit is not stored and always read as 0. Bit 13: INT, Interrupt Bit. Set 1: An interrupt request is generated when the count register equals a maximum count. Set 0: Timer 2 will not issue interrupt requests. Bit 12-6: Reserved. **Bit 5: MC**, Maximum Count Bit. When the timer reaches its maximum count, the MC bit will be set to 1 by H/W. This bit is set regardless of the INT bit (66h.13). Bit 4-1: Reserved. Bit 0: COUNT, Continuous Mode Bit. Set 1: The timer is continuously running when it reaches the maximum count. Set 0: The EN bit (66h.15) is cleared and the timer is held after each timer count reaches the maximum count. Bit 15 – 0: TC15-TC0, Timer 2 Count Value. This register contains the current count of timer 2. The count is incremented by one every four internal processor clocks. **Bit 15-0 : TC15 – TC0**, Timer 2 Compare A Value. # 16.1 <u>Watchdog Timer</u> Timer 1 can also be configured as a watchdog timer. Software must first be used to program the Timer 1 Mode/Control (5Eh), Count (58h), and Max Count (5Ah, 5Ch) registers and then program the Watchdog Timer Interrupt Control Register (42h) to enable the watchdog timer interrupt, The Timer 1 Count Register must be reloaded at intervals less than the Timer 1 Maxcount value to assure the watchdog interrupt is not occurred. (Master Mode) Bit 15-4: Reserved Bit 3: MSK, Mask. Set 1: Mask the interrupt source of the watchdog timer Set 0: Enable the watchdog timer interrupt. Bit 2- 0: PR, Priority. The priority selection: PR2, PR1, PR0 -- Priority 0 , 0 , 0 -- 0 (High) 0 , 0 , 1 -- 1 0 , 1, 0 -- 2 0 , 1, 1 -- 3 1 , 0, 0 -- 4 1 , 0, 1 -- 5 1 , 1, 0 -- 6 1 , 1 , 1 -- 7 (Low) # 16.2 Timer/Counter Unit Output Mode Timers 0 and 1 can use one maximum count value or two maximum count values. Timer 2 can use only one maximum count value. Timer 0 and timer 1 can be configured to be a single or dual Maximum Compare count mode. The TMROUT0 or TMROUT1 signals can be used to generate waveforms of various duty cycles. **Timer/Counter Unit Output Modes** ## 17. Asynchronous Serial Port The R8800LV asynchronous serial port provides the TXD and RXD pins for the full duplexed bi-directional data transfer and is without handshaking signals. The UART port supports: 8-bit or 7-bit data transfer; odd parity, even parity, or no parity; 1 or 2 stop bits. DMA transfers through the serial port are not supported. The receive/transmit clock is based on the microprocessor clock. The serial port can be used in power-saved mode, but the transfer rate must be adjusted to correctly reflect the new internal operating frequency. Software is used to program the 80h, 82h, 84h, 86h and 88h registers to configure the asynchronous serial port. **Serial Port Block Diagram** #### Bit 15-12: Reserved. **Bit 11: TXIE**, Transmit Holding Register Empty Interrupt Enable. This bit is set 1 to enable the serial port to generates an interrupt request when the transmit holding register is empty. Bit 9: LOOP, Loopback. Set 1: The serial port in the loopback mode. In this mode, the transmit shift register is connected to the transmit shift register internally and the TXD pin output high. It provides the serial port testing in this mode. Bit 8: BRK, Send Break. You should check if the TEMT bit (82h.6) is a 1 before setting the BRK bit. Set 1: The serial port send a frame of continuous level output on the TXD pin and the output level depends on the BRAVAL bit status, when any data is written to the transmit data register. #### Bit 7: BRKVAL, Break Value. Set 1: The TXD pin continuously drives high-level signal during send break operations. Set 0: The TXD pin continuously drives low-level signal during send break operations. Bit 6-5: PMODE, Parity Mode. Parity generation and checking during transmission and reception. Parity mode selection by (Bit 6, Bit 5): (0, x) – No parity bit in frame, (1, 0) – Odd number of 1s in frame. (1, 1) – Even number of 1s in frame. #### Bit 4: WLGN, Word Length. Set 1: The serial port sends and receives 8 bits of data per frame. Set 0: The serial port sends and receives 7 bits of data per frame. #### Bit 3: STP, Stop Bits. Set 1: Two stop bits are used to signify the end of a frame. Set 0: One stop bit are used to signify the end of a frame. #### Bit 2: TMODE, Transmit Mode. Set 1: Enable the transmit section of the serial port. Set 0: Disable the transmit section of the serial port. #### Bit 1: RSIE, Receive Status interrupt Enable. Set 1: Enable the receive section of serial port to generate an interrupt Set 0: Disable the receive section of serial port to generate an interrupt #### Bit 0: RMODE, Receive Mode. Set 1: Enable the receive section of the serial port. Set 0: Disable the receive section of the serial port. #### Bit 15-7: Reserved **Bit 6: TEMT**, Transmitter Empty. Read-only bit. This bit is set by H/W when the transmit shift register is empty. The transmit function cannot be disabled when the bit is 0. **Bit 5: THRE**, Transmit Holding Register Empty. Read only bit. When this bit is 1, the transmit holding buffer contains invalid data and the transmit data register (84h) can be written by new data. When this bit is 0, it indicates that transmit holding buffer contains valid data that haven't been copied to transmit shift register and the transmit data register (84h) can not be written by new data. When the transmit interrupt is enabled, a serial port interrupt is generated when this bit is 1. The THRE bit is automatically cleared by H/W when data are copied to transmit holding buffer. - **Bit 4: RDR**, Receive Data Ready. Read only bit. When the receive data register is ready to read, this bit is 1. When this bit is 0, the receive data register will not contain valid data. This bit will be cleared by H/W when the receive data register is read. - **Bit 3: BRKI**, Break Interrupt. It indicates that a break has been received when this bit is set to 1 and it will generate a serial port interrupt request if the RISE bit (80h.1) is enabled. This bit is set by H/W and should be cleared by software. - **Bit 2: FER**, Framing Error. This bit is set to indicate that a framing error occurred during reception of data and it will generate a serial port interrupt request if the RISE bit (80h.1) is enabled. This bit is set by H/W and should be cleared by software. - **Bit 1: PER**, Parity Error. This bit is set to indicate that a party error occurred during reception of data and it will generate a serial port interrupt request if the RISE bit (80h.1) is enabled. This bit is set by H/W and should be cleared by software. - **Bit 0: OER**, Overrun Error. This bit is set to indicate that an overrun error occurred during reception of data and it will generate a serial port interrupt request if the RISE bit (80h.1) is enabled. This bit is set by H/W and should be cleared by software. Bit 15-8: Reserved **Bit 7-0: TDATA**, Transmit Data. This register is written by software with data to be transmitted on the serial port. The THRE bit (82h.5) should be read as a 1 before this register is written to avoid overwriting data to this register. When data are written to this register, the THRE bit will be cleared by H/W in the same time. Bit 15-8: Reserved **Bit 7-0: RDATA**, Received DATA. The PDR bit (82h.4) should be read as 1 before the RDATA register is read to avoid reading invalid data. ### Bit 15-0: BAUDDIV, Baud Rate Divisor. The general formula for baud rate divisor is **Baud Rate = Microprocessor Clock / [32 \* (BAUDDIV+1)]** For example, when the Microprocessor clock is 22.1184MHz and the BAUDDIV=5 (Decimal), the baud rate of serial port is 115.2k. ## 18. Synchronous Serial Port There are four pins for synchronous serial port interface, which is half duplexed, bi-directional data transfer. The synchronous serial interface operates in a master/slave configuration, and the synchronous serial port of R8800LV as a master mode. The SCLK frequency is affected by the reduced microprocessor clock frequency when in power-save mode. Software is used to program the 10h, 12h, 14h, 16h and 18h to configure the synchronous serial port interface. A Read-only register that indicates the state of the SSI port. Bit 15-3: Reserved. Bit 2: RE/TE, Receive/Transmit Error Detect. Set 1: Either a read of Synchronous Serial Receive register or a write to one transmit registers while the SSI is busy (PB=1). Set 0: SDEN output is inactive. Bit 1: DR/TR, Data Receive/Transmit Complete. Set 1: End of the transfer of data bit 7 (SCLK rising edge) during a transmit or receive operation. Set 0: When the SSR register is read, when one of the SSD0 or SSD1 registers is written, when the SSS register is read, or when both SDEN0 and SDEN1 become inactive. Bit 0: PB, SSI port Busy. Set 1: A transmit or receive operation is in progress. Set 0: The port is ready to transmit or receive data. This read/write register which controls the operation of the SDEN0-SDEN1 outputs the transfer rate of the SSI port. Bit 15-6, 3-2: Reserved. Bit 5-4: SCLKDIV, SCLK Divide. | SCLKDIV | SCLK Frequency Divider | |---------|------------------------| | 00b | Processor clock/2 | | 01b | Processor clock/4 | | 10b | Processor clock/8 | | 11b | Processor clock/16 | Bit 1: DE1, SDEN1 Enable. Set 1: SDEN1 pin is held High. Set 0: SDEN1 pint is Low. Bit 0: DE0, SDEN0 Enable. Set 1: SDEN0 pin is held High. Set 0: SDEN0 pint is Low. Synchronous Serial Transmit 1 Register. The register contains data to be transferred from the processor to the peripheral on a write operation. Bit 15-8: Reserved. Bit 7-0: SD, Send Data. Data transmitted over the SDATA pin. Synchronous Serial Transmit 0 Register. The register contains data to be transferred from the processor to the peripheral on a write operation. Bit 15-8: Reserved. Bit 7-0: SD, Send Data. Data transmitted over the SDATA pin. The Synchronous Serial Receive Register contains the data transferred from the peripheral to the processor on a read operation. Bit 15-8: Reserved. Bit 7-0: SR, Receive Data. Data received over the SDATA pin. ### 18.1 Synchronous Serial Port Operations The following figures show the data transmit and receive operations. **Synchronous Serial Port Multiple Write** **Synchronous Serial Port Multiple Read** **Synchronous Serial Interface Waveforms** ## 19. PIO Unit The R8800LV provides 32 programmable I/O signals, which are multi-functional pins, with other signals of normal functions. Software is used to program the registers (7Ah, 78h, 76h, 74h, 72h and 70h) to configure the multi-functional pins for PIO or normal functions. **PIO pin Operation Diagram** ### 19.1 PIO Multi-Functional Pin List Table | PIO No. | Pin No.(PQFP) | Multi Function | Reset status/PIO internal resistor | |---------|---------------|-------------------|--------------------------------------------| | 0 | 72 | TMRIN1 | Input with 10k pull-up | | 1 | 73 | TMROUT1 | Input with 10k pull-down | | 2 | 59 | PCS6 /A2 | Input with 10k pull-up | | 3 | 60 | PCS5/A1 | Input with 10k pull-up | | 4 | 48 | $DT/\overline{R}$ | Normal operation/ Input with 10k pull-up | | 5 | 49 | DEN | Normal operation/ Input with 10k pull-up | | 6 | 46 | SRDY | Normal operation/ Input with 10k pull-down | | 7 | 22 | A17 | Normal operation/ Input with 10k pull-up | | 8 | 20 | A18 | Normal operation/ Input with 10k pull-up | | 9 | 19 | A19 | Normal operation/ Input with 10k pull-up | | 10 | 74 | TMROUT0 | Input with 10k pull-down | | 11 | 75 | TMRIN0 | Input with 10k pull-up | | 12 | 77 | DRQ0 | Input with 10k pull-up | | 13 | 76 | DRQ1 | Input with 10k pull-up | | 14 | 50 | MCS0 | Input with 10k pull-up | | 15 | 51 | MCS1 | Input with 10k pull-up | | 16 | 66 | PCS0 | Input with 10k pull-up | |----|-----|-------------|--------------------------| | 17 | 65 | PCS1 | Input with 10k pull-up | | 18 | 63 | PCS2 | Input with 10k pull-up | | 19 | 62 | PCS3 | Input with 10k pull-up | | 20 | 3 | SCLK | Input with 10k pull-up | | 21 | 100 | SDATA | Input with 10k pull-up | | 22 | 2 | SDEN0 | Input with 10k pull-down | | 23 | 1 | SDEN1 | Input with 10k pull-down | | 24 | 68 | MCS2 | Input with 10k pull-up | | 25 | 69 | MCS3 / RFSH | Input with 10k pull-up | | 26 | 97 | UZI | Input with 10k pull-up | | 27 | 98 | TXD | Input with 10k pull-up | | 28 | 99 | RXD | Input with 10k pull-up | | 29 | 96 | S6/CLKDIV2 | Input with 10k pull-up | | 30 | 52 | INT4 | Input with 10k pull-up | | 31 | 54 | INT2 | Input with 10k pull-up | #### Bit 15- 0: PDATA31-PDATA16, PIO Data Bits. These bits PDATA31- PDATA16 are mapped to PIO31 –PIO16 which indicate the driven level when the PIO pin functions as an output or reflect the external level when the PIO pin functions as an input. ### Bit 15-0: PDIR 31- PDIR16, PIO Direction Register. Set 1: Configures the PIO pin as an input. Set 0: Configures the PIO pin as an output or as normal pin function. #### Bit 15-0: PMODE31-PMODE16, PIO Mode Bit. The definitions of PIO pins are configured by the combination of PIO Mode and PIO Direction. The PIO pins are programmed individually. The definitions (PIO Mode, PIO Direction) for PIO pin functions: (0,0) – Normal operation, (0,1) – PIO input with pullup/pulldown (1,0) – PIO output , (1,1) -- PIO input without pullup/pulldown #### Bit 15-0: PDATA15- PDATA0: PIO Data Bus. These bits PDATA15- PDATA0 are mapped to PIO15 –PIO0 which indicate the driven level when the PIO pin functions as an output or reflect the external level when the PIO pin functions as an input. #### Bit 15-0: PDIR 15- PDIR0, PIO Direction Register. Set 1: Configures the PIO pin as an input. Set 0: Configures the PIO pin as an output or as normal pin function. Bit 15-0: PMODE15-PMODE0, PIO Mode Bit. ## **20.** PSRAM Control Unit The PSRAM interface is provided by the R8800LV and the refresh control unit automatically generates refresh bus cycles. The refresh control unit uses the internal microprocessor clock as an operating source clock. If the power-saved mode is enabled, the refresh control unit must be programmed to reflect the new clock rate. Software is used to program the registers (E0, E2 and E4) to control the refresh control unit operation. Bit 15-9: M6-M0, Refresh Base. M6-M0 are mapped to A19-A13 of the 20-bit memory refresh address. Bit 8-0: Reserved. Bit 15-9: Reserved Bit 8-0: RC8-RC0, Refresh Counter Reload Value. Bit 15: E, Enable RCU. Set 1: Enable the refresh counter unit Set 0: Disable the refresh counter unit. Bit 14-9: Reserved **Bit 8-0: T8-T0**, Refresh Count. Read-only bits and these bits present value of the down counter which triggers refresh requests. ## **21.** Instruction Set OPCodes and Clock Cycles | Function | | For | rmat | | Clocks | Notes | |--------------------------------------|-------------|---------------|---------------|---------------|------------|----------| | DATA TRANSFER INSTRUCTIONS | | | | | | - 1,0002 | | MOV = Move | | | | | | | | register to register/memory | 1000100w | mod reg r/m | | | 1/1 | | | register/memory to register | 1000101w | mod reg r/m | | | 1/6 | | | immediate to register/memory | 1100011w | mod 000 r/m | data | data if w=1 | 1/1 | | | immediate to register | 1011w reg | data | data if w=1 | | 1 | | | memory to accumulator | 1010000w | addr-low | addr-high | | 6 | | | accumulator to memory | 1010001w | addr-low | addr-high | | 1 | | | register/memory to segment register | 10001110 | mod 0 reg r/m | | | 3/8 | | | segment register to register/memory | 10001100 | mod 0 reg r/m | | | 2/2 | | | <b>PUSH</b> = Push | | | <u> </u> | | | | | memory | 11111111 | mod 110 r/m | | | 8 | | | register | 01010 reg | | <del>_</del> | | 3 | | | segment register | 000reg110 | | | | 2 | | | immediate | 011010s0 | data | data if s=0 | | 1 | | | $\mathbf{POP} = \mathbf{Pop}$ | | | | | 1 | | | memory | 10001111 | mod 000 r/m | | | 8 | | | register | 01011 reg | | <u> </u> | | 6 | | | segment register | 000 reg 111 | (reg 01) | | | 8 | | | PUSHA = Push all | 01100000 | | | | 36 | | | <b>POPA</b> = Pop all | 01100001 | | | | 44 | | | XCHG = Exchange | | | | | | | | register/memory | 1000011w | mod reg r/m | | | 3/8 | | | register with accumulator | 10010 reg | | <u>.</u> | | 3 | | | <b>XTAL</b> = Translate byte to AL | 11010111 | | | | 10 | | | <b>IN</b> = Input from | | <del>_</del> | | | | | | fixed port | 1110010w | port | | | 12 | | | variable port | 1110110w | | <del></del> | | 12 | | | <b>OUT</b> = Output from | | <del>_</del> | | | | | | fixed port | 1110010w | port | | | 12 | | | variable port | 1110110w | | <del></del> ; | | 12 | | | <b>LEA</b> = Load EA to register | 10001101 | mod reg r/m | | | 1 | | | <b>LDS</b> = Load pointer to DS | 11000101 | mod reg r/m | (mod 11) | | 14 | | | LES = Load pointer to ES | 11000100 | mod reg r/m | (mod 11) | | 14 | | | <b>ENTER</b> = Build stack frame | 11001000 | data-low | data-high | L | 1 | | | L = 0 | 1 | 1 | 1 22222 | 1- | 7 | | | L = 1 | | | | | 11 | | | L>1 | | | | | 11+10(L-1) | | | <b>LEAVE</b> = Tear down stack frame | 11001001 | | | | 7 | | | <b>LAHF</b> = Load AH with flags | 10011111 | | | | 2 | | | <b>SAHF</b> = Store AH into flags | 10011110 | | | | 2 | | | PUSHF = Push flags | 10011100 | | | | 2 | | | <b>POPF</b> = Pop flags | 10011101 | | | | 11 | | | ARITHMETIC INSTRUCTIONS ADD = Add | | | | | | | | reg/memory with register to either | 000000dw | mod reg r/m | | | 1/7 | | | immediate to register/memory | 100000sw | mod 000 r/m | data | data if sw=01 | 1/8 | | | immediate to accumulator | 0000010w | data | data if w=1 | | 1 | | |---------------------------------------------------|------------|-----------------|-------------|---------------|----------|-------| | Function | | Fo | rmat | | Clocks | Notes | | ADC = Add with carry | • | | | | | | | reg/memory with register to either | 000100dw | mod reg r/m | | | 1/7 | | | immediate to register/memory | 100000sw | mod 010 r/m | data dat | a if sw=01 | 1/8 | | | immediate to accumulator | 0001010w | data | data if w=1 | | 1 | | | INC = Increment | | | | | | | | register/memory | 1111111w | mod 000 r/m | | | 1/8 | | | register | 01000 reg | | | | 1 | | | SUB = Subtract | | | | | | | | reg/memory with register to either | 001010dw | mod reg r/m | | | 1/7 | | | immediate from register/memory | 100000sw | mod 101 r/m | | a if sw=01 | 1/8 | | | immediate from accumulator | 0001110w | data | data if w=1 | | 1 | | | SBB = Subtract with borrow | 0001101 | 1 1 / | | | 1 /5 | | | reg/memory with register to either | 000110dw | mod reg r/m | | | 1/7 | | | immediate from register/memory | 100000sw | mod 011 r/m | 1.4. :0 1 | | 1/8 | | | immediate from accumulator <b>DEC</b> = Decrement | 0001110w | data | data if w=1 | | 1 | | | | 1111111w | mod 001 r/m | | | 1/8 | | | register/memory<br>register | 01001 reg | 11100 001 1/111 | | | 1/8 | | | NEG = Change sign | 01001 leg | | | | 1 | | | register/memory | 1111011w | mod reg r/m | | | 1/8 | | | CMP = Compare | IIIIOIIW | iniou reg i/ini | | | 1/0 | | | register/memory with register | 0011101w | mod reg r/m | | | 1/7 | | | register with register/memory | 0011101w | mod reg r/m | | | 1/7 | | | immediate with register/memory | 100000sw | mod 111 r/m | data dat | a if sw=01 | 1/7 | | | immediate with accumulator | 0011110w | data | data if w=1 | W 11 5 11 0 1 | 1 | | | | | | | | | | | MUL = multiply (unsigned) | 1111011w | mod 100 r/m | | | | | | register-byte | | • | | | 13 | | | register-word | | | | | 21 | | | memory-byte | | | | | 18 | | | memory-word | | 1 | | | 26 | | | IMUL = Integer multiply (signed) | 1111011w | mod 101 r/m | | | | | | register-byte | | | | | 16 | | | register-word | | | | | 24<br>21 | | | memory-byte<br>memory-word | | | | | 29 | | | register/memory multiply immediate (signed) | 011010s1 | mod reg r/m | data dat | a if s=0 | 23/28 | | | register/memory manupry miniculate (signed) | 01101031 | mod reg i/m | data dat | a 11 5 0 | 23/20 | | | <b>DIV</b> = Divide (unsigned) | 1111011W | mod 110 r/m | | | | | | register-byte | 1111011 ,, | 11104 110 1/111 | | | 18 | | | register-word | | | | | 26 | | | memory-byte | | | | | 23 | | | memory-word | 1 | | | | 31 | | | <b>IDIV</b> = Integer divide (signed) | 1111011w | mod 111 r/m | | | | | | register-byte | | | | | 18 | | | register-word | | | | | 26 | | | memory-byte | | | | | 23 | | | memory-word | | | | | 31 | | | <b>AAS</b> = ASCII adjust for subtraction | 00111111 | $\neg$ | | | 3 | | | <b>DAS</b> = Decimal adjust for subtraction | 00101111 | $\dashv$ | | | 2 | | | AAA = ASCII adjust for addition | 00110111 | $\dashv$ | | | 3 | | | <b>DAA</b> = Decimal adjust for addition | 00100111 | 7 | | | 2 | | | <b>AAD</b> = ASCII adjust for divide | 11010101 | 00001010 | | | 14 | | | <b>AAM</b> = ASCII adjust for multiply | 11010100 | 00001010 | | | 15 | | | <b>CBW</b> = Corrvert byte to word | 10011000 | | _ | | 2 | | | <b>CWD</b> = Convert word to double-word | 10011001 | | | | 2 | | | Function | Format | | | Clocks | Notes | | |------------------------------------------------|----------------------|----------------------|-------------|-------------|----------------|--| | BIT MANIPULATION INSTRUCTUIONS | | | | | | | | <b>NOT</b> = Invert register/memory | 1111011w | mod 010 r/m | | | 1/7 | | | AND = And | | | | | | | | reg/memory and register to either | 001000dw | mod reg r/m | | | 1/7 | | | immediate to register/memory | 1000000w | mod 100 r/m | data | data if w=1 | 1/8 | | | immediate to accumulator | 0010010w | data | data if w=1 | | 1 | | | $\mathbf{OR} = \mathbf{Or}$ | | | | | | | | reg/memory and register to either | 000010dw | mod reg r/m | | | 1/7 | | | immediate to register/memory | 1000000w | mod 001 r/m | data | data if w=1 | 1/8 | | | immediate to accumulator | 0000110w | data | data if w=1 | | 1 | | | <b>XOR</b> = Exclusive or | | | _ | | | | | reg/memory and register to either | 001100dw | mod reg r/m | | | 1/7 | | | immediate to register/memory | 1000000w | mod 110 r/m | data | data if w=1 | 1/8 | | | immediate to accumulator | 0011010w | data | data if w=1 | | 1 | | | <b>TEST</b> = And function to flags, no result | _ | 1 | _ | | | | | register/memory and register | 1000010w | mod reg r/m | | | 1/7 | | | immediate data and register/memory | 1111011w | mod 000 r/m | data | data if w=1 | 1/8 | | | immediate data and accumulator | 1010100w | data | data if w=1 | | 1 | | | Sifts/Rotates | 1 | | | | | | | register/memory by 1 | 1101000w | mod TTT r/m | | | 2/8 | | | register/memory by CL | 1101001w | mod TTT r/m | | _ | 1+n / 7+n | | | register/memory by Count | 1100000w | mod TTT r/m | count | | 1+n / 7+n | | | | | | | | | | | STRING MANIPULATION INSTRUCTIONS | | $\neg$ | | | 12 | | | MOVS = Move byte/word | 1010010w | $\dashv$ | | | 13 | | | INS = Input byte/word from DX port | 0110110w | $\dashv$ | | | 13 | | | OUTS = Output byte/word to DX port | 0110111w | $\dashv$ | | | 13 | | | CMPS = Compare byte/word | 1010011w | = | | | 18 | | | SCAS = Scan byte/word | 101011w | = | | | 13 | | | LODS = Load byte/word to AL/AX | 1010110w<br>1010101w | $\dashv$ | | | 13<br>7 | | | STOS = Store byte/word from AL/AX | 1010101W | | | | / | | | Repeated by count in CX: MOVS = Move byte/word | 11110010 | 1010010w | | | 4+9n | | | INS = Input byte/word from DX port | 11110010 | 0110110w | $\dashv$ | | 4+9n<br>5+9n | | | OUTS = Output byte/word to DX port | 11110010 | 0110110W<br>0110111W | $\dashv$ | | 5+9n<br>5+9n | | | CMPS = Compare byte/word | 11110010<br>1111011z | 1010011w | $\dashv$ | | 3+911<br>4+18n | | | SCAS = Scan byte/word | 1111011z<br>1111001z | 1010011W<br>1010111W | $\dashv$ | | 4+13n | | | LODS = Load byte/word to AL/AX | 11110012 | 0101011W | $\dashv$ | | 3+9n | | | STOS = Store byte/word from AL/AX | 11110010 | 0101001w | | | 3+911<br>4+3n | | | B105 - Store byte/word Hom AL/AA | 11110100 | 10101001W | | | 4+311 | | | PROGRAM TRANSFER INSTRUCTIONS | | | | | | | | Conditional Transfers — jump if: | | | | | | | | JE/JZ = equal/zero | 01110100 | disp | | | 1/9 | | | JL/JNGE = less/not greater or equal | 01111100 | disp | | | 1/9 | | | JLE/JNG = less or equal/not greater | 01111110 | disp | | | 1/9 | | | JC/JB/JNAE = carry/below/not above or equal | 01110010 | disp | | | 1/9 | | | <b>JBE/JNA</b> = below or equal/not above | 01110110 | disp | | | 1/9 | | | <b>JP/JPE</b> = parity/parity even | 01111010 | disp | | | 1/9 | | | JO = overflow | 01110000 | disp | | | 1/9 | | | JS = sign | 01111000 | disp | | | 1/9 | | | JNE/JNZ = not equal/not zero | 01110101 | disp | | | 1/9 | | | JNL/JGE = not less/greater or equal | 01111101 | disp | | | 1/9 | | | JNLE/JG = not less or equal/greater | 01111111 | disp | | | 1/9 | | | JNC/JNB/JAE = not carry/not below | 01110011 | disp | | | 1/9 | | | /above or equal | • | | _ | | | | | JNBE/JA = not below or equal/above | 01110111 | disp | | | 1/9 | | | JNP/JPO = not parity/parity odd | 01111011 | disp | | | 1/9 | | | <b>JNO</b> = not overflow | 01110001 | disp | | | 1/9 | | | JNO = not overflow | 01110001 | disp | | | 1/9 | | | TNIC | 01111001 | 11: | ٦ | 1 /0 | ı | |----------------------------------------------------|-----------|----------------|------------|---------------|-------| | JNS = not sign Function | 01111001 | disp | mat | 1/9<br>Clocks | Notes | | Unconditional Transfers | | ror | mat | Clocks | Notes | | CALL = Call procedure | | | | | | | direct within segment | 11101000 | disp-low | disp-high | 11 | | | reg/memory indirect within segment | 111111111 | mod 010 r/m | disp-nign | 12/17 | | | | 11111111 | | (m a d 11) | | | | indirect intersegment | | mod 011 r/m | (mod 11) | 25 | | | direct intersegment | 10011010 | segment offset | | 18 | | | | | selector | | | | | RET = Retum from procedure | | | | | | | within segment | 11000011 | | | 16 | | | within segment adding immed to SP | 11000011 | data-low | data-high | 16 | | | | 11000010 | uata-10W | data-mgn | 23 | | | intersegment | 1001011 | data 1 | data biah | 23 | | | instersegment adding immed to SP | 1001010 | data-low | data-high | 23 | | | JMP = Unconditional jump | 11101011 | 1: 1. | ٦ | 0/0 | | | short/long | 11101011 | disp-low | 1: 1: 1 | 9/9 | | | direct within segment | 11101001 | disp-low | disp-high | 9 | | | reg/memory indirect within segment | 11111111 | mod 100 r/m | ( 1011) | 11/16 | | | indirect intersegment | 11111111 | mod 101 r/m | (mod ?11) | 18 | | | direct intersegment | 11101010 | segment offset | | 11 | | | | | selector | | | | | | | | | | | | Iteration Control | | Τ | | | | | <b>LOOP</b> = Loop CX times | 11100010 | disp | | 7/16 | | | <b>LOOPZ/LOOPE</b> = Loop while zero/equal | 11100001 | disp | _ | 7/16 | | | <b>LOOPNZ/LOOPNE</b> = Loop while not zero/equa | | disp | <u> </u> | 7/16 | | | $\mathbf{JCXZ} = \text{Jump if } CX = \text{zero}$ | 11100011 | disp | _ | 7/15 | | | | | | | | | | Interrupt | | | | | | | <b>INT</b> = Interrupt | | <b>,</b> | 7 | | | | Type specified | 11001101 | type | | 41 | | | Type 3 | 11001100 | | | 41 | | | <b>INTO</b> = Interrupt on overflow | 11001110 | | _ | 43/4 | | | <b>BOUND</b> = Detect value out of range | 01100010 | mod reg r/m | _ | 21-60 | | | <b>IRET</b> = Interrupt return | 11001111 | | | 31 | | | | | | | | | | PROCESSOR CONTROL INSTRUCTIONS | | | | | | | CLC = clear carry | 11111000 | | | 2 | | | <b>CMC</b> = Complement carry | 11110101 | | | 2 | | | STC = Set carry | 11111001 | | | 2 | | | <b>CLD</b> = Clear direction | 11111100 | | | 2 | | | STD = Set direction | 11111101 | | | 2 | | | <b>CLI</b> = Clear interrupt | 11111010 | | | 5 | | | STI = Set interrupt | 11111011 | | | 5 | | | <b>HLT</b> = Halt | 11110100 | | | 1 | | | <b>WAIT</b> = Wait | 10011011 | | | 1 | | | LOCK = Bus lock prefix | 11110000 | | | 1 | | | <b>ESC</b> = Math coprocessor escape | 11011MMM | mod PPP r/m | | 1 | | | <b>NOP</b> = No operation | 10010000 | | _ | 1 | | | | | _ | | | | | SEGMENT OVERRIDE PREFIX | | <u></u> | | | | | CS | 00101110 | | | 2 | | | SS | 00110110 | | | 2 | | | DS | 00111110 | | | 2 | | | ES | 00100110 | | | 2 | | ### **22.** R8800LV Execution Timings The above instruction timings represent the minimum execution time in clock cycles for each instruction. The timings given are based on the following assumptions: - 1. The opcode, along with data or displacement required for execution, has been prefetched and resided in the instruction queue at the time needed. - 2. No wait states or bus HOLDs occur. - 3. All word -data is located on even-address boundaries. - 4. One RISC micro operation (*u*OP) maps one cycle (according to the pipeline stages described below), except the following case: Pipeline Stages for single micro operations (one cycle): Fetch $$\rightarrow$$ Decode $\rightarrow$ op $r$ $\rightarrow$ ALU $\rightarrow$ WB (For ALU function $u$ OP) Fetch $\rightarrow$ Decode $\rightarrow$ EA $\rightarrow$ Access $\rightarrow$ WB (For Memory function $u$ OP) 4.1 Memory read uOP needs 6 cycles for bus. Pipeline stages for *Memory read uOP*(6 cycles): Fetch $$\rightarrow$$ Decode $\rightarrow$ EA $\rightarrow$ Access $\rightarrow$ Idle $\rightarrow$ T0 $\rightarrow$ T1 $\rightarrow$ T2 $\rightarrow$ T3 $\rightarrow$ WB Bus Cycle 4.2 Memory push uOP needs 1 cycle if it has no previous Memory push uOP, and 5 cycles if it has previous Memory push or Memory Write uOP. ``` Pipeline stages for Memory push uOP after Memory push uOP (another 5 cycles): Fetch \rightarrow Decode \rightarrow EA \rightarrow Access \rightarrow Idle \rightarrow T0 \rightarrow T1 \rightarrow T2 \rightarrow T3 \rightarrow WB (1st Memory push uOP) (2nd uOP) Fetch \rightarrow Decode \rightarrow EA \rightarrow Access \rightarrow Access \rightarrow Access \rightarrow Access \rightarrow Access \rightarrow Idle \rightarrow T0 \rightarrow T1 \rightarrow T2 \rightarrow T3 \rightarrow WB pipeline stall ``` - 4.3 MUL uOP and DIV of ALU function uOP for 8-bit operation need both 8 cycles, for 16-bit operation need both 16 cycles. - 4.4 All jumps, calls, ret and loopXX instructions required to fetch the next instruction for the destination address (*Unconditional Fetch uOP*) will need 9 cycles. **Note**: op r: operand read stage, EA: Calculate Effective Address stage, Idle: Bus Idle stage, T0..T3: Bus T0..T3 stage, Access: Access data from cache memory stage. ## 23. DC Characteristics ## 23.1 Absolute Maximum Rating | Symbol | Rating | Commercial | Unit | Note | |---------|--------------------------------------|--------------|------|------| | I V T | Terminal Voltage with Respect to GND | -0.5~Vcc+0.5 | V | | | $T_{A}$ | Ambient Temperature | 0~+70 | | | ## 23.2 Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------|------|------|---------|------| | Vcc | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | GND | Ground | 0 | 0 | 0 | V | | Vih | Input High Voltage (Note 1) | 2.0 | | Vcc+0.5 | V | | Vih1 | Input High Voltage ( RST ) | 2.5 | | Vcc+0.5 | V | | Vih2 | Input High Voltage (X1) | 2.5 | | Vcc+0.5 | V | | Vil | Input Low voltage | -0.5 | 0 | 0.8 | V | Note 1: The $\overline{RST}$ and X1 pins are not included. ### 23.3 <u>DC Electrical Characteristics</u> | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |--------|-----------------------------------------|----------------------------|------|------|------| | Ili | Input Leakage Current (for 32 PIO Pins) | Vcc=Vmax<br>Vin=GND to Vcc | | 300 | uA | | Ili | Input Leakage Current (Others) | Vcc=Vmax<br>Vin=GND to Vcc | | 80 | uA | | Ilo | Output Leakage Current | Vcc=Vmax<br>Vin=GND to Vcc | | 300 | uA | | VOL | Output Low Voltage | Iol=2mA,<br>Vcc=Vmin. | | 0.4 | V | | VOH | Output High Voltage | Ioh=-2.4mA,<br>Vcc=Vmin. | 2.4 | | V | | Icc | Max Operating Current | Vcc=3.6V,<br>33MHz | | 85 | mA | Note 2: Vmax=3.6V Vmin=3.0V | Symbol | Parameter | Min. | Max. | Unit | Note | |--------|---------------------------------------------|------|------|------|----------| | Fmax | Max operation clock frequency of commercial | 5 | 33 | Mhz | Vcc+-5% | | Fmax | Max operation clock frequency of commercial | 5 | 25 | Mhz | Vcc+-10% | ## 24. AC Characteristics | No. | Description | MIN | MAX | Unit | |-----|----------------------------------------|---------|-----|------| | 1 | CLKOUTA high to A Address Valid | 0 | 15 | ns | | 2 | A address valid to $\overline{RD}$ low | 1.5T-12 | | ns | | 3 | S6 active delay | 0 | 20 | ns | | 4 | S6 inactive delay | 0 | 20 | ns | | 5 | AD address Valid Delay | 0 | 20 | ns | | 6 | Address Hold | 0 | 12 | ns | | 7 | Data in setup | 10 | | ns | | 8 | Data in Hold | 3 | | ns | | 9 | ALE active delay | 0 | 20 | ns | | 10 | ALE inactive delay | 0 | 20 | ns | | 11 | Address Valid after ALE inactive | 1/2T-10 | | ns | | 12 | ALE width | T-10 | | ns | | 13 | RD active delay | 0 | 15 | ns | | 14 | RD Pulse Width | 2T-15 | | ns | | 15 | RD inactive delay | 0 | 20 | ns | | 16 | CLKOUTA HIGH to LCS / UCS valid | 0 | 20 | ns | | 17 | UCS/LCS inactive delay | 0 | 20 | ns | | 18 | PCS / MCS active delay | 0 | 20 | ns | | 19 | PCS / MCS inactive delay | 0 | 20 | ns | | 20 | DEN active delay | 0 | 20 | ns | | 21 | DEN inactive delay | 0 | 20 | ns | | 22 | DTR active delay | 0 | 20 | ns | | 23 | DTR inactive delay | 0 | 20 | ns | | 24 | Status active delay | 0 | 20 | ns | | 25 | Status inactive delay | 0 | 20 | ns | | 26 | UZI active delay | 0 | 20 | ns | | 27 | UZI inactive delay | 0 | 20 | ns | <sup>1.</sup> T means a clock period time <sup>2.</sup> All timing parameters are measured at 1.5V with 50 PF loading on CLKOUTA All output test conditions are with CL=50 pF | No. | Description | MIN | MAX | Unit | |-----|--------------------------------------------------------------|---------|-----|------| | 1 | CLKOUTA high to A Address Valid | 0 | 15 | ns | | 2 | A address valid to WR low | 1.5T-12 | | ns | | 3 | S6 active delay | 0 | 20 | ns | | 4 | S6 inactive delay | 0 | 20 | ns | | 5 | AD address Valid Delay | 0 | 15 | ns | | 6 | Address Hold | | | ns | | 7 | ALE active delay | 0 | 20 | ns | | 8 | ALE width | T-10 | | ns | | 9 | ALE inactive delay | 0 | 20 | ns | | 10 | Address valid after ALE inactive | 1/2T-10 | | ns | | 11 | WR active delay | 0 | 15 | ns | | 12 | WR pulse width | 2T-15 | | ns | | 13 | WR inactive delay | 0 | 15 | ns | | 14 | WHB / WLB active delay | 0 | 20 | ns | | 15 | WHB / WLB inactive delay | 0 | 20 | ns | | 16 | BHE active delay | 0 | 20 | ns | | 17 | BHE inactive delay | 0 | 20 | ns | | 18 | CLKOUTA high to $\overline{UCS}/\overline{LCS}$ valid | 0 | 20 | ns | | 19 | $\overline{\text{UCS}}/\overline{\text{LCS}}$ inactive delay | 0 | 20 | ns | | 20 | PCS / MCS active delay | 0 | 20 | ns | | 21 | $\overline{PCS} / \overline{MCS}$ inactive delay | 0 | 20 | ns | | 22 | DEN active delay | 0 | 20 | ns | | 23 | DEN inactive delay | 0 | 20 | ns | | 24 | DTR active delay | 0 | 20 | ns | | 25 | DTR inactive delay | 0 | 20 | ns | | 26 | Status active delay | 0 | 20 | ns | | 27 | Status inactive delay | 0 | 20 | ns | | 28 | UZI active delay | 0 | 20 | ns | | 29 | UZI inactive delay | 0 | 20 | ns | | | | | | | $<sup>^{\</sup>star}$ The source-synchronized transfer is not followed immediately by another DMA transfer | N | 0. | Description | MIN | MAX | Unit | |---|----|-----------------------|-----|-----|------| | 1 | | DRQ is confirmed time | 0 | 10 | ns | <sup>\*</sup> The source-synchronized transfer is followed immediately by another DMA transfer | No. | Description | MIN | MAX | Unit | |-----|-----------------------|-----|-----|------| | 1 | DRO is confirmed time | 0 | 3 | ns | | No. | Description | MIN | MAX | Unit | |-----|------------------|-----|-----|------| | 1 | HOLD setup time | 0 | 10 | ns | | 2 | HLDA Valid Delay | 0 | 20 | ns | | 3 | HOLD hold time | 0 | 3 | ns | | 4 | HLDA Valid Delay | 0 | 20 | ns | | No. | Description | MIN | MAX | Unit | |-----|---------------------------------------|-----|-----|------| | 1 | ARDY Resolution Transition setup time | 0 | 10 | ns | | 2 | ARDY active hold time | 0 | 10 | ns | | No. | Description | MIN | MAX | Unit | |-----|----------------------------|-----|-----|------| | 1 | SRDY transition setup time | 0 | 10 | ns | | 2 | SRDY transition hold time | 0 | 3 | ns | ## **25.** Thermal Characteristics $\theta_{\text{JA}}\!\!:$ thermal resistance from device junction to ambient temperature P: operation power T<sub>A</sub>: maximum ambient temperature in operation mode $T_A=T_J-(P\times\theta_{JA})$ | Package/Board | Air Flow (m/s) | $ heta_{ extsf{JA}}$ | |---------------|----------------|----------------------| | | 0 | 48.8 | | DOED/2 Lavor | 1 | 44.9 | | PQFP/2-Layer | 2 | 42.7 | | | 3 | 41.9 | | | 0 | 53.6 | | LQFP/2-Layer | 1 | 48.9 | | LQFF/2-Layer | 2 | 45.5 | | | 3 | 44.5 | | | 0 | 38.9 | | PQFP/4-Layer | 1 | 35.7 | | rQrr/4-Layer | 2 | 33.8 | | | 3 | 33.3 | | | 0 | 42.6 | | LQFP/4-Layer | 1 | 38.0 | | LQFF/4-Layer | 2 | 36.1 | | | 3 | 35.3 | Unit: °C/Watt Recommended Storage Temperature: -65°C to +125°C **Note:** The IC should be mounted on PCB within 7 days after the dry pack is opened. If the IC is out of dry pack more than 7 days, it should be burned in oven $(+125^{\circ}C, > 12 \text{ hours})$ before mounted on PCB. ## **26.** Package Information ## 26.1 POFP ## 26.2 <u>LQFP</u> UNIT:mm # **27.** Revision History | Rev. | Date | History | | |------|------------|-------------------------------------------------------------|--| | P01 | 2000/3/8 | Preliminary release Version 0.1 | | | F10 | 2000/7/31 | Formal release Version 1.0 | | | F11 | 2000/9/1 | Adding the pin configuration & package information for LQFP | | | | | package. | | | F12 | 2001/2/20 | Add AC/DC. | | | F13 | 2001/3/13 | Add PQFP and LQFP Pin-Out Table | | | F14 | 2001/8/7 | Modify Wait-state description (p26). | | | F15 | 2001/12/12 | DC Characteristics | | | F16 | 2001/12/24 | Modify Oscillator Characteristics | | | F17 | 2002/05/06 | Modify Wait-State Description | | | F18 | 2004/01/05 | 1. Modify DC Characteristics. | | | | | 2. Add Chapters of Power Save & Power Down and Thermal | | | | | Characteristics. | |