2284.2 Data Sheet July 1999 File Number # 11A, 200V, 0.500 Ohm, P-Channel Power MOSFETs These are P-Channel enhancement mode silicon-gate power field-effect transistors. They are advanced power MOSFETs designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching converters, motor drivers, relay drivers and as drivers for other high-power switching devices. The high input impedance allows these types to be operated directly from integrated circuits. Formerly developmental type TA17522. # **Ordering Information** | PART NUMBER | PACKAGE | BRAND | |-------------|----------|----------| | IRF9640 | TO-220AB | IRF9640 | | RF1S9640SM | TO-263AB | RF1S9640 | NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-263AB variant in the tape and reel, i.e., RF1S9640SM9A. #### **Features** - 11A, 200V - $r_{DS(ON)} = 0.500\Omega$ - Single Pulse Avalanche Energy Rated - · SOA is Power Dissipation Limited - · Nanosecond Switching Speeds - · Linear Transfer Characteristics - · High Input Impedance - · Related Literature - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards" ## Symbol ## **Packaging** #### JEDEC TO-220AB ## JEDEC TO-263AB # IRF9640, RF1S9640SM # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | IRF9640, RF1S9640SM | UNITS | |-----------------------------------------------------------------|---------------------|-------| | Drain to Source Breakdown Voltage (Note 1)V <sub>DS</sub> | -200 | V | | Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1) | -200 | V | | Continuous Drain Current I <sub>D</sub> | -11 | Α | | $T_C = 100^{\circ}C$ | -7 | Α | | Pulsed Drain Current (Note 2) | -44 | Α | | Gate to Source VoltageVGS | ±20 | V | | Maximum Power Dissipation | 125 | W | | Linear Derating Factor | 1 | W/oC | | Single Pulse Avalanche Energy Rating (Note 3, 4)E <sub>AS</sub> | 790 | mJ | | Operating and Storage Temperature | -55 to 150 | °C | | Maximum Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from Case for 10s | 300 | °C | | Package Body for 10s, See Techbrief 334 | 260 | °C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $125^{\circ}C$ # **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONI | DITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|-------|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | I <sub>D</sub> = -250μA, V <sub>GS</sub> = 0V (Figure 10) | | -200 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = -250 \mu A$ | | -2 | - | -4 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V | | - | - | 25 | μΑ | | | | V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , | $V_{GS} = 0V, T_C = 125^{\circ}C$ | - | - | 250 | μΑ | | On-State Drain Current (Note 2) | I <sub>D(ON)</sub> | V <sub>DS</sub> > I <sub>D(ON)</sub> x r <sub>DS(ON)MAX</sub> | , V <sub>GS</sub> = -10V | -11 | - | - | Α | | Gate to Source Leakage Current | I <sub>GSS</sub> | V <sub>GS</sub> = ±20V | | - | - | ±100 | nA | | Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | $I_D = -6A$ , $V_{GS} = -10V$ (Figur | es 8, 9) | - | 0.350 | 0.500 | Ω | | Forward Transconductance (Note 2) | 9fs | V <sub>DS</sub> > I <sub>D(ON)</sub> x r <sub>DS(ON)MAX</sub> | , I <sub>D</sub> = -6A (Figure 12) | 4 | 6 | - | S | | Turn-On Delay Time | t <sub>d(ON)</sub> | V <sub>DD</sub> = 0.5 x Rated BV <sub>DSS</sub> , | | - | 18 | 22 | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = -10V (Figures 17, 18) | | - | 45 | 68 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $R_L = 8.4\Omega$ for $V_{DSS} = -100V$<br>$R_L = 6.1\Omega$ for $V_{DSS} = -75V$ | <i>'</i> | - | 75 | 90 | ns | | Fall Time | t <sub>f</sub> | MOSFET Switching Times are Essentially Independent of Operating Temperature | | - | 29 | 44 | ns | | Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub> | $\begin{split} &V_{GS} = \text{-10V, I}_D = \text{-11A, V}_{DS} = 0.8 \text{ x Rated BV}_{DSS} \\ &I_{g(REF)} = \text{-1.5mA (Figures 14, 19, 20)} \\ &Gate Charge is Essentially Independent of} \\ &Operating Temperature \end{split}$ | | - | 70 | 90 | nC | | Gate to Source Charge | Q <sub>gs</sub> | | | - | 55 | - | nC | | Gate to Drain "Miller" Charge | Q <sub>gd</sub> | | | - | 15 | - | nC | | Input Capacitance | C <sub>ISS</sub> | $V_{DS}$ = -25V, $V_{GS}$ = 0V, f = 1MHz<br>(Figure 11) | | - | 1100 | - | pF | | Output Capacitance | Coss | | | - | 375 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 150 | - | pF | | Internal Drain Inductance | L <sub>D</sub> | Measured From the Contact Screw on Tab To Center of Die Modified MOSFET Symbol Showing the Internal Devices | - | 3.5 | - | nH | | | | Measured From the Drain Lead, 6mm (0.25in) from Package to Center of Die | Inductances | - | 4.5 | - | nH | | | Internal Source Inductance | LS | Measured From the Source<br>Lead, 6mm (0.25in) from<br>Header to Source Bonding<br>Pad | G G ELS | - | 7.5 | - | nH | | Thermal Resistance Junction to Case | R <sub>0</sub> JC | | 1 | - | - | 1.0 | °C/W | | Thermal Resistance Junction to Ambient | R <sub>0JA</sub> | Typical Socket Mount | | - | - | 62.5 | °C/W | ## IRF9640, RF1S9640SM ## **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------|--------------------------------------------------------------------|-----|-----|-----|------|-------| | Continuous Source to Drain Current | I <sub>SD</sub> | Modified MOSFET Sym- | Q D | - | - | -11 | А | | Pulse Source to Drain Current (Note 3) | <sup>I</sup> SDM | bol Showing the Integral Reverse P-N Junction Diode G o- | s | - | | -44 | A | | Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | $T_J = 25^{\circ}C$ , $I_{SD} = -11A$ , $V_{GS} = 0V$ (Figure 13) | | - | - | -1.5 | ٧ | | Reverse Recovery Time | t <sub>rr</sub> | $T_J = 150^{\circ}C$ , $I_{SD} = -11A$ , $dI_{SD}/dt = 100A/\mu s$ | | - | 300 | - | ns | | Reverse Recovery Charge | Q <sub>RR</sub> | $T_J = 150^{O}C$ , $I_{SD} = -11A$ , $dI_{SD}/dt = 100A/\mu s$ | | - | 1.9 | - | μC | #### NOTES: - 2. Pulse Test: Pulse width $\leq 300 \mu s$ , duty cycle $\leq 2\%$ . - 3. Repetitive Rating: Pulse width limited by Max junction temperature. See Transient Thermal Impedance curve (Figure 3). - 4. $V_{DD} = 50V$ , starting $T_J = 25^{\circ}C$ , L = 9.8mH, $R_G = 25\Omega$ , peak $I_{AS} = 11$ A. See Figures 15, 16. # Typical Performance Curves Unless Otherwise Specified -15 (Y) -10 0 0 50 100 150 T<sub>C</sub>, CASE TEMPERATURE (°C) FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE FIGURE 3. MAXIMUM TRANSIENT THERMAL IMPEDANCE ©2001 Fairchild Semiconductor Corporation IRF9640, RF1S9640SM Rev. A ## Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 6. SATURATION CHARACTERISTICS NOTE: Heating effect of 5µs pulse is minimal. FIGURE 8. DRAIN TO SOURCE ON RESISTANCE VS GATE VOLTAGE AND DRAIN CURRENT FIGURE 5. OUTPUT CHARACTERISTICS FIGURE 7. TRANSFER CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE # Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 10. NORMALIZED DRAINTO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE ©2001 Fairchild Semiconductor Corporation IRF9640, RF1S9640SM Rev. A # Test Circuits and Waveforms FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 16. UNCLAMPED ENERGY WAVEFORMS FIGURE 17. SWITCHING TIME TEST CIRCUIT FIGURE 18. RESISTIVE SWITCHING WAVEFORMS FIGURE 19. GATE CHARGE TEST CIRCUIT FIGURE 20. GATE CHARGE WAVEFORMS ©2001 Fairchild Semiconductor Corporation IRF9640, RF1S9640SM Rev. A #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | $ACEx^{TM}$ | FAST® | PACMAN™ | SuperSOT™-3 | |-----------------------------------|---------------------|---------------------|-------------------| | Bottomless™ | FASTr™ | $POP^{TM}$ | SuperSOT™-6 | | CoolFET™ | GlobalOptoisolator™ | PowerTrench ® | SuperSOT™-8 | | $CROSSVOLT^{TM}$ | GTO™ . | QFET™ | SyncFET™ | | DenseTrench™ | HiSeC™ | QS™ | TinyLogic™ | | DOME™ | ISOPLANAR™ | QT Optoelectronics™ | UHC <sup>TM</sup> | | EcoSPARK™ | LittleFET™ | Quiet Series™ | UltraFET™ | | E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™ | SILENT SWITCHER ® | $VCX^{TM}$ | | EnSigna™ | MICROWIRE™ | SMART START™ | | | | | | | FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup> Star\* Power<sup>TM</sup> Stealth<sup>TM</sup> #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |