Data Sheet August 1999 File Number 4537.3 ## 2.0A, 60V, 0.150 Ohm, N-Channel, Logic Level, ESD Rated, Power MOSFET This product is an N-Channel power MOSFET manufactured using the MegaFET process. This process, which uses feature sizes approaching those of LSI circuits, gives optimum utilization of silicon, resulting in outstanding performance. It was designed for use in applications such as switching regulators, switching converters, motor drivers, and relay drivers. These transistors can be operated directly from integrated circuits. Formerly developmental type TA49158. ## **Ordering Information** | PART NUMBER | PACKAGE | BRAND | | |-------------|---------|-------|--| | RFT3055LE | SOT-223 | 3055L | | NOTE: RFT3055LE is available only in tape and reel. ### **Features** - 2.0A, 60V - $r_{DS(ON)} = 0.150\Omega$ - 2kV ESD Protected - Temperature Compensating PSPICE<sup>®</sup> Model - Thermal Impedance SPICE Model - · Peak Current vs Pulse Width Curve - · UIS Rating Curve - · Related Literature - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards" ## Symbol ## Packaging #### SOT-223 #### RFT3055LE # **Absolute Maximum Ratings** $T_A = 25$ °C, Unless Otherwise Specified | | RFT3055LE | UNITS | |---------------------------------------------------------|-------------------|--------------------| | Drain to Source Voltage (Note 1) | 60 | V | | Drain to Gate Voltage (R <sub>GS</sub> = 20kΩ) (Note 1) | 60 | V | | Gate to Source Voltage | ±10 | V | | Drain Current | | | | Continuous (Figure 2) (Note 2)I <sub>D</sub> | 2.0 | Α | | Pulsed Drain Current | Figure 5 | | | Pulsed Avalanche RatingE <sub>AS</sub> | Figures 6, 16, 17 | | | Power Dissipation (Note 2) | 1.1 | W | | Derate Above 25 <sup>o</sup> C | 9.09 | mW/ <sup>o</sup> C | | Operating and Storage Temperature | -55 to 150 | oC | | Maximum Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from Case for 10s | 300 | oC | | Package Body for 10s, See Techbrief 334 | 260 | °C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $125^{\circ}C$ . # $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{A} = 25^{0} \text{C, Unless Otherwise Specified}$ | PARAMETER | SYMBOL | TEST C | ONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|-------|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V (Figure 11) | | 60 | - | - | V | | Gate to Source Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 2$ | $V_{GS} = V_{DS}$ , $I_D = 250\mu$ A (Figure 10) | | - | 2 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 60V, V <sub>GS</sub> = | OV | - | - | 1 | μΑ | | | | V <sub>DS</sub> = 60V, V <sub>GS</sub> = | 0V, T <sub>A</sub> = 150 <sup>o</sup> C | - | - | 50 | μА | | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 10V$ | | - | - | 10 | μΑ | | Drain to Source On Resistance | r <sub>DS(ON)</sub> | I <sub>D</sub> = 2.0A, V <sub>GS</sub> = 5 | V (Figure 9) | - | 0.110 | 0.150 | Ω | | Turn-On Time | t <sub>ON</sub> | | $V_{DD} = 30V$ , $I_D \cong 2.0A$ , | | - | 120 | ns | | Turn-On Delay Time | t <sub>d</sub> (ON) | $R_L = 15\Omega$ , $V_{GS} = 5V$ ,<br>$R_{GS} = 5\Omega$<br>(Figure 12) | | - | 10 | - | ns | | Rise Time | t <sub>r</sub> | | | - | 70 | - | ns | | Turn-Off Delay Time | t <sub>d</sub> (OFF) | | | - | 30 | - | ns | | Fall Time | t <sub>f</sub> | | | - | 25 | - | ns | | Turn-Off Time | tOFF | | | - | - | 85 | ns | | Total Gate Charge | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0V to 10V | V <sub>DD</sub> = 30V, | - | 28 | 35 | nC | | Gate Charge at 10V | Q <sub>g(5)</sub> | $\begin{array}{c} V_{GS} = 0 \text{V to 5V} \\ V_{GS} = 0 \text{V to 1V} \\ \end{array} \begin{array}{c} I_D \cong 2.0 \text{A}, \\ R_L = 15 \Omega \\ I_{g(REF)} = 1.0 \text{mA} \\ \text{(Figure 15)} \end{array}$ | | - | 15 | 18 | nC | | Threshold Gate Charge | Q <sub>g(TH)</sub> | | | - | 1.0 | 1.2 | nC | | Input Capacitance | C <sub>ISS</sub> | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V,<br>f = 1MHz<br>(Figure 12) | | - | 850 | - | pF | | Output Capacitance | C <sub>OSS</sub> | | | - | 170 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 100 | - | pF | | Thermal Resistance Junction to Ambient | $R_{\theta JA}$ | Pad Area = 0.171 in <sup>2</sup> (see note 2) | | - | - | 110 | °C/W | | | Pad Area = 0.068 in <sup>2</sup> | | in <sup>2</sup> | - | - | 128 | °C/W | | | | Pad Area = 0.026 in <sup>2</sup> | | - | - | 147 | °C/W | ## **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|----------------------------------------|------------------------------------------------------|-----|-----|-----|-------| | Source to Drain Diode Voltage | V <sub>SD</sub> I <sub>SD</sub> = 2.0A | | - | - | 1.5 | V | | Reverse Recovery Time | t <sub>rr</sub> | $t_{rr}$ $I_{SD} = 2.0A$ , $dI_{SD}/dt = 100A/\mu s$ | | - | 100 | ns | #### NOTE: 2. $110 \, ^{ m o}$ C/W measured using FR-4 board with $0.171 { m in}^2$ footprint for 1000 seconds. ©2001 Fairchild Semiconductor Corporation ## Typical Performance Curves Unless otherwise specified 2.5 R<sub>0JA</sub> = 110°C/W 1.5 1.0 0.5 0.5 T<sub>A</sub>, AMBIENT TEMPERATURE (°C) FIGURE 1. NORMALIZED POWER DISSIPATION vs AMBIENT TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs AMBIENT TEMPERATURE FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. PEAK CURRENT CAPABILITY ## Typical Performance Curves Unless otherwise specified (Continued) NOTE: Refer to Intersil Application Notes AN9321 and AN9322. FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY FIGURE 8. TRANSFER CHARACTERISTICS FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE FIGURE 7. SATURATION CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE ## Typical Performance Curves Unless otherwise specified (Continued) FIGURE 12. SWITCHING TIME vs GATE RESISTANCE FIGURE 14. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 13. SOURCE TO DRAIN ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT NOTE: Refer to Intersil Application Notes AN7254 and AN7260. FIGURE 15. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT #### Test Circuits and Waveforms FIGURE 16. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 17. UNCLAMPED ENERGY WAVEFORMS ## Test Circuits and Waveforms (Continued) FIGURE 18. GATE CHARGE TEST CIRCUIT FIGURE 19. GATE CHARGE WAVEFORM FIGURE 20. SWITCHING TIME TEST CIRCUIT FIGURE 21. RESISTIVE SWITCHING WAVEFORMS ©2001 Fairchild Semiconductor Corporation RFT3055LE Rev. A # Thermal Resistance vs. Mounting Pad Area The maximum rated junction temperature, $T_{J(MAX)}$ , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation, $P_{D(MAX)}$ , in an application. Therefore the application's ambient temperature, $T_A$ ( $^{O}$ C), and thermal impedance $R_{\theta JA}$ ( $^{O}$ C/W) must be reviewed to ensure that $T_{J(MAX)}$ is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part. $$P_{D(MAX)} = \frac{(T_{J(MAX)}^{-T}A)}{R_{\theta JA}}$$ (EQ. 1) In using surface mount devices such as the SOT-223 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of the $P_{D(MAX)}$ is complex and influenced by many factors: - Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board. - The number of copper layers and the thickness of the board. - 3. The use of external heat sinks. - 4. The use of thermal vias. - 5. Air flow and board orientation. - For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in. Intersil provides thermal information to assist the designer's preliminary application evaluation. Figure 22 defines the $R_{\theta JA}$ for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR-4 board with 1oz copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. Pulse applications can be evaluated using the Intersil device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve. FIGURE 22. THERMAL RESISTANCE VS MOUNTING PAD AREA Displayed on the curve are the three $R_{\theta JA}$ values listed in the Electrical Specifications table. The three points were chosen to depict the compromise between the copper board area, the thermal resistance and ultimately the power dissipation, $P_{D(MAX)}$ . Thermal resistances corresponding to other component side copper areas can be obtained from Figure 22 or by calculation using Equation 2. The area, in square inches is the top copper area including the gate and source pads. $$R_{\theta JA} = 75.9 - 19.3 \times ln(Area)$$ (EQ. 2) #### **PSPICE Electrical Model** ``` .SUBCKT RFT3055LE 2 1 3 : REV May 98 CA 12 8 1.68e-9 CB 15 14 1.78e-9 CIN 6 8 7.69e-10 LDRAIN DPLCAP DRAIN DBODY 7 5 DBODYMOD 5 DBREAK 5 11 DBREAKMOD DESD1 91 9 DESD1MOD RLDRAIN DESD2 91 7 DESD2MOD RSLC1 DPLCAP 10 5 DPLCAPMOD 51 RSLC2 $ DBREAK EBREAK 11 7 17 18 64.28 ESLC EDS 14 8 5 8 1 11 EGS 13 8 6 8 1 50 ESG 6 10 6 8 1 RDRAIN DBODY EVTHRES 6 21 19 8 1 ESG EBREAK 17 1 18 EVTEMP 20 6 18 22 1 EVTHRES (19) 21 IT 8 17 1 MWFAK LGATE EVTEMP GATE RGATE LDRAIN 2 5 1e-9 MMED 1 0 LGATE 1 9 4.6e-9 MSTRC LSOURCE 3 7 4.6e-9 RLGATE DESD1 LSOURCE MMED 16 6 8 8 MMEDMOD 91 CIN RSOURCE SOURCE DESD2 MSTRO 16 6 8 8 MSTROMOD MWEAK 16 21 8 8 MWEAKMOD RLSOURCE RBREAK 17 18 RBREAKMOD 1 S1A d b S2A RDRAIN 50 16 RDRAINMOD 24e-3 RBREAK 13 8 RGATE 9 20 9.84 17 RLDRAIN 2 5 10 S<sub>1</sub>B S<sub>2</sub>B RLGATE 1 9 46 RVTEMP RLSOURCE 3 7 46 СВ 19 RSLC1 5 51 RSLCMOD 1e-6 CA 14 RSLC2 5 50 1e3 VBAT RSOURCE 8 7 RSOURCEMOD 49e-3 <u>5</u> <u>6</u> 8 EDS FGS RVTHRES 22 8 RVTHRESMOD 1 RVTEMP 18 19 RVTEMPMOD 1 8 RVTHRES S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD VBAT 22 19 DC 1 ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*45),4))} .MODEL DBODYMOD D (IS = 3.61e-13 RS = 1.78e-2 TRS1 = 1.7e-2 TRS2 = -4.69e-6 CJO = 3.88e-10 TT = 3.6e-8) .MODEL DBREAKMOD D (RS = 4.73e-1 TRS1 = -2.19e-3 TRS2 = 4.7e-5) MODEL DESD1MOD D (BV = 12.5 NBV = 17.5 IBV = 2.5e-4 RS = 22) .MODEL DESD2MOD D (BV = 12.86 NBV = 22 IBV = 2.5e-4 RS = 0) MODEL DPLCAPMOD D (CJO = 4.803e-10 IS = 1e-30 N = 10) .MODEL MMEDMOD NMOS (VTO = 1.78 KP = 1.5 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 9.84) .MODEL MSTROMOD NMOS (VTO = 2.08 KP = 10.5 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) MODEL MWEAKMOD NMOS (VTO = 1.55 KP = 0.1 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 98.4 RS = 0.1) .MODEL RBREAKMOD RES (TC1 = 1.06e-3 TC2 = -6.22e-7) .MODEL RDRAINMOD RES (TC1 = 4.5e-3 TC2 = 6e-5) .MODEL RSLCMOD RES (TC1 = 0 TC2 = 0) MODEL RSOURCEMOD RES (TC1 = 0 TC2 = 0) .MODEL RVTHRESMOD RES (TC = 0 TC2 = -4e-6) .MODEL RVTEMPMOD RES (TC1 = -1.9e-3 TC2 = 1.3e-7) .MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -4.4 VOFF= -2.4) .MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.4 VOFF= -4.4) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.0 VOFF= 1.15) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 1.15 VOFF= -2.0) .ENDS ``` NOTE: For further discussion of the PSPICE model, consult **A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options**; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley. #### RFT3055LE ## SPICE Thermal Model **REV May 98** RFT3055LE Copper Area = 0.077in<sup>2</sup> CTHERM1 9 8 7.5e-5 CTHERM2 8 7 3.5e-4 CTHERM3 7 6 1.2e-3 CIRENIVIS / 6 1.2e-3 CTHERM4 6 5 1.5e-2 CTHERM5 5 4 6.0e-2 CTHERM6 4 3 3.0e-1 CTHERM7 3 2 1.6 CTHERM8 2 1 6 RTHERM1 9 8 8.2e-2 RTHERM2 8 7 2.7e-1 RTHERM3 7 6 1.9 RTHERM4 6 5 3.1 RTHERM5 5 4 12 RTHERM6 4 3 38 RTHERM7 3 2 32 RTHERM8 2 1 22 #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | $ACEx^{TM}$ | FAST® | PACMAN™ | SuperSOT™-3 | |-----------------------------------|---------------------|---------------------|-------------------| | Bottomless™ | FASTr™ | $POP^{TM}$ | SuperSOT™-6 | | CoolFET™ | GlobalOptoisolator™ | PowerTrench ® | SuperSOT™-8 | | CROSSVOLT <sup>TM</sup> | GTO™ . | QFET™ | SyncFET™ | | DenseTrench™ | HiSeC™ | QS™ | TinyLogic™ | | DOME™ | ISOPLANAR™ | QT Optoelectronics™ | UHC <sup>TM</sup> | | EcoSPARK™ | LittleFET™ | Quiet Series™ | UltraFET™ | | E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™ | SILENT SWITCHER ® | $VCX^{TM}$ | | EnSigna™ | MICROWIRE™ | SMART START™ | | | | | | | FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup> Star\* Power<sup>TM</sup> Stealth<sup>TM</sup> #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |