# RC2211A # FSK Demodulator/Tone Decoder ### **Features** - Wide frequency range 0.01 Hz to 300 kHz - Wide supply voltage range 4.5V to 20V - DTL/TTL/ECL logic compatibility - FSK demodulation with carrier-detector - Wide dynamic range 2 mV to 3 VRMS - Adjustable tracking range ±1% to ±80% - Excellent temperature stability 20 ppm/°C typical ### **Applications** - · FSK demodulation - Data synchronization - · Tone decoding - · FM detection - · Carrier detection ### **Description** The RC2211A is a monolithic phase-locked loop (PLL) system especially designed for data communications. It is particularly well-suited for FSK modem applications, and operates over a wide frequency range of 0.01 Hz to 300 kHz. It can accommodate analog signals between 2 mV and 3V, and can interface with conventional DTL, TTL and ECL logic families. The circuit consists of a basic PLL for tracking an input signal frequency within the passband, a quadrature phase detector which provides carrier detection, and an FSK voltage comparator which provides FSK demodulation. External components are used to independently set carrier frequency, bandwidth and output delay. # **Block Diagram** # **Functional Description** ### Signal Input (Pin 2) The input signal is AC coupled to this terminal. The internal impedance at pin 2 is 20 k $\Omega$ . Recommended input signal level is in the range of 10 mV<sub>RMS</sub> to 3 V<sub>RMS</sub>. ### **Quadrature Phase Detector Output, Q** (Pin 3) This is the high impedance output of the quadrature phase detector, and is internally connected to the input of lock detector voltage comparator. In tone detection applications, pin 3 is connected to ground through a parallel combination of RD and CD (see Figure 1) to eliminate chatter at the lock detector outputs. If this tone detector section is not used, pin 3 can be left open circuited. ### Lock Detector Output, Q (Pin 5) The output at pin 5 is at a "high" state when the PLL is out of lock and goes to a "low" or conducting state when the PLL is locked. It is an open collector output and requires a pull-up resistor, RL, to +VS for proper operation. In the "low" state it can sink up to 5 mA of load current. ### Lock Detector Complement, Q (Pin 6) The output at pin 6 is the logic complement of the lock detector output at pin 5. This output is also an open collector type stage which can sink 5 mA of load current in the low or "on" state. #### FSK Data Output (Pin 7) This output is an open collector stage which requires a pull-up resistor, RL, to +Vs for proper operation. It can sink 5 mA of load current. When decoding FSK signals the FSK data output will switch to a "high" or off state for low input frequency, and will switch to a "low" or on state for high input frequency. If no input signal is present, the logic state at pin 7 is indeterminate. #### FSK Comparator Input (Pin 8) This is the high impedance input to the FSK voltage comparator. Normally, an FSK post detection or data filter is connected between this terminal and the PLL phase detector output (pin 11). This data filter is formed by $R_F$ and $C_F$ of Figure 1. The threshold voltage of the comparator is set by the internal reference voltage, $V_R$ , available at pin 10. ### Reference Bypass (Pin 9) This pin can have an optional $0.1~\mu F$ capacitor connected to the ground. ### Reference Voltage, VR (Pin 10) This pin is internally biased at the reference voltage level, $V_R$ ; $V_R = +V_S/2 - 650$ mV. The DC voltage level at this pin forms an internal reference for the voltage levels at pin 3, 8, 11 and 12. Pin 10 must be bypassed to ground with a 0.1 $\mu F$ capacitor. Figure 1. Generalized Circuit Connection for FSK and Tone Detection ### Loop Phase Detector Output (Pin 11) This terminal provides a high impedance output for the loop phase detector. The PLL loop filter is formed by R1 and C1 connected to pin 11 (see Figure 1). With no input signal, or with no phase error within the PLL, the DC level at pin 11 is very nearly equal to $V_R$ . The peak voltage swing available at the phase detector output is equal to $\pm V_R$ . ### VCO Control Input (Pin 12) VCO free running frequency is determined by external timing resistor, R0, connected from this terminal to ground. The VCO free running frequency, F<sub>0</sub> is given by: $$F_0(Hz) = \frac{1}{R_0 C_0}$$ where $C_0$ is the timing capacitor across pins 13 and 14. For optimum temperature stability $R_0$ must be in the range of $10 \text{ k}\Omega$ to $100 \text{ k}\Omega$ (see Typical Performance Characteristics). This terminal is a low impedance point, and is internally biased at a DC level equal to $V_R$ . The maximum timing current drawn from pin 12 must be limited to $\leq 3$ mA for proper operation of the circuit. ### VCO Timing Capacitor (Pins 13 and 14) VCO frequency is inversely proportional to the external timing capacitor, C0, connected across these terminals. C0 must be non-polarized, and in the range of 200 pF to 10 $\mu$ F. ### **VCO Frequency Adjustment** VCO can be fine tuned by connecting a potentiometer, Rx, in series with R<sub>0</sub> at pin 12 (see Figure 2). #### **VCO Free-Running Frequency**, F<sub>0</sub> The RC2211A does not have a separate VCO output terminal. Instead, the VCO outputs are internally connected to the phase detector sections of the circuit. However, for set-up or adjustment purposes, the VCO freerunning frequency can be measured at pin 3 (with CD disconnected) with no input and with pin 2 shorted to pin 10. # **Design Equations** See Figure 1 for Definitions of Components. 1. VCO Center Frequency, F<sub>0</sub>: $$F_0(Hz) = \frac{1}{R_0 C_0}$$ 2. Internal Reference Voltage, VR (measured at pin 10) $$V_{R} = \left(\frac{+V_{S}}{2}\right) - 650 \text{ mV}$$ 3. Loop Lowpass Filter Time Constant, τ $$\tau = R_1C_1$$ 4. Loop Dampening, ζ: $$\zeta = \left( \sqrt{\frac{C_0}{C_1}} \right) \left( \frac{1}{4} \right)$$ 5. Loop Tracking Bandwidth, $\pm \Delta F/F_0$ : $$\Delta f/F_O = R0/R1$$ 6. FSK Data Filter Time Constant, τ<sub>F</sub>: $$\tau_F = R_F C_F$$ Loop Phase Detector Conversion Gain, Kφ (Kφ is the differential DC voltage across pins 10 and 11, per unit of phase error at phase-detector input): $$k\phi(\text{in volts per radian}) = \frac{(-2)(V_R)}{\pi}$$ 8. VCO Conversion Gain, K<sub>0</sub> is the amount of change in VCO frequency per unit of DC voltage change at pin 11: $$K0(\text{in Hertz per volt}) = \frac{-1}{C_0 R_1 V_R}$$ 9. Total Loop Gain, KT: K<sub>T</sub> (in radians per second per volt)= $2 \pi K \phi K 0$ $$=\frac{4}{C_0R_1}$$ 10. Peak Phase Detector Current, IA: $$I_{A}(mA) = \frac{V_{R}}{25}$$ # **Pin Assignments** 65-2211-04 # **Absolute Maximum Ratings** | Parameter | Conditions | Min. | Max. | Unit | |--------------------------------------|------------|------|------|------| | Supply Voltage | | | +20 | V | | Input Signal Level | | | 3 | VRMS | | Storage Temperature Range | | -65 | +150 | °C | | Operating Temperature Range | RV2211A | -25 | +85 | °C | | | RC2211A | 0 | +70 | °C | | Junction Temperature | | | +125 | °C | | Lead Soldering Temperature (60 sec.) | | | +300 | °C | | Max. PD TA<50°C | | | 468 | mW | # **Thermal Characteristics** | Parameter | 14 Lead Plastic DIP | 14 Lead SOIC | | |-----------------|---------------------|--------------|--| | Therm. Res. θJA | 92°C/W | 150°C/W | | ### **Electrical Characteristics** (Test Conditions +Vs = +12V, TA +25°C, R0 = 30 k $\Omega$ , C0 = 0.033 $\mu$ F. See Figure 1 for component designations.) | | | RV2211A | | R | RC2211A | | | | |-----------------------------------------------------------------|------------------------------------------------------|---------|-------------|------|---------|------|------|------------| | Parameters | Test Conditions | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | General | | • | | | | | | • | | Supply Voltage <sup>2</sup> | | 4.5 | | 20 | 4.5 | | 20 | V | | Supply Current | R <sub>0</sub> ≥ 10 kΩ | | 5.0 | 11.0 | | 5.0 | 11 | mA | | Oscillator | | • | | | | | | | | Frequency Accuracy | Deviation from $f_0 = 1/R_0C_0$ | | ±1.0 | ±3.0 | | ±1.0 | ±5 | % | | Frequency Stability <sup>1</sup> | | | | | | | | | | Temperature Coefficient | R <sub>1</sub> = ∞ | | ±20 | | | ±20 | | ppm/°C | | Power Supply Rejection | +VS = 12 ±1V<br>+VS = 5 ±0.5V | | 0.05<br>0.2 | 0.5 | 0.2 | 0.05 | 0.5 | %/V<br>%/V | | Upper Frequency Limit | $R_0 = 8.2 \text{ k}\Omega$ , $C_0 = 400 \text{ pF}$ | 100 | 300 | | | 300 | | kHz | | Lowest Practical Operating Frequency <sup>1</sup> | $R_0 = 2 \text{ M}\Omega, C_0 = 50 \mu\text{F}$ | | 0.01 | | | 0.01 | | Hz | | Timing Resistor, R <sub>0</sub> | | | | | | | | | | Operating Range | | 5.0 | | 2000 | 5.0 | | 2000 | kΩ | | Recommended Range | | 15 | | 100 | 15 | | 100 | kΩ | | Loop Phase Detector | | | | | ! | | | | | Peak Output Current | Measured at pin 11 | ±150 | ±200 | ±300 | ±100 | ±200 | ±300 | μΑ | | Output Offset Current | | | ±1.0 | | | ±2.0 | | μΑ | | Output Impedance | | | 1.0 | | | 1.0 | | MΩ | | Maximum Swing | Ref. to pin 10 | ±4.0 | ±5.0 | | ±4.0 | ±5.0 | | V | | Quadrature Phase Detector | | ' | | • | | • | • | • | | Peak Output Current <sup>3</sup> | Measured at pin 3 | 100 | 150 | | | 150 | | μΑ | | Output Impedance | | | 1.0 | | | 1.0 | | MΩ | | Maximum Swing | | | 11 | | | 11 | | VP-P | | Input Preamp | | ' | | | | | | | | Input Impedance | Measured at pin 2 | | 18 | | | 18 | | kΩ | | Input Signal Voltage<br>Required to Cause Limiting <sup>3</sup> | VS = +6V<br>f = 1.7 kHz | 2.0 | 1.0 | | 2.0 | 1.0 | | mVRMS | | Voltage Comparator | | ' | | | | | | | | Input Impedance | Measured at pins 3 & 8 | | 2.0 | | | 2.0 | | MΩ | | Input Bias Current | | | 100 | | | 100 | | nA | | Voltage Gain <sup>1</sup> | R <sub>L</sub> = 5.1 kΩ | 55 | 70 | | 55 | 70 | | dB | | Output Voltage Low | IC = 3mA | | 300 | | | 300 | | mV | | Output Leakage Current | V <sub>0</sub> = 12V | | 0.01 | | | 0.01 | | μΑ | | Internal Reference | | | | | | | | | | Voltage Level | Measured at pin 10 | 4.9 | 5.3 | 5.7 | 4.75 | 5.3 | 5.85 | V | | Output Impedance | | | 100 | | | 100 | | Ω | ### Notes: - 1. Guaranteed by design. - 2. Individual applications may need special circuitry to function at <12V. - 3. Sample tested. # **Typical Performance Characteristics** Figure 6. Supply Current vs. Supply Voltage (Logic Outputs Open Circuited) Figure 7. Timing Resistor with Timing Capacitor vs. VCO Frequency Figure 8. Timing Capacitor with Timing Resistor vs. VCO Frequency Figure 9. Center Frequency Drift vs. Temperature | 1 | 5K | |---|------| | 2 | 10K | | 3 | 30K | | 4 | 100K | | 5 | 300K | | | | $R_0$ Curve Figure 10. VCO Frequency vs. Supply Voltage ### **Applications Discussion** ### **FSK Decoding** Figure 2 shows the basic circuit connection for FSK decoding. With reference to Figures 1 and 2, the functions of external components are defined as follows: $R_0$ and $C_0$ set the PLL center frequency, $R_1$ sets the system bandwidth, and $C_1$ sets the loop filter time constant and the loop damping factor. $C_F$ and $R_F$ form a one pole post-detection filter for the FSK data output. The resistor $R_B$ (510 k $\Omega$ ) from pin 7 to pin 8 introduces positive feedback across FSK comparator to facilitate rapid transition between output logic states. Recommended component values for some of the most commonly used FSK bauds are given in Table 1. Figure 2. Circuit Connection for FSK Decoding **Table 1. Recommended Component Values for Commonly Used FSK Bands** (see Circuit of Figure 2) | FSK Band | Component Values | |--------------------------|----------------------------------------------------------| | 300 Baud | $C_0 = 0.039 \ \mu F, \ C_F = 0.005 \ \mu F$ | | F1 = 1070 Hz | C1 = 0.01 $\mu$ F, R <sub>0</sub> = 18 k $\Omega$ | | F <sub>2</sub> = 1270 Hz | $R_1 = 100 \text{ k}\Omega$ | | 300 Baud | $C_0 = 0.022 \ \mu\text{F}, \ C_F = 0.005 \ \mu\text{F}$ | | F1 = 2025 Hz | $C_1 = 0.0047 \ \mu F, R_0 = 18 \ k\Omega$ | | F <sub>2</sub> = 2225 Hz | $R_1 = 200 \text{ k}\Omega$ | | 1200 Baud | $C_0 = 0.027 \ \mu F, \ C_F = 0.0022 \ \mu F$ | | F <sub>1</sub> = 1200 Hz | $C_1 = 0.01 \mu F, R_0 = 18 k\Omega$ | | F <sub>2</sub> = 2200 Hz | $R_1 = 30 \text{ k}\Omega$ | #### **Design Instructions** The circuit of Figure 2 can be tailored for any FSK decoding application by the choice of five key circuit components: $R_0$ , $R_1$ , $C_0$ , $C_1$ and $C_F$ . For a given set of FSK mark and space frequencies, $F_1$ and $F_2$ , these parameters can be calculated as follows: 1. Calculate PLL center frequency, F0 $$F_0 = \frac{F_1 + F_2}{2}$$ - 2. Choose a value of timing resistor $R_0$ to be in the range of $10 \text{ k}\Omega$ to $100 \text{ k}\Omega$ . This choice is arbitrary. The recommended value is $R_0 = 20 \text{ k}\Omega$ . The final value of $R_0$ ios normally finetuned with the series potentiometer, $R_X$ . - 3. Calculate value of C<sub>0</sub> from Design Equation No. 1 or from Typical Performance Characteristics: $$C_0 = 1/R_0F_0$$ Calculate R<sub>1</sub> to give a Δf equal to the markspace deviation: $$R_1 = R_0 [F_0/(F_1 - F_2)]$$ Calculate C<sub>1</sub> to set loop damping. (See Design Equation No. 4) Normally, $$\zeta \approx 1/2$$ is recommended Then: $C_1 = C_0/4$ for $\zeta = 1/2$ 6. Calculate Data Filter Capacitance, CF: For $R_F = 100 \text{ k}\Omega$ , $R_B = 510 \text{ k}\Omega$ , the recommended value of CF is: $$C_F(\text{in }\mu F) = \frac{3}{\text{Baud Rate}}$$ **Note:** All calculated component values except R<sub>0</sub> can be rounded off to the nearest standard value, and R<sub>0</sub> can be varied to fine-tune center frequency through a series potentiometer, R<sub>X</sub> (see Figure 2). ### **Design Example** 75 Baud FSK demodulator with mark space frequencies of 1110/1170 Hz: Step 1: Calculate F<sub>0</sub>: $$F_0=(1110+1170)(1/2)=1140$$ Hz Step 2: Choose $R_0 = 20 \text{ k}\Omega$ (18 k $\Omega$ fixed resistor in series with 5 k $\Omega$ potentiometer) Step 3: Calculate $C_0$ from VCO Frequency vs. Timing Capacitor: $C_9 = 0.044\mu F$ Step 4: Calculate R<sub>1</sub>: R<sub>1</sub> = R<sub>0</sub> (1140/60) = 380 k $\Omega$ Step 5: Calculate $C_1$ : $C_1 = C_0/4 = 0.011 \mu F$ **Note:** All values except R<sub>0</sub> can be rounded off to nearest standard value. # **FSK Decoding with Carrier Detector** The lock detector section of the RC2211A can be used as a carrier detector option for FSK decoding. The recommended circuit connection for this application is shown in Figure 3. The open-collector lock detector output, pin 6, is shorted to the data output (pin 7). Thus, the data output will be disabled at "low" state, until there is a carrier within the detection band of the PLL, and the pin 6 output goes "high" to enable the data output. Note: Data output is "low" when no carrier is present. # Figure 3. External Connections for FSK Demodulation with Carrier Detector Capability The minimum value of the lock detector filter capacitance CD is inversely proportional to the capture range, $\pm\Delta fC$ . This is the range of incoming frequencies over which the loop can acquire lock and is always less than the tracking range. It is further limited by C1. For most applications, $\Delta F_C < \Delta F/2$ . For $R_D = 470~k\Omega$ , the approximate minimum value of CD can be determined by: $C_D(\mu F) \ge 16/\text{capture range in Hz}$ With values of C<sub>D</sub> that are too small, chatter can be observed on the lock detector output as an incoming signal frequency approaches the capture bandwidth. Excessively large values of C<sub>D</sub> will slow the response time of the lock detector output. ### **Tone Detection** Figure 4 shows the generalized circuit connection for tone detection. The logic outputs, Q and $\overline{Q}$ at pins 5 and 6 are normally at "high" and "low" logic states, respectively. When a tone is present within the detection band of the PLL, the logic state at these outputs becomes reversed to the duration of the input tone. Each logic output can sink 5 mA of load current. Figure 4. Circuit Connection for Tone Detection Both logic outputs at pins 5 and 6 are open-collector type stages, and require external pull-up resistors R<sub>L1</sub> and R<sub>L2</sub> as shown in Figure 4. With reference to Figures 1 and 4, the function of the external circuit components can be explained as follows: $R_0$ and $C_0$ set VCO center frequency, $R_1$ sets the detection bandwidth, $C_1$ sets the lowpass-loop filter time constant and the loop dampening factor, and $R_{L1}$ and $R_{L2}$ are the respective pull-up resistors for the Q and $\overline{Q}$ logic outputs. #### **Design Instructions** The circuit of Figure 4 can be optimized for any tone-detection application by the choice of five key circuit components: R<sub>0</sub>, R<sub>1</sub>, C<sub>0</sub>, C<sub>1</sub> and C<sub>D</sub>. For a given input tone frequency, F<sub>S</sub>, these parameters are calculated as follows: - 1. Choose $R_0$ to be in the range of 15 $k\Omega$ to 100 $k\Omega$ . This choice is arbitrary. - 2. Calculate $C_0$ to set center frequency, $f_0$ equal to $F_S$ : $C_0 = 1/R_0F_S$ . - 3. Calculate $R_1$ to set bandwidth $\pm \Delta F$ (see Design Equation No. 5): $R_1 = R_0(F_0/\Delta F)$ . Note: The total detection bandwidth covers the frequency range of $F_0 \pm \Delta F$ . - 4. Calculate value of C<sub>1</sub> for a given loop damping factor: $$C_1 = C_0/16\zeta^2$$ Normally $\zeta = 1/2$ is optimum for most tone detector applications, giving $C_1 = 0.25$ CO. Increasing C<sub>1</sub> improves the out-of-band signal rejection, but increases the PLL capture time. 5. Calculate value of filter capacitor C<sub>D</sub>. To avoid chatter at the logic output, with $R_D = 470\Omega$ , C<sub>D</sub> must be: $CD(\mu F) \ge (16/\text{capture range in Hz})$ Increasing C<sub>D</sub> slows the logic output response time. ### **Design Examples** Tone detector with a detection band of 1 kHz ±20 Hz: - Step 1: Choose $R_0 = 20~k\Omega$ (18 $k\Omega$ in series with 5 $k\Omega$ potentiometer) . - Step 2: Choose $C_0$ for $F_0 = 1$ kHz: $C_0 = 0.05$ $\mu F$ . - Step 3: Calculate $R_1$ : $R_1 = (R_0) (1000/20) = 1 M\Omega$ . - Step 4: Calculate C<sub>1</sub>: for $\zeta = 1/2$ , C<sub>1</sub> = 0.25 $\mu F$ , C<sub>0</sub> = 0.013 $\mu F$ . - Step 5: Calculate C<sub>D</sub>: $C_D = 16/38 = 0.42 \mu F$ . - Step 6: Fine tune the center frequency with the 5 k $\Omega$ potentiometer. R $\chi$ . ### **Linear FM Detection** The RC2211A can be used as a linear FM detector for a wide range of analog communications and telemetry applications. The recommended circuit connection for the application is shown in Figure 5. The demodulated output is taken from the loop phase detector output (pin 11), through a post detection filter made up of $R_F$ and $C_F$ , and an external buffer amplifier. This buffer amplifier is necessary because of the high impedance output at pin 11. Normally, a non-inverting unity gain op amp can be used as a buffer amplifier, as shown in Figure 5. The FM detector gain, i.e., the output voltage change per unit of FM deviation, can be given as: $$V_{OUT} = R_1 V_R/100 R_0 \text{ Volts/}\%$$ deviation where V<sub>R</sub> is the internal reference voltage. For the choice of external components R<sub>1</sub>, R<sub>0</sub>, C<sub>0</sub>, C<sub>1</sub> and C<sub>F</sub>, see the section on Design Instructions. Figure 5. Linear FM Detector Using RC2211A and an External Op Amp ### **Mechanical Dimensions** ### 14-Pin SOIC Package | Cumbal | Symbol Inches | | Millim | Notes | | |--------|---------------|------|----------|-------|-------| | Symbol | Min. | Max. | Min. | Max. | Notes | | Α | .053 | .069 | 1.35 | 1.75 | | | A1 | .004 | .010 | 0.10 | 0.25 | | | В | .013 | .020 | 0.33 | 0.51 | | | С | .008 | .010 | 0.19 | 0.25 | 5 | | D | .336 | .345 | 8.54 | 8.76 | 2 | | Е | .150 | .158 | 3.81 | 4.01 | 2 | | е | .050 | BSC | 1.27 BSC | | | | Н | .228 | .244 | 5.79 | 6.20 | | | h | .010 | .020 | 0.25 | 0.50 | | | L | .016 | .050 | 0.40 | 1.27 | 3 | | N | 14 | | 1 | 4 | 6 | | α | 0° | 8° | 0° | 8° | | | CCC | _ | .004 | _ | 0.10 | | #### Notes: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. "L" is the length of terminal for soldering to a substrate. - 4. Terminal numbers are shown for reference only. - 5. "C" dimension does not include solder finish thickness. - 6. Symbol "N" is the maximum number of terminals. # **Mechanical Dimensions** (continued) # 14-Lead Plastic DIP Package | Symbol | Inches | | Millim | Notes | | |--------|--------|------|--------|-------|-------| | Symbol | Min. | Max. | Min. | Max. | Notes | | Α | _ | .210 | _ | 5.33 | | | A1 | .015 | _ | .38 | _ | | | A2 | .115 | .195 | 2.93 | 4.95 | | | В | .014 | .022 | .36 | .56 | | | B1 | .045 | .070 | 1.14 | 1.78 | | | С | .008 | .015 | .20 | .38 | 4 | | D | .725 | .795 | 18.42 | 20.19 | 2 | | D1 | .005 | _ | .13 | _ | | | Е | .300 | .325 | 7.62 | 8.26 | | | E1 | .240 | .280 | 6.10 | 7.11 | 2 | | _e | .100 | BSC | 2.54 | BSC | | | eB | _ | .430 | _ | 10.92 | | | L | .115 | .200 | 2.92 | 5.08 | | | N | 14 | | 1 | 4 | 5 | #### Notes: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. Terminal numbers are shown for reference only. - 4. "C" dimension does not include solder finish thickness. - 5. Symbol "N" is the maximum number of terminals. ### **Ordering Information** | Part Number | Package | Operating Temperature Range | |-------------|----------------------|-----------------------------| | RC2211AN | 14-Lead Plastic DIP | 0°C to +70°C | | RC2211AM | 14-Lead Plastic SOIC | 0°C to +70°C | | RV2211AN | 14-Lead Plastic DIP | -25°C to +85°C | | RV2211AM | 14-Lead Plastic SOIC | -25°C to +85°C | #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com