PI6C1202 ## **Precision Clock Generator** for Laser Printers #### Features - Supports laser printer pixel rates up to 120 MHz. - Jitter less than 200ps. - Easily programmable frequency selections via parallel interface. Post divider (R) designed to load only during the Beam Detect interval. - Source clock input can be from crystal or oscillator. - Crystal frequency range from 8 MHz to 22 MHz. - Oscillator frequency range from 8 MHz to 30 MHz. - Active LOW asynchronous reset input for synchronization with engine via Beam Detect Input. - Synchronized Beam Detect Output to support external state - Glitch-less clock output after Beam Detect. - Supports dynamic frequency changes on a line-per-line basis. - Mixed line resolution supports half-toning and gray scale operations. - Minimizes controller memory utilization (low-resolution text mixed with high-resolution images). - On-chip VCO loop filter (no external components). - On-chip crystal oscillator (modified Pierce). - Single 5V power supply. - Low power consumption. - · Packaging: 20-pin wide body SOIC (S), 20-pin wide body TSSOP (L) #### **Description** The PI6C1202 is an advanced CMOS clock generator designed specifically to support pixel clock generation in low-cost laser printers. Capable of generating highly stable clock frequencies up to 120 MHz, this device supports printer engines with dot resolutions of 1,200 dpi and above. Page speeds may range from 4 pages per minute to better than 60 pages per minute. Mixed-line resolution supports half-toning and gray scale operations (low-resolution text mixed with high-resolution images) and minimizes controller memory utilization. ### Pinout Diagram #### Functional Block Diagram # **ADVANCE INFORMATION** PI6C1202 Precision Clock Generator for Laser Printers ### **Pin Description** | Pin | Name | Description | |----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | X1/ICLK | CRYSTAL, or input from external clock source. This pin is connected to a crystal or may be used to input an external reference frequency. When connected to a crystal, a 33pF (typ) capacitor should be connected from this pin to ground. When driven by an external clock there is no need for a capacitor. | | 2 | X2 | CRYSTAL. Output of Ring Oscillator. This pin should typically have a 22pF capacitor to ground when used with a crystal. For fine-tuning the crystal frequency, this capacitor can be trimmed from 15pF to 33pF. If X1 is driven by an external clock source, there is no need for a capacitor. | | 4 | GND | Digital Ground | | 3<br>5<br>6 | SEL(0-2) | Selects VCO/Crystal Multiplication Ratio. These pins can be dynamically changed anytime (not recommended during active imaging). These inputs must be tied HIGH/LOW or driven actively to guarantee that the setting stays valid. Refer to Table 2 for additional information. These pins have internal pull-up resistors. | | 7 | $V_{CC}$ | Digital V <sub>CC</sub> | | 8 | AGND | Analog Ground | | 9 | OE | Output Enable. When pulled HIGH, this pin will enable the PCLK and the BDOUT outputs. When pulled LOW, these pins are 3-stated. This pin has an internal pull-up resistor. | | 10 | $AV_{CC}$ | Analog V <sub>CC</sub> | | 11<br>12<br>13 | R(0-2) | Output Resolution Selection. Used to set the final dot resolution. The divide ratios set by these pins are all tightly aligned synchronous outputs designed to eliminate glitches and allow dynamic changes to the output clock dot resolution frequency on a per-line basis. These pins can only be changed during the BD# (Beam Detect) active interval. The signals should be externally latched at least one or two PCLK cycles prior to BD# going active to guarantee internal latches setup and hold times. R0 allows single-pin control for 1/4 or 1/8 mode (assuming R1 and R2 = 1). Please refer to Table 1 for further information. These pins have internal pull-up resistors. | | 14 | BDOPOL | Beam Detect Output Polarity: This pin is used to set the polarity of the BDOUT output (pin 15). When this pin is LOW, the BDOUT polarity is active HIGH. When this pin is HIGH, the BDOUT polarity is active LOW. This pin is pulled up internally. | | 15 | BDOUT | Beam Detect Output. This pin signals the start of a new line after synchronization has occurred. The BDOUT signal will go active when the incoming BD# signal is detected and synchronized. The width of this pulse is dependent upon the VCO frequency and the current PCLK setting. Please refer to the timing diagram for additional information. The polarity of BDOUT can be controlled by BDOPOL (pin 14) and the width can be set to 1 or 2 PCLKs by BDOWID (pin20). BDOUT can be 3-stated by the OE pin. BDOUT has a 12mA balanced drive CMOS output. | | 16 | BD# | Beam Detect Input from Engine. The engine signal that drives this pin indicates that the end (or beginning) of a line has been detected. Since this signal is typically an asynchronous strobe, this active-low edge-sensitive input is extremely metastable-resistant. This input has a TTL-compatible input threshold with hysteresis. This pin has an internal pull-up resistor. | | 17 | GND | Digital Ground | | 18 | PCLK | Pixel Clock Output. The output frequency of this pin is a function of the crystal (or input clock) frequency (prescaled to $1/2$ , the multiply ratio as set by SEL(0-2) and the final divide ratio as set by R(0-2): PCLK = Crystal x ( $1/2$ ) x [32, 16, or 8 as defined by SEL(0-1)] x ( $1/8$ or $1/4$ as controlled by R0 - assumes R1=R2=1). This output can be glitchlessly synchronized to an external asynchronous event by asserting the BD# input. The minimum indeterminacy of the alignment to the external event is controlled by the width of the VCO clock. Please refer to timing diagrams for additional information. The PCLK output can be 3-stated by the OE pin. This pin has a $12$ mA balanced-drive CMOS output. | | 19 | GND | Digital Ground | | 20 | BDOWID | Beam Detect Output Width: This pin is used to set the width of the BDOUT output (pin 15). When this pin is LOW, the BDOUT width is two PCLK periods. When this pin is HIGH, the BDOUT width is one PCLK period. This pin has an internal pull-up resistor. | 2 ## **Basic PLL Flow Diagram** 3 Table 1. Dot Resolution Divider Pin Setting | R2 | R1 | R0 | Function | R | |----|----|----|----------|-----| | 0 | 0 | 0 | ÷ 16 | 16 | | 0 | 0 | 1 | ÷ 32 | 32 | | 0 | 1 | 0 | ÷ 64 | 64 | | 0 | 1 | 1 | ÷ 128 | 128 | | 1 | 0 | 0 | ÷ 256 | 256 | | 1 | 0 | 1 | ÷ 2 | 2 | | 1 | 1 | 0 | ÷ 4 | 4 | | 1 | 1 | 1 | ÷ 8 | 8 | Table 2. VCO Multiplier Pin Setting | SEL2 | SEL1 | SEL0 | Function | |------|------|------|----------| | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | x8 | | 1 | 1 | 0 | x32 | | 1 | 1 | 1 | x16 | ### Note: - 1. The relationship of the VCO to PCLK is controlled by the R synchronous divider. - For example: - (a) 1 PCLK = 4 VCO clocks if R0 = 0 & R1 = R2 = 1 - (b) 1 PCLK = 8 VCO clocks if R0 = 1 & R1 = R2 = 1 #### **ADVANCE INFORMATION** PI6C1202 Precision Clock Generator for Laser Printers ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | Storage Temperature65°Cto+150°C | |-------------------------------------------------------------------------------------| | Ambient Temperature with Power Applied $0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ | | Supply Voltage to Ground Potential (Inputs & Vcc only)0.3Vto+7.0V | | DC Input Voltage0.5V to +7.0V | | DC Output Current | | Power Dissipation | | | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **DC Electrical Characteristics** ( $V_{CC} = 5V \pm 5\%$ . $T_A = 0$ °C to 70°C) | Symbol | Description | Test Conditions <sup>(2)</sup> | Min. | <b>Typ.</b> (3) | Max. | Units | |----------------------------------|-------------------------------|------------------------------------------------------------|----------------------|-----------------|------|-------| | $V_{IH}^{(1)}$ | Input HIGH Voltage | All Inputs except X1 & BD# | 2.0 | _ | _ | | | $V_{IH}X1^{(1)}$ | Input HIGH Voltage X1 | X1 Input | V <sub>CC</sub> -1.0 | _ | _ | V | | V <sub>BDTH</sub> <sup>(1)</sup> | Input Threshold Voltage BD# | $V_{CC} = 4.75 V$ to 5.25 V | 1.2 | _ | 1.4 | v | | $V_{IL}^{(1)}$ | Input LOW Voltage | All Inputs | _ | _ | 0.8 | | | I <sub>IH</sub> | Input HIGH Current w/ Pull-up | All Inputs except X1, $V_{CC}$ = Max., $V_{IN}$ = $V_{CC}$ | _ | _ | 5 | | | $I_{\mathrm{IL}}$ | Input LOW Current w/ Pull-up | All Inputs except X1, $V_{CC} = Max.$ , $V_{IN} = 0V$ | -50 | _ | _ | 4 | | I <sub>IH</sub> X1 | Input HIGH Current X1 | X1 Input, $V_{CC} = Max.$ , $V_{IN} = V_{CC}$ | _ | _ | 150 | μA | | I <sub>IL</sub> X1 | Input LOW Current X1 | X1 Input, $V_{CC} = Max.$ , $V_{IN} = 0V$ | -150 | _ | _ | | | V <sub>OH</sub> | Output HIGH Voltage | All Outputs except X2, $V_{CC} = Min.$ , $I_{OH} = -12mA$ | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW Voltage | All Outputs except X2, $V_{CC} = Min.$ , $I_{OL} = +12mA$ | _ | _ | 0.4 | v | | $I_{OS}^{(1,4)}$ | Short Circuit Current | $V_{CC} = 5.25V$ , $V_{OUT} = GND$ | 25 | _ | | | | I <sub>C</sub> | Dynamic Supply Current | $V_{CC} = 5.0V$ , $X1 = 20$ MHz SEL = x16 | _ | _ | 35 | | | | | $V_{CC} = 5.0V$ , $X1 = 15$ MHz SEL = $x32$ | _ | _ | 50 | mA | | | | $V_{CC} = 5.0V$ , $X1 = 17.5$ MHz, $SEL = x32$ | | | 60 | | #### **Notes:** - 1. These parameters are guaranteed by design and measured at characterization only. - 2. For Max. or Min. conditions, use appropriate values specified under Electrical Characteristics for the appropriate device type. 4 - 3. Typical values are shown at $V_{CC} = 5.0V$ , $+25^{\circ}C$ ambient and maximum loading. - 4. Not more than one output should be shorted at one time. Duration of test should not exceed one second. # Switching Characteristics ( $V_{CC} = 5V \pm 5\%$ . $T_A = 0$ ° C to 70° C) | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |---------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|-------|-------|-------| | $t_R^{(1)}$ | P <sub>CLK</sub> Output Rise Time (0.8V to 2.0V) | $C_{\rm L} = 30 \rm pF$ | | | 2 | | | $t_F^{(1)}$ | P <sub>CLK</sub> Output Fall Time (2.0V to 0.8V) | СЕ – 30рг | | | 2 | | | $t_{\mathrm{PZH}}^{(1)}$ $t_{\mathrm{PZL}}^{(1)}$ | OE to P <sub>CLK</sub> Output Enable Time (Please refer to the Test Circuit & Waveform) | $C_L = 30 \text{ pF}, R_L = 500 \text{ Ohms}$<br>Rpu = 500 Ohms to 7V | 1.5 | _ | 7.5 | ns | | $t_{PHZ}^{(1)}$ $t_{PLZ}^{(1)}$ | OE to P <sub>CLK</sub> Output Disable Time (Please refer to the Test Circuit & Waveform) | (for $t_{PZL}$ and $t_{PLZ}$ only) | 1.5 | _ | 6.0 | | | $d_T^{(1)}$ | P <sub>CLK</sub> Duty Cycle | | | 50/50 | 45/55 | % | | F <sub>XTALIN</sub> | Crystal Input Frequency<br>(Production tested at 15.0 MHz) | Within the following VCO frequency range | 8 | | 22 | | | F <sub>VCO</sub> <sup>(2)</sup> | VCO Frequency with F <sub>XTALIN</sub> | $P_{CLK} = 88 \text{ MHz}$ | 120 | _ | 352 | MHz | | F <sub>IN</sub> | Driven Input Frequency (Production tested at 4,20,22, and 30 MHz) | Within the following VCO frequency range | 8 | | 30 | | | $F_{VCO}^{(2)}$ | VCO Frequency with F <sub>IN</sub> | $P_{CLK} = 120 \text{ MHz}$ | 120 | _ | 480 | | | $T_{JIS}^{(1)}$ | PCLK one sigma jitter | X1 = 15 MHz, | _ | 50 | | | | $T_{JAB}^{(1)}$ | PCLK short term peak-to-peak jitter | SEL = x32, R = 8 | | | 200 | ps | | T <sub>VCO</sub> (3) | VCO clock period | | 2 | _ | 8.333 | | | T <sub>PCLK</sub> <sup>(4)</sup> | PCLK clock period | | | | | ns | #### Notes: - 1. These parameters are guaranteed by design and measured at characterization only. - 2. The VCO frequency can be determined by the following formula: $$F_{VCO} = \frac{F_{XTALIN} \text{ or } F_{IN}}{2} \times N$$ $N = V_{CO}$ multiplier value. See Table 2 For example: For X1 = 20 MHz and SEL = x16, then: $F_{VCO} = (20 \text{ MHz}/2) \times 16 = 160 \text{ MHz}$ For X1 = 15 MHz and SEL = x32, then: $F_{VCO}$ = (15 MHz/2) x 32 = 240 MHz - 3. The $V_{CO}$ clock period is determined by the formula: $T_{VCO} = 1 / F_{VCO}$ . For design aid only. - 4. T<sub>PLCK</sub> = T<sub>VCO</sub> x R, R = output dot resolution divider function (see Table 1). For design aid only. Not subject to production testing. 5 #### **Bench Characterization Test Circuit** ## Bench Characterization Waveform Enable and Disable Timing **Timing Table**<sup>(4)</sup> $(V_{CC} = 5V \pm 5\%. T_A = 0^{\circ} C \text{ to } 70^{\circ} C)$ | Symbol | Description | Min. | Тур. | Max. | |----------------------|-------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------| | T1 | Minimum BD# Pulse Width <sup>(2)</sup> | 22 T <sub>VCO</sub> | | _ | | T2 <sup>(1)</sup> | Time from BD# Active to BDsync | 18 T <sub>VCO</sub> | _ | 19 T <sub>VCO</sub> | | ТЗ | Synchronous Time from BD# to BDOUT | $19 T_{VCO} + 0.5 T_{PCLK} + t_D - 0.5 tJT3$ | | $20 T_{VCO} + 0.5 T_{PCLK} + t_D + 0.5 t_{JT3}$ | | T4 <sup>(1)</sup> | Width of BDOUT Pulse BDOWID = 0<br>BDOWID = 1 | 2 T <sub>PCLK</sub> -0.5 tJT4<br>1 T <sub>PCLK</sub> -0.5 tJT4 | 2 T <sub>PCLK</sub><br>1 T <sub>PCLK</sub> | 2 T <sub>PCLK</sub> + 0.5 t <sub>JT4</sub><br>1 T <sub>PCLK</sub> + 0.5 t <sub>JT4</sub> | | T5 | Time from BDOUT active to the first valid rising edge of PCLK | 0.47 T <sub>PCLK</sub> - 0.5 tJT5 | 0.5 T <sub>PCLK</sub> | $0.5 T_{PCLK} + 0.5 t_{JT5}$ | | Т6 | Total time from BD# active to the first valid rising edge of PCLK | $T3 + T5 = 19 T_{VCO} + 0.97$<br>$T_{PCLK} + t_D - 0.5 tJT6$ | _ | $T3 + T5 = 20 T_{VCO} + 1.0$<br>$T_{PCLK} + t_D + 0.5 t_{JT6}$ | | $t_{\mathrm{D}}$ | On-chip total buffer delays | See Note 3 | _ | See Note 3 | | t <sub>JT3</sub> (5) | T3 peak-to-peak jitter | 0ps | _ | | | t <sub>JT4</sub> (5) | T4 peak-to-peak jitter | 0ps | _ | 200 mg | | t <sub>JT5</sub> (5) | T5 peak-to-peak jitter | 0ps | _ | 200 ps | | t <sub>JT6</sub> (5) | T6 peak-to-peak jitter | 0ps | | | #### **Notes:** - 1. These parameters are guaranteed by design and functional test only. - The width of the BD# pulse (T1) MUST meet the minimum width requirements of 22 T<sub>VCO</sub>. BD# pulses less than 22 T<sub>VCO</sub> will not achieve synchronization and will not generate BDOUT. For measurement purposes, the falling edge of BD# should be 6 ns or less. - 3. $t_D$ is extracted from initial product characterization. It varies with both $V_{CC}$ and temperature. The following linear regression formulas may be used to calculate $t_D$ for $4.75 \text{V} \leq V_{CC} \leq 5.25 \text{V}$ and $0^{\circ}\text{C} \leq T_A \leq 70^{\circ}\text{C}$ . This is provided for design purposes only. A $\pm 10\%$ guardband of the calculated value will be used for production testing. #### A. Linear regression of $t_D$ vs. $V_{CC}$ at a fixed temperature: $t_D = \text{Slope x } V_{CC} + \text{Intercept}$ | Temperature (°C) | 0 | 20 | 40 | 60 | 80 | |------------------|--------|--------|--------|--------|--------| | Intercept (ns) | 14.032 | 14.756 | 15.585 | 16.771 | 17.107 | | Slope (ns/V) | -1.224 | -1.296 | -1.396 | -1.568 | -1.564 | ### B. Linear regression of $t_D$ vs. Temperature at a fixed $V_{CC}$ : $t_D$ = Slope x Temperature + Intercept | V <sub>CC</sub> (V) | 4.50 | 4.75 | 5.00 | 5.25 | 5.50 | |---------------------|-------|-------|-------|-------|-------| | Intercept (ns) | 8.578 | 8.206 | 7.872 | 7.586 | 7.364 | | Slope (ns/°C) | 0.019 | 0.018 | 0.017 | 0.017 | 0.014 | 6 - 4. $T_{VCO} = VCO$ clock period. $T_{PCLK} = PCLK$ clock period. - 5. Parameters obtained from initial characterization, not subject to production testing. ## **Timing Diagram** PLL to Output Clock and Beam Detect Reset Sequence #### Note: 1. The $P_{\rm CLK}$ frequency in this example is 1/4 the VCO frequency (R0=0 & R1=R2=1 ® see Table 1) For measurement purposes the BD# falling edge should be less than 6ns for 90% to 10%. ## V<sub>CC</sub> Power-Up and VCO Ramp to Lock Timing (Provided for Implementation Reference Purposes only). ### 20-Pin SOIC (S) Package # 20-Pin TSSOP (L) Package ## **Ordering Information** | Ordering Code | Description | Package Type | Operating Range | |---------------|--------------|----------------------|-----------------| | PI6C1202S | Normal Drive | 20-pin 300-mil SOIC | -0°C to +70°C | | PI6C1202L | High Drive | 20-pin 173-mil TSSOP | -0 C 10 +/0 C | #### **Pericom Semiconductor Corporation** 2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com