# PLL Clock Driver for 2.5V DDR-SDRAM Memory #### **Product Features** - PLL clock distribution optimized for Double Data Rate SDRAM applications. - Distributes one differential clock input pair to ten differential clock output pairs. - Inputs (CLK, CLK) and (FBIN, FBIN): SSTL 2 - Input PWRDWN: LVCMOS - Outputs (Yx, Yx), (FBOUT, FBOUT): SSTL 2 - External feedback pins (FBIN, FBIN) are used to synchronize the outputs to the clock input. - Operates at AV<sub>DD</sub>=2.5V for core circuit and internal PLL, and V<sub>DDQ</sub>=2.5V for differential output drivers - Package: Plastic 48-pin TSSOP (A) #### **Product Description** PI6CV857 PLL clock device is developed for registered DDR DIMM applications This PLL Clock Buffer is designed for 2.5 $V_{DDQ}$ and 2.5 V $AV_{DD}$ operation and differential data input and output levels. Package options include plastic Thin Shrink Small-Outline Package (TSSOP). The device is a zero delay buffer that distributes a differential clock input pair (CLK, $\overline{CLK}$ ) to ten differential pairs of clock outputs (Y[0:9], $\overline{Y}[0:9]$ ) and one differential pair feedback clock outputs (FBOUT, $\overline{FBOUT}$ ). The clock outputs are controlled by the input clocks (CLK, $\overline{CLK}$ ), the feedback clocks (FBIN, $\overline{FBIN}$ ), the 2.5 V LVCMOS input (PWRDWN) and the Analog Power input (AV\_DD). When input $\overline{PWRDWN}$ is low while power is applied, the input receivers are disabled, the PLL is turned off and the differential clock outputs are 3-stated. When the AV\_DD is strapped low, the PLL is turned off and bypassed for test purposes. When the input frequency falls below a suggested detection frequency that is below the operating frequency of the PLL, the device will enter a low power mode. An input frequency detection circuit will detect the low frequency condition and perform the same low power features as when the PWRDWN input is low. The PLL in the PI6CV857 clock driver uses input clocks (CLK, $\overline{\text{CLK}}$ ) and feedback clocks ( $\overline{\text{FBIN}}$ , FBIN) to provide high-performance, low-skew, low-jitter output differential clocks (Y[0:9], $\overline{\text{Y}}$ [0:9]). PI6CV857 is also able to track Spread Spectrum Clocking for reduced EMI. #### **Block Diagram/Pin Configuration** 1 PS8464D 02/21/03 #### **Pinout Table** | Pin Name | Pin No. | I/O Type | Description | |------------------|-----------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK<br>CLK | 13<br>14 | Ι | Reference Clock input | | Yx | 3,5,10,20,22,27,29,39,44,46 | | Clock outputs. | | <del>Y</del> x | 2,6,9,19,23,26,30,40,43,47 | 0 | Complement Clock outputs. | | FBOUT<br>FBOUT | 32<br>33 | | Feedback output, and Complement Feedback Output | | FBIN<br>FBIN | 36<br>35 | | Feedback output, and Complement Feedback Output | | PWRDWN | 37 | Ι | Power down and output disable for all Yx and $\overline{Y}x$ outputs. When $\overline{PWRDWN} = 0$ , the part is powered down and the differential clock outputs are disabled to a 3-state. When $\overline{PWRDWN} = 1$ , all differential clock outputs are enabled and run at the same frequency as CLK. | | V <sub>DDQ</sub> | 4,11,12,15,21,28,34,38,45 | | Power Supply for I/O. | | AV <sub>DD</sub> | 16 | Power | Analog /core power supply. AV <sub>DD</sub> can be used to bypass the PLL for testing purposes. When AV <sub>DD</sub> is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs. | | AGND | 17 | Ground | Analog/core ground. Provides the ground reference for the analog/core circuitry | | GND | 1,7,8,18,24,25,31,41,42,48 | | Ground | #### **Function Table** | Inputs | | | | Outputs | | | | PLL State | |------------------|--------|------------------------|-----|---------|----------------|-------|-------|--------------| | AV <sub>DD</sub> | PWRDWN | CLK | CLK | Y | $\overline{Y}$ | FBOUT | FBOUT | | | GND | Н | L | Н | L | Н | L | Н | Bypassed/off | | GND | Н | Н | L | Н | L | Н | L | Bypassed/off | | X | L | L | Н | Z | Z | Z | Z | off | | X | L | Н | L | Z | Z | Z | Z | off | | 2.5V(nom) | Н | L | Н | L | Н | L | Н | on | | 2.5V(nom) | Н | Н | L | Н | L | Н | L | on | | 2.5V(nom) | X | <20 MHz <sup>(1)</sup> | | Z | Z | Z | Z | off | **Notes:** For testing and power saving purposes, PI6CV857 will power down if the frequency of the reference inputs CLK, $\overline{\text{CLK}}$ is well below the operating frequency range. The maximum power down clock frequency is below 20 MHz. For example, PI6CV857 will be powered down when the CLK, $\overline{\text{CLK}}$ is top running. Z = High impedance X = Don't care #### Absolute Maximum Ratings (Over operating free-air temperature range) | Symbol | Parameter | | Max. | Units | |-------------------------------------|----------------------------------------------------------------|------|-----------------------|-------| | V <sub>DDQ</sub> , AV <sub>DD</sub> | I/O supply voltage range and analog/core supply voltage range | | 3.6 | | | VI | $V_{ m I}$ Input voltage range $V_{ m O}$ Output voltage range | | V 10.5 | V | | V <sub>O</sub> | | | V <sub>DDQ</sub> +0.5 | | | Tstg | Storage temperature | - 65 | 150 | °С | Note: Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. #### **Timing Requirements** (Over recommended operating free-air temperature) | Symbol | Description | AV <sub>DD</sub> , V <sub>DDQ</sub> | TT*40 | | | |-------------------|--------------------------------------------|-------------------------------------|-------|-------|--| | | Description | Min. | Max. | Units | | | C | Operating clock frequency <sup>(1,2)</sup> | 60 | 170 | MHz | | | $f_{CK}$ | Application clock frequency <sup>(3)</sup> | 95 | 170 | | | | t <sub>DC</sub> | Input clock duty cycle | 40 | 60 | % | | | t <sub>STAB</sub> | PLL stabilization time after powerup | | 100 | μs | | #### **Notes:** - 1. The PLL is able to handle spread spectrum induced skew. - 2. Operating clock frequency indicates a range over which the PLL is able to lock, but in which the clock is not required to meet the other timing parameters. (Used for low-speed debug). - 3. Application clock frequency indicates a range over which the PLL meets all of the timing parameters. ## DC Specifications Recommended Operating Conditions | Symbol | Parameter | Min. | Nom. | Max. | Units | |------------------|-------------------------------------------------------------------------------------------------|----------------------------|------|----------------------------|-------| | AV <sub>DD</sub> | Analog/core supply voltage | 2.3 | 2.5 | 2.7 | | | V <sub>DDQ</sub> | Output supply voltage | 2.3 | 2.5 | 2.7 | | | V <sub>IL</sub> | Low-level input voltage for PWRDWN pin | -0.3 | | 0.7 | | | V <sub>IH</sub> | High-level input voltage for PWRDWN pin | 1.7 | | V <sub>DDQ</sub> +0.3 | | | V <sub>OH</sub> | High-level output voltage | 1.8 | | V <sub>DDQ</sub> | | | V <sub>OL</sub> | Low-level output voltage | 0 | | 0.5 | | | V <sub>IX</sub> | Input differential-pair crossing voltage | (V <sub>DDQ</sub> /2) -0.2 | | (V <sub>DDQ</sub> /2) +0.2 | V | | V <sub>OX</sub> | Output differential-pair crossing voltage at the DRAM clock input | (V <sub>DDQ</sub> /2) -0.2 | | (V <sub>DDQ</sub> /2) +0.2 | | | V <sub>IN</sub> | Input voltage level | -0.3 | | V <sub>DDQ</sub> +0.3 | | | V <sub>ID</sub> | Input differential voltage between CK and $\overline{\text{CK}}$ | 0.36 | | V <sub>DDQ</sub> +0.6 | | | V <sub>OD</sub> | Output differential voltage between Y[n] and $\overline{Y[n]}$ and FBOUT and $\overline{FBOUT}$ | 0.70 | | V <sub>DDQ</sub> +0.6 | | | T <sub>A</sub> | Operating free air temperature | 0 | | 70 | °C | #### **Electrical Characteristics** | | Parameter | Test Conditions | A <sub>VDD</sub> , V <sub>DDQ</sub> | Min. | Тур. | Max. | Units | |------------------|--------------------------------------------|----------------------------------------------------------------------|-------------------------------------|-----------------------|------|------|-------| | V <sub>IK</sub> | All inputs | $I_{\rm I} = -18 \text{mA}$ | 2.3V | | | -1.2 | | | * 7 | TT 1 | $I_{OH} = -100 \mu A$ | 2.3V to 2.7V | V <sub>DDQ</sub> -0.1 | | | | | V <sub>OH</sub> | High output voltage | $I_{OH} = -14\text{mA}$ | 2.3V | 1.7 | | | V | | *** | T | $I_{\rm OL} = 100 \mu A$ | 2.3V to 2.7V | | | 0.1 | | | V <sub>OL</sub> | Low output voltage | $I_{\rm OL} = 14 {\rm mA}$ | 2.3V | | | 0.6 | | | II | CK, FBIN | $V_{I} = V_{DDQ}$ or GND | | | | ±10 | | | | PWRDWN | $V_{I} = V_{DDQ}$ or GND | | | | | μА | | I <sub>DDQ</sub> | Dynamic supply current of V <sub>DDQ</sub> | $V_{DD} = 2.7V^{(1)}$ | 2.7V | | | 300 | mA | | | Static supply current | $\frac{CK \& \overline{CK} < 20 \text{ MHz or}}{PWRDWN} = Low^{(2)}$ | | | | 100 | μА | | | Dynamic supply current of AV <sub>DD</sub> | $V_{DD} = 2.7V^{(1)}$ | | | | 12 | mA | | I <sub>ADD</sub> | Static supply current | $\frac{CK \& \overline{CK} < 20 \text{ MHz or}}{PWRDWN} = Low^{(2)}$ | | | | 100 | μА | | C | CK and $\overline{\text{CK}}$ | V = V = or CND | 2.51/ | 2.0 | | 3.0 | »E | | $C_{I}$ | FBIN and FBIN | $V_{\rm I} = V_{ m DD}$ or GND | 2.5V | | | | pF | #### Notes: - 1. Driving 9 or 18 DDR SDRAM memory chips with 120-ohm termination resistor for each clock output pair at 134 MHz. - 2. The maximum power down clock frequency is below 20 MHz. ## **AC Specifications** Switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | D4 | Description | D': | AV <sub>DD</sub> , | TT *4 | | | |----------------|-----------------------------------------------------|---------------------|--------------------|-----------------|---------------------------|---------| | Parameter | Description | Diagram | Min. | Nom. | Max | Units | | tjit(cc) | Cycle-to-cycle jitter | see Figure 3 | -75 | | 75 | | | t(0) | Static phase offset <sup>(1)</sup> see Figure 4 -50 | | -50 | 0 | 50 | | | tsk(o) | Output clock skew | see Figure 5 | | | 100 | ps | | tjit(per) | Period jitter | see Figure 6 | -75 | | 75 | | | tjit(hper) | Half-period jitter | see Figure 7 | -100 | | 100 | | | tsl(i) | Input clock slew rate <sup>(2)</sup> | see Figure 8 | 1.0 | | 2.0 | 37/ | | tsl(o) | Output clock slew rate <sup>(2)</sup> | see Figure 8 | 1.0 | | 2.0 | - V/ns | | The PLL on PI6 | CV857 meets the above parameters while su | pporting SSC synthe | esizers with the | e following par | rameters <sup>(3)</sup> . | | | | SSC modulation frequency | | 30.00 | | 50.00 | kHz | | | SSC clock input frequency deviation | | 0.00 | | -0.50 | % | | | PLL loop bandwidth | | | 2 | | MHz | | | Phase angle | | | | -0.031 | degrees | #### **Notes:** - 1. Static Phase offset does not include Jitter. - 2. The slew rate is determined from the IBIS model and not from the test load. - 3. The SSC requirements meet the Intel PC100 SDRAM Registered DIMM specification. Figure 1. Output Load Figure 2. Output Load Test Circuit 7 Figure 3. Cycle-to-Cycle Jitter Figure 4. Static Phase Offset Figure 5. Output Skew 8 PS8464D 02/21/03 Figure 6. Period Jitter Figure 7. Half-Period Jitter Figure 8. Input and Output Slew Rates 9 PS8464D 02/21/03 ## Packaging Mechanical: 48-Pin TSSOP(A) ### **Ordering Information** | Ordering Code | Package<br>Name | Package Type | |---------------|-----------------|----------------------------| | PI6CV857A | A48 | 48-pin, 240-mil wide TSSOP | 2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com