# **PCA8565** # Real time clock/calender Rev. 01 — 31 March 2003 **Product data** # **General description** The PCA8565 is a CMOS real time clock/calendar optimized for low power consumption. A programmable clock output, interrupt output and voltage-low detector are also provided. All address and data are transferred serially via a two-line bidirectional I<sup>2</sup>C-bus. Maximum bus speed is 400 kbit/s. The built-in word address register is incremented automatically after each written or read data byte. #### **Features** 2. - Provides year, month, day, weekday, hours, minutes and seconds based on 32.768 kHz quartz crystal - Century flag - Clock operating voltage: 1.8 to 5.5 V - Extended operating temperature range: –40 to +125 °C - Low backup current; typical 0.5 $\mu$ A at $V_{DD}$ = 3.0 V and $T_{amb}$ = 25 $^{\circ}$ C - 400 kHz two-wire I<sup>2</sup>C-bus interface (at V<sub>DD</sub> = 1.8 to 5.5 V) - Programmable clock output for peripheral devices (32.768 kHz, 1024 Hz, 32 Hz and 1 Hz) - Alarm and timer functions - Integrated oscillator capacitor - Internal power-on reset - I<sup>2</sup>C-bus slave address: read A3H and write A2H - Open-drain interrupt pin. # **Applications** - Automotive - Industrial - Other applications that require a wide operating temperature range. #### Quick reference data Table 1: Quick reference data | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------|--------------------------------------------------------------------------------------------------|-----|-----|------|------| | $V_{DD}$ | supply voltage | $I^2$ C-bus active; $f_{SCL} = 400 \text{ kHz}$ ;<br>$T_{amb} = -40 \text{ to } +125 \text{ °C}$ | 1.8 | - | 5.5 | V | | $I_{DD}$ | supply current | $f_{SCL} = 400 \text{ kHz}$ | - | - | 820 | μΑ | | T <sub>amb</sub> | ambient temperature | | -40 | - | +125 | °C | Real time clock/calender # 5. Ordering information **Table 2: Ordering information** | Type number | Package | | | | |-------------|---------|---------------------------------------------------------------------|----------|--| | | Name | Description | Version | | | PCA8565TS | TSSOP8 | plastic thin shrink small outline package; 8 leads; body width 3 mm | SOT505-1 | | # 6. Block diagram # 7. Pinning information ## 7.1 Pinning Real time clock/calender Fig 3. Device diode protection diagram. #### 7.2 Pin description Table 3: Pin description | Symbol | Pin | Description | |----------|-----|-------------------------------------------| | OSCI | 1 | oscillator input | | OSCO | 2 | oscillator output | | ĪNT | 3 | interrupt output (open-drain; active LOW) | | $V_{SS}$ | 4 | ground | | SDA | 5 | serial data I/O | | SCL | 6 | serial clock input | | CLKOUT | 7 | clock output, open-drain | | $V_{DD}$ | 8 | positive supply voltage | | | | | # 8. Functional description The PCA8565 contains sixteen 8-bit registers with an auto-incrementing address register, an on-chip 32.768 kHz oscillator with one integrated capacitor, a frequency divider which provides the source clock for the Real Time Clock/calender (RTC), a programmable clock output, a timer, an alarm, a voltage-low detector and a 400 kHz $I^2$ C-bus interface. All 16 registers are designed as addressable 8-bit parallel registers although not all bits are implemented. The first two registers (memory address 00H and 01H) are used as control and/or status registers. The memory addresses 02H through 08H are used as counters for the clock function (seconds up to years counters). Address locations 09H through 0CH contain alarm registers which define the conditions for an alarm. Address 0DH controls the CLKOUT output frequency. 0EH and 0FH are the timer control and timer registers, respectively. The seconds, minutes, hours, days, weekdays, months, years as well as the minute alarm, hour alarm, day alarm and weekday alarm registers are all coded in BCD format. When one of the RTC registers is read the contents of all counters are frozen. Therefore, faulty reading of the clock/calendar during a carry condition is prevented. Real time clock/calender #### 8.1 Alarm function modes By clearing the MSB of one or more of the alarm registers (bit AE = alarm enable), the corresponding alarm condition(s) will be active. In this way an alarm can be generated from once per minute up to once per week. The alarm condition sets the Alarm Flag (AF). The asserted AF can be used to generate an interrupt ( $\overline{INT}$ ). The AF can only be cleared by software. #### 8.2 Timer The 8-bit countdown timer at address 0FH is controlled by the timer control register at address 0EH. The timer control register determines one of 4 source clock frequencies for the timer (4096 Hz, 64 Hz, 1 Hz, or $^{1}/_{60}$ Hz), and enables or disables the timer. The timer counts down from a software-loaded 8-bit binary value. At the end of every countdown, the timer sets the Timer Flag (TF). The TF may only be cleared by software. The asserted TF can be used to generate an Interrupt ( $\overline{\text{INT}}$ ). The interrupt may be generated as a pulsed signal every countdown period or as a permanently active signal which follows the condition of TF. Bit TI/TP is used to control this mode selection. When reading the timer, the current countdown value is returned. #### 8.3 CLKOUT output A programmable square wave is available at pin CLKOUT. Operation is controlled by the CLKOUT control register at address 0DH. Frequencies of 32.768 kHz (default), 1024 Hz, 32 Hz and 1 Hz can be generated for use as a system clock, microcontroller clock, input to a charge pump, or for calibration of the oscillator. CLKOUT is an open-drain output and enabled at power-on. If disabled it becomes high-impedance. #### 8.4 Reset The PCA8565 includes an internal reset circuit which is active whenever the oscillator is stopped. In the reset state the I<sup>2</sup>C-bus logic is initialized and all registers, including the address pointer, are cleared with the exception of bits FE, VL, TD1, TD0, TESTC and AE which are set to logic 1. #### 8.5 Voltage-low detector The PCA8565 has an on-chip voltage-low detector. When $V_{DD}$ drops below $V_{low}$ , bit VL in the seconds register is set to indicate that the integrity of the clock information is no longer guaranteed. The VL flag can only be cleared by software. Bit VL is intended to detect the situation when $V_{DD}$ is decreasing slowly, for example under battery operation. Should $V_{DD}$ reach $V_{low}$ before power is re-asserted then bit VL will be set. This will indicate that the time may be corrupted. #### Real time clock/calender # 8.6 Register organization Table 4: Binary formatted registers overview Bit positions labelled as x are not implemented, those labelled with 0 should always be written with logic 0. | Address | Register name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------------|---------------------------------------|-------|-------|-------|-------|-------|-------|-------| | 00H | control/status 1 | TEST1 | 0 | STOP | 0 | TESTC | 0 | 0 | 0 | | 01H | control/status 2 | 0 | 0 | 0 | TI/TP | AF | TF | AIE | TIE | | 0DH | CLKOUT control | FE | Х | х | х | х | Х | FD1 | FD0 | | 0EH | timer control | TE | Х | х | х | х | Х | TD1 | TD0 | | 0FH | timer | <timer countdown="" value=""></timer> | | | | | | | | Table 5: BCD formatted registers overview Bit positions labelled as x are not implemented. | Address | Register name | BCD for | BCD format tens nibble | | | | BCD format units nibble | | | | |---------|----------------|-------------------------|-------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------|-------------------------|--| | | | Bit 7<br>2 <sup>3</sup> | Bit 6<br>2 <sup>2</sup> | Bit 5<br>2 <sup>1</sup> | Bit 4<br>2 <sup>0</sup> | Bit 3<br>2 <sup>3</sup> | Bit 2<br>2 <sup>2</sup> | Bit 1<br>2 <sup>1</sup> | Bit 0<br>2 <sup>0</sup> | | | 02H | seconds | VL | | <seconds 00="" 59="" bcd="" coded="" in="" to=""></seconds> | | | | | | | | 03H | minutes | x | | | <minutes< td=""><td>00 to 59 co</td><td>oded in BCI</td><td>D&gt;</td><td></td></minutes<> | 00 to 59 co | oded in BCI | D> | | | | 04H | hours | x | x | x <hours 00="" 23="" bcd="" coded="" in="" to=""></hours> | | | | | | | | 05H | days | х | х | x <days 01="" 31="" bcd="" coded="" in="" to=""></days> | | | | | | | | 06H | weekdays | х | х | х | х | х | <1 | weekdays | 0 to 6> | | | 07H | months/century | С | х | х | | <months< td=""><td>01 to 12 co</td><td>ded in BC</td><td>D&gt;</td></months<> | 01 to 12 co | ded in BC | D> | | | 08H | years | | | <) | ears 00 to | 99 coded in | BCD> | | | | | 09H | minute alarm | AE | | | <minute ala<="" td=""><td>rm 00 to 59</td><td>coded in E</td><td>BCD&gt;</td><td></td></minute> | rm 00 to 59 | coded in E | BCD> | | | | 0AH | hour alarm | AE | х | <hour 00="" 23="" alarm="" bcd="" coded="" in="" to=""></hour> | | | | | | | | 0BH | day alarm | AE | х | <day 01="" 31="" alarm="" bcd="" coded="" in="" to=""></day> | | | | | | | | 0CH | weekday alarm | AE | х | х | х | х | <we< td=""><td>ekday alar</td><td>m 0 to 6&gt;</td></we<> | ekday alar | m 0 to 6> | | Real time clock/calender #### 8.6.1 Control/status 1 register Table 6: Control/status 1 (address 00H) bits description | Bit | Symbol | Value | Description | | |--------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | 7 | TEST1 | 0 | Normal mode | | | | | 1 | EXT_CLK test mode | | | 6 | 0 | | default value is logic 0 | | | 5 | 5 STOP | STOP | 0 | RTC source clock runs | | | | 1 | all RTC divider chain flip-flops are asynchronously set to logic 0; the RTC clock is stopped (CLKOUT at 32.768 kHz is still available) | | | 4 | 0 | | default value is logic 0 | | | 3 | TESTC | 0 | Power-on reset override facility is disabled; set to logic 0 for normal operation | | | | | 1 | Power-on reset override may be enabled | | | 2 to 0 | 0 | | default value is logic 0 | | #### 8.6.2 Control/status 2 register Bits TF and AF: When an alarm occurs, AF is set to 1. Similarly, at the end of a timer countdown, TF is set to 1. These bits maintain their value until overwritten by software. If both timer and alarm interrupts are required in the application, the source of the interrupt can be determined by reading these bits. To prevent one flag being overwritten while clearing another a logic AND is performed during a write access. Bits TIE and AIE: These bits activate or deactivate the generation of an interrupt when TF or AF is asserted, respectively. The interrupt is the logical OR of these two conditions when both AIE and TIE are set. Table 7: Control/status 2 (address 01H) bits description | Bit | Symbol | Value | Description | |--------|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 5 | 0 | | default value is logic 0 | | 4 | TI/TP | 0 | INT is active when TF is active (subject to the status of TIE) | | | | 1 | INT pulses active according to Table 8 (subject to the status of TIE); note that if AF and AIE are active then INT will be permanently active | | 3 | 3 AF | 0 (read) | alarm flag inactive | | | | 1 (read) | alarm flag active | | | | 0 (write) | alarm flag is cleared | | | | 1 (write) | alarm flag remains unchanged | | 2 | TF | 0 (read) | timer flag inactive | | | | 1 (read) | timer flag active | | | | 0 (write) | timer flag is cleared | | | | 1 (write) | timer flag remains unchanged | | 1 | AIE | 0 | alarm interrupt disabled | | | | 1 | alarm interrupt enabled | | 0 | TIE | 0 | timer interrupt disabled | | | | 1 | timer interrupt enabled | #### Real time clock/calender Table 8: INT operation (bit TI/TP = 1) | Source clock (Hz) | INT period (s)[2] | | | | |-------------------|--------------------------------|--------|--|--| | | n = 1 <sup>[1]</sup> | n > 1 | | | | 4 096 | <sup>1</sup> / <sub>8192</sub> | 1/4096 | | | | 64 | <sup>1</sup> / <sub>128</sub> | 1/64 | | | | 1 | 1/64 | 1/64 | | | | 1/60 | 1/64 | 1/64 | | | <sup>[1]</sup> TF and INT become active simultaneously. #### 8.6.3 Time and date registers Table 9: Seconds/VL (address 02H) bits description | Bit | Symbol | Value | Description | |--------|---------|----------|------------------------------------------------------------------------------------------------------------------------| | 7 | VL | 0 | clock integrity is guaranteed | | | | 1 | integrity of the clock information is no longer guaranteed | | 6 to 0 | seconds | 00 to 59 | this register holds the current seconds coded in BCD format; example: seconds register contains x101 1001 = 59 seconds | #### Table 10: Minutes (address 03H) bits description | Bit | Symbol | Value | Description | |--------|---------|----------|-------------------------------------------------------------| | 6 to 0 | minutes | 00 to 59 | this register holds the current minutes coded in BCD format | #### Table 11: Hours (address 04H) bits description | Bit | Symbol | Value | Description | |--------|--------|----------|-----------------------------------------------------------| | 5 to 0 | hours | 00 to 23 | this register holds the current hours coded in BCD format | #### Table 12: Days (address 05H) bits description | Bit | Symbol | Value | Description | |--------|---------------------|----------|---------------------------------------------------------| | 5 to 0 | days <sup>[1]</sup> | 01 to 31 | this register holds the current day coded in BCD format | <sup>[1]</sup> The PCA8565 compensates for leap years by adding a 29th day to February if the year counter contains a value which is exactly divisible by 4, including the year 00. #### Table 13: Weekdays (address 06H) bits description | Bit | Symbol | Value | Description | |--------|-------------------------|--------|---------------------------------------------------------------------------| | 2 to 0 | weekdays <sup>[1]</sup> | 0 to 6 | this register holds the current weekday coded in BCD format, see Table 14 | <sup>[1]</sup> These bits may be re-assigned by the user. Table 14: Weekday assignments | Day | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-------|-------|-------|-------|-------|-------|-------|-------| | Sunday | х | х | х | Х | х | 0 | 0 | 0 | | Monday | х | х | х | х | х | 0 | 0 | 1 | | Tuesday | х | х | х | х | х | 0 | 1 | 0 | | Wednesday | Х | Х | Х | Х | Х | 0 | 1 | 1 | <sup>[2]</sup> n = loaded countdown value. Timer stopped when n = 0. #### Real time clock/calender Table 14: Weekday assignments...continued | Day | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Thursday | X | X | X | х | Х | 1 | 0 | 0 | | Friday | х | х | х | х | Х | 1 | 0 | 1 | | Saturday | х | Х | Х | Х | х | 1 | 1 | 0 | Table 15: Months/century (address 07H) bits description | Bit | Symbol | Value | Description | |--------|------------------------|----------|-------------------------------------------------------------------------| | 7 | century <sup>[1]</sup> | | this bit is toggled when the years register overflows from 99 to 00 | | | | 0 | indicates the century is 20xx | | | | 1 | indicates the century is 19xx | | 4 to 0 | month | 01 to 12 | this register holds the current month coded in BCD format, see Table 16 | <sup>[1]</sup> These bits may be re-assigned by the user. **Table 16: Month assignments** | Table 16. Mentil designments | | | | | | | | | |------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Month | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | January | С | X | X | 0 | 0 | 0 | 0 | 1 | | February | С | Х | Х | 0 | 0 | 0 | 1 | 0 | | March | С | х | Х | 0 | 0 | 0 | 1 | 1 | | April | С | х | х | 0 | 0 | 1 | 0 | 0 | | May | С | х | Х | 0 | 0 | 1 | 0 | 1 | | June | С | Х | Х | 0 | 0 | 1 | 1 | 0 | | July | С | х | Х | 0 | 0 | 1 | 1 | 1 | | August | С | х | Х | 0 | 1 | 0 | 0 | 0 | | September | С | х | х | 0 | 1 | 0 | 0 | 1 | | October | С | х | х | 1 | 0 | 0 | 0 | 0 | | November | С | х | х | 1 | 0 | 0 | 0 | 1 | | December | С | х | х | 1 | 0 | 0 | 1 | 0 | Table 17: Years (address 08H) bits description | Bit | Symbol | Value | Description | |--------|--------|----------|----------------------------------------------------------| | 7 to 0 | years | 00 to 99 | this register holds the current year coded in BCD format | #### 8.6.4 Alarm registers When one or more of these registers are loaded with a valid minute, hour, day or weekday and its corresponding bit Alarm Enable (AE) is logic 0, then that information will be compared with the current minute, hour, day and weekday. When all enabled comparisons first match, the Alarm Flag (AF) is set. AF will remain set until cleared by software. Once AF has been cleared it will only be set again when the time increments to match the alarm condition once more. Alarm registers which have their bit AE at logic 1 will be ignored. 8 of 26 #### Real time clock/calender Table 18: Minute alarm (address 09H) bits description | Bit | Symbol | Value | Description | |--------|---------------|----------|----------------------------------------------------------------------| | 7 | AE | 0 | minute alarm is enabled | | | | 1 | minute alarm is disabled | | 6 to 0 | alarm minutes | 00 to 59 | this register holds the minute alarm information coded in BCD format | #### Table 19: Hour alarm (address 0AH) bits description | Bit | Symbol | Value | Description | |--------|-------------|----------|--------------------------------------------------------------------| | 7 | AE | 0 | hour alarm is enabled | | | | 1 | hour alarm is disabled | | 5 to 0 | alarm hours | 00 to 23 | this register holds the hour alarm information coded in BCD format | #### Table 20: Day alarm (address 0BH) bits description | Bit | Symbol | Value | Description | |--------|------------|----------|-------------------------------------------------------------------| | 7 | AE | 0 | day alarm is enabled | | | | 1 | day alarm is disabled | | 5 to 0 | alarm days | 01 to 31 | this register holds the day alarm information coded in BCD format | #### Table 21: Weekday alarm (address 0CH) bits description | Bit | Symbol | Value | Description | |--------|-------------------|--------|-----------------------------------------------------------------------| | 7 AE | | 0 | weekday alarm is enabled | | | | 1 | weekday alarm is disabled | | 2 to 0 | alarm<br>weekdays | 0 to 6 | this register holds the weekday alarm information coded in BCD format | #### 8.6.5 CLOCKOUT control register #### Table 22: CLKOUT control (address 0DH) bits description | Bit | Symbol | Value | Description | |--------|----------------|-------|---------------------------------------------------------------------------| | 7 | FE | 0 | the CLKOUT output is inhibited and CLKOUT output is set to high-impedance | | | | 1 | the CLKOUT output is activated | | 1 to 0 | FD1 and<br>FD0 | | these bits control the frequency output at pin CLKOUT, see Table 23 | #### Table 23: FD1 and FD0: CLKOUT frequency selection | FD1 | FD0 | CLKOUT frequency | |-----|-----|------------------| | 0 | 0 | 32.768 kHz | | 0 | 1 | 1024 Hz | | 1 | 0 | 32 Hz | | 1 | 1 | 1 Hz | #### 8.6.6 Countdown timer The timer register is an 8-bit binary countdown timer. It is enabled and disabled via the timer control register bit TE. The source clock for the timer is also selected by the timer control register. Other timer properties such as interrupt generation are controlled via control/status 2 register. 9 of 26 #### Real time clock/calender For accurate read back of the countdown value, the I<sup>2</sup>C-bus clock (SCL) must be operating at a frequency of at least twice the selected timer clock. Table 24: Timer control (address 0EH) bits description | Bit | Symbol | Value | Description | |--------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TE | 0 | timer is disabled | | | | 1 | timer is enabled | | 1 to 0 | TD1 and<br>TD0 | | timer source clock frequency select; these bits determine the source clock for the countdown timer, see Table 25; when not in use, TD1 and TD0 should be set to $1_{16}$ Hz for power saving | Table 25: TD1 and TD0: Timer frequency selection | TD1 | TD0 | TIMER Source clock frequency | |-----|-----|------------------------------| | 0 | 0 | 4096 Hz | | 0 | 1 | 64 Hz | | 1 | 0 | 1 Hz | | 1 | 1 | ½ <sub>60</sub> Hz | Table 26: Timer (address 0FH) bits description | Bit | Symbol | Value | Description | |--------|--------|----------|-------------------------------------------------------------------------| | 7 to 0 | timer | 00 to FF | countdown value = n; $CountdownPeriod = \frac{n}{SourceClockFrequency}$ | #### 8.7 EXT CLK test mode A test mode is available which allows for on-board testing. In such a mode it is possible to set up test conditions and control the operation of the RTC. The test mode is entered by setting bit TEST1 in control/status1 register. Then pin CLKOUT becomes an input. The test mode replaces the internal 64 Hz signal with the signal applied to pin CLKOUT. Every 64 positive edges applied to pin CLKOUT will then generate an increment of one second. The signal applied to pin CLKOUT should have a minimum pulse width of 300 ns and a minimum period of 1000 ns. The internal 64 Hz clock, now sourced from CLKOUT, is divided down to 1 Hz by a 2<sup>6</sup> divide chain called a pre-scaler. The pre-scaler can be set into a known state by using bit STOP. When bit STOP is set, the pre-scaler is reset to 0 (STOP must be cleared before the pre-scaler can operate again). From a STOP condition, the first 1 second increment will take place after 32 positive edges on CLKOUT. Thereafter, every 64 positive edges will cause a 1 second increment. **Remark:** Entry into EXT\_CLK test mode is not synchronized to the internal 64 Hz clock. When entering the test mode, no assumption as to the state of the pre-scaler can be made. #### Operation example: - 1. Set EXT\_CLK test mode (control/status 1, bit TEST1 = 1) - 2. Set STOP (control/status 1, bit STOP = 1) Real time clock/calender - 3. Clear STOP (control/status 1, bit STOP = 0) - 4. Set time registers to desired value - 5. Apply 32 clock pulses to CLKOUT - 6. Read time registers to see the first change - 7. Apply 64 clock pulses to CLKOUT - 8. Read time registers to see the second change. Repeat 7 and 8 for additional increments. #### 8.8 Power-On Reset (POR) override The POR duration is directly related to the crystal oscillator start-up time. Due to the long start-up times experienced by these types of circuits, a mechanism has been built in to disable the POR and hence speed up on-board test of the device. The setting of this mode requires that the I<sup>2</sup>C-bus pins, SDA and SCL, be toggled in a specific order as shown in Figure 5. All timings are required minimums. Once the override mode has been entered, the device immediately stops being reset and normal operation may commence i.e. entry into the EXT\_CLK test mode via I<sup>2</sup>C-bus access. The override mode may be cleared by writing a logic 0 to TESTC. TESTC must be set to logic 1 before re-entry into the override mode is possible. Setting TESTC to logic 0 during normal operation has no effect except to prevent entry into the POR override mode. ## 9. Characteristics of the I<sup>2</sup>C-bus The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy. #### 9.1 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal (see Figure 6). Real time clock/calender #### 9.2 Start and stop conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P), see Figure 7. #### 9.3 System configuration A device generating a message is a transmitter, a device receiving a message is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves (see Figure 8). #### 9.4 Acknowledge The number of data bytes transferred between the start and stop conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH-level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related #### Real time clock/calender clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition. ## 9.5 I<sup>2</sup>C-bus protocol #### 9.5.1 Addressing Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the start procedure. The PCA8565 acts as a slave receiver or slave transmitter. Therefore the clock signal SCL is only an input signal, but the data signal SDA is a bidirectional line. The PCA8565 slave address is shown in Figure 10. #### Real time clock/calender #### 9.5.2 Clock/calendar read/write cycles The $I^2C$ -bus configuration for the different PCA8565 read and write cycles is shown in Figure 11, Figure 12 and Figure 13. The word address is a 4-bit value that defines which register is to be accessed next. The upper four bits of the word address are not used. Real time clock/calender # 10. Limiting values Table 27: Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Min | Max | Unit | |------------------|-------------------------|------------|----------------|------| | $V_{DD}$ | supply voltage | -0.5 | +6.5 | V | | $I_{DD}$ | supply current | -50 | +50 | mA | | I <sub>SS</sub> | supply current | -50 | +50 | mA | | $V_{I}$ | input voltage | | | | | | for pins SCL and SDA | -0.5 | +5.5 | V | | | for any other input | -0.5 | $V_{DD} + 0.5$ | V | | I <sub>I</sub> | DC input current | -10 | +10 | mA | | I <sub>O</sub> | DC output current | -10 | +10 | mA | | P <sub>tot</sub> | total power dissipation | - | 300 | mW | | $T_{amb}$ | ambient temperature | -40 | +125 | °C | | T <sub>stg</sub> | storage temperature | <b>–65</b> | +150 | °C | # 11. Static characteristics #### **Table 28: Static characteristics** $V_{DD}$ = 1.8 to 5.5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to +125 °C; $f_{osc}$ = 32.768 kHz; quartz $R_s$ = 40 k $\Omega$ ; $C_L$ = 8 pF; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------|-----------|-----|------|------| | Supplies | | | | | | | | $V_{DD}$ | supply voltage | | 1.8 | - | 5.5 | V | | $V_{\text{DD(clock)}}$ | supply voltage for clock data integrity | | $V_{low}$ | - | 5.5 | V | | I <sub>DD1</sub> | supply current 1 | interface active | | | | | | | | $f_{SCL} = 400 \text{ kHz}$ | - | - | 820 | μΑ | | | | f <sub>SCL</sub> = 100 kHz | - | - | 220 | μΑ | | I <sub>DD2</sub> | supply current 2 | interface inactive ( $f_{SCL} = 0 \text{ Hz}$ );<br>CLKOUT disabled;<br>$T_{amb} = 25 \text{ °C}$ | [1] | | | | | | | $V_{DD} = 5.0 \text{ V}$ | - | 750 | 1500 | nA | | | | $V_{DD} = 4.0 \text{ V}$ | - | 700 | 1400 | nA | | | | $V_{DD} = 3.0 \text{ V}$ | - | 650 | 1300 | nA | | | | $V_{DD} = 2.0 \text{ V}$ | - | 600 | 1200 | nA | | | | $V_{DD}$ = 5.0 V; $T_{amb}$ = 125 °C | [2] _ | 750 | 5000 | nA | #### Real time clock/calender Table 28: Static characteristics...continued $V_{DD}$ = 1.8 to 5.5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to +125 °C; $f_{osc}$ = 32.768 kHz; quartz $R_s$ = 40 k $\Omega$ ; $C_L$ = 8 pF; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------|-----|--------------|------|----------------|------| | I <sub>DD3</sub> | supply current 3 | interface inactive ( $f_{SCL} = 0 \text{ Hz}$ );<br>CLKOUT enabled at 32 kHz;<br>$T_{amb} = 25 ^{\circ}\text{C}$ | [3] | | | | | | | | $V_{DD} = 5.0 \text{ V}$ | | - | 1000 | 2000 | nA | | | | $V_{DD} = 4.0 \text{ V}$ | | - | 900 | 1800 | nA | | | | $V_{DD} = 3.0 \text{ V}$ | | - | 800 | 1600 | nA | | | | $V_{DD} = 2.0 \text{ V}$ | | - | 700 | 1400 | nA | | | | $V_{DD}$ = 5.0 V; $T_{amb}$ = 125 °C | [2] | - | 1000 | 6000 | nA | | Inputs | | | | | | | | | $V_{IL}$ | LOW-level input voltage | | | $V_{SS}-0.3$ | - | $0.3V_{DD}$ | V | | $V_{\text{IH(SCL)}}$ | SCL HIGH-level input voltage | | | $0.7V_{DD}$ | - | 5.5 | V | | V <sub>IH(SDA)</sub> | SDA HIGH-level input voltage | | | $0.7V_{DD}$ | - | 5.5 | V | | V <sub>IH(OSCI)</sub> | OSCI HIGH-level input voltage | | | $0.7V_{DD}$ | - | $V_{DD} + 0.3$ | V | | I <sub>LI(SCL)</sub> | SCL input leakage current | $V_I = V_{DD}$ or $V_{SS}$ | | -1 | 0 | +1 | μΑ | | I <sub>LI(SDA)</sub> | SDA input leakage current | $V_I = V_{DD}$ or $V_{SS}$ | | -1 | 0 | +1 | μΑ | | Ci | input capacitance | | [4] | - | - | 7 | pF | | Outputs | | | | | | | | | I <sub>OL(SDA)</sub> | SDA LOW-level output current | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5 \text{ V}$ | | -3 | - | - | mA | | $I_{OL(\overline{INT})}$ | INT LOW-level output current | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5 \text{ V}$ | | -1 | - | - | mA | | I <sub>OL(CLKOUT)</sub> | CLKOUT LOW-level output current | $V_O = V_{DD}$ or $V_{SS}$ | | -1 | - | - | mA | | I <sub>LO</sub> | output leakage current | | | -1 | 0 | +1 | μΑ | | Voltage dete | ector | | | | | | | | V <sub>low</sub> | low voltage detection | | | - | 0.9 | 1.7 | V | | Temperature | • | | | | | | | | T <sub>amb</sub> | ambient temperature | | | -40 | | +125 | °C | | | | | | | | | | <sup>[1]</sup> Timer source clock = $\frac{1}{60}$ Hz, level of pins SCL and SDA is $V_{DD}$ or $V_{SS}$ . 16 of 26 <sup>[2]</sup> Worst case is at high temperature and high supply voltage. <sup>[3]</sup> Timer source clock = $\frac{1}{60}$ Hz, level of pins SCL and SDA is $V_{DD}$ or $V_{SS}$ . <sup>[4]</sup> Tested on sample basis. Real time clock/calender # 12. Dynamic characteristics #### Table 29: Dynamic characteristics $V_{DD}$ = 1.8 to 5.5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to + 125 °C; $f_{osc}$ = 32.768 kHz; quartz $R_s$ = 40 k $\Omega$ ; $C_L$ = 8 pF; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------------------------|------------------------------------------------------|---------------------------------------------|-----|-----|--------------------|-----|-----------| | Oscillator | | | | | | | | | C <sub>INT</sub> | integrated load capacitance | | | 15 | 25 | 35 | pF | | $\Delta f_{\rm osc}/f_{\rm osc}$ | oscillator stability | $\Delta V_{DD}$ = 200 mV; $T_{amb}$ = 25 °C | | - | $2 \times 10^{-7}$ | - | - | | Quartz cry | stal parameters (f = 32.768 | kHz) | | | | | | | $R_s$ | series resistance | | | - | - | 40 | $k\Omega$ | | $C_{L}$ | parallel load capacitance | | | - | 10 | - | pF | | $C_{T}$ | trimmer capacitance | | | 5 | - | 25 | pF | | CLKOUT o | utput | | | | | | | | $\delta_{\text{CLKOUT}}$ | CLKOUT duty cycle | | [1] | - | 50 | - | % | | Timing cha | racteristics: I <sup>2</sup> C-bus <sup>[2][3]</sup> | | | | | | | | $f_{SCL}$ | SCL clock frequency | | [4] | - | - | 400 | kHz | | $t_{\text{HD;STA}}$ | START condition hold time | | | 0.6 | - | - | μs | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | | 0.6 | - | - | μs | | $t_{LOW}$ | SCL LOW time | | | 1.3 | - | - | μs | | t <sub>HIGH</sub> | SCL HIGH time | | | 0.6 | - | - | μs | | t <sub>r</sub> | SCL and SDA rise time | | | - | - | 0.3 | μs | | t <sub>f</sub> | SCL and SDA fall time | | | - | - | 0.3 | μs | | C <sub>b</sub> | capacitive bus line load | | | - | - | 400 | pF | | t <sub>SU;DAT</sub> | data set-up time | | | 100 | - | - | ns | | $t_{HD;DAT}$ | data hold time | | | 0 | - | - | ns | | t <sub>SU;STO</sub> | set-up time for STOP condition | | | 0.6 | - | - | μs | | t <sub>SW</sub> | tolerable spike width on bus | | | - | - | 50 | ns | <sup>[1]</sup> Unspecified for $f_{CLKOUT} = 32.768 \text{ kHz}$ . <sup>[2]</sup> All timing values are valid within the operating supply voltage at ambient temperature and referenced to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub>. <sup>[3]</sup> A detailed description of the I<sup>2</sup>C-bus specification, with applications, is given in brochure *The I<sup>2</sup>C-bus and how to use it.* This brochure may be ordered using the code 9398 393 40011. <sup>[4]</sup> I<sup>2</sup>C-bus access time between two STARTs or between a START and a STOP condition to this device must be less than one second. #### Real time clock/calender #### Real time clock/calender # 13. Application information 19 of 26 #### Real time clock/calender #### 13.1 Quartz frequency adjustment #### 13.1.1 Method 1: fixed OSCI capacitor By evaluating the average capacitance necessary for the application layout, a fixed capacitor can be used. The frequency is best measured via the 32.768 kHz signal available after power-on at pin CLKOUT. The frequency tolerance depends on the quartz crystal tolerance, the capacitor tolerance and the device-to-device tolerance (on average $\pm 5 \times 10^{-6}$ ). Average deviations of $\pm 5$ minutes per year can be easily achieved. #### 13.1.2 Method 2: OSCI trimmer Using the 32.768 kHz signal available after power-on at pin CLKOUT, fast setting of a trimmer is possible. #### 13.1.3 Method 3: OSCO output Direct measurement of OSCO out (accounting for test probe capacitance). # 14. Package outline #### TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm SOT505-1 #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | ISSUE DATE | | |----------|------------|-------|------|--|------------|------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1330E DATE | | | SOT505-1 | | | | | | 99-04-09 | | Fig 20. Package outline. Real time clock/calender # 15. Soldering #### 15.1 Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. #### 15.2 Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferably be kept: - below 220 °C for all the BGA packages and packages with a thickness ≥ 2.5mm and packages with a thickness <2.5 mm and a volume ≥350 mm<sup>3</sup> so called thick/large packages - below 235 °C for packages with a thickness <2.5 mm and a volume <350 mm<sup>3</sup> so called small/thin packages. #### 15.3 Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. #### Real time clock/calender For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### 15.4 Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C. #### 15.5 Package related soldering information Table 30: Suitability of surface mount IC packages for wave and reflow soldering methods | Package <sup>[1]</sup> | Soldering method | | | | | |--------------------------------------------------------------------------------|-----------------------------|-----------------------|--|--|--| | | Wave | Reflow <sup>[2]</sup> | | | | | BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA | not suitable | suitable | | | | | DHVQFN, HBCC, HBGA, HLQFP, HSQFP,<br>HSOP, HTQFP, HTSSOP, HVQFN, HVSON,<br>SMS | not suitable <sup>[3]</sup> | suitable | | | | | PLCC <sup>[4]</sup> , SO, SOJ | suitable | suitable | | | | | LQFP, QFP, TQFP | not recommended[4][5] | suitable | | | | | SSOP, TSSOP, VSO, VSSOP | not recommended[6] | suitable | | | | <sup>[1]</sup> For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office. - [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods. - [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. - [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. Real time clock/calender # 16. Revision history ## Table 31: Revision history | Rev | Date | CPCN | Description | |-----|----------|------|-------------------------------| | 01 | 20030331 | - | Product data (9397 750 10695) | PCA8565 **Philips Semiconductors** #### Real time clock/calender #### 17. Data sheet status | Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition | |-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - Please consult the most recently issued data sheet before initiating or completing a design. - The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com - For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status #### 18. Definitions Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### 19. Disclaimers Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified #### 20. Licenses #### Purchase of Philips I<sup>2</sup>C components Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I2C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. # **Contact information** For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com. Rev. 01 — 31 March 2003 Fax: +31 40 27 24825 # **PCA8565** #### Real time clock/calender #### **Contents** | 1 | General description | |----------------|---------------------------------------------------------| | 2 | Features | | 3 | Applications | | 4 | Quick reference data | | 5 | Ordering information 2 | | 6 | Block diagram 2 | | 7 | Pinning information | | 7.1 | Pinning | | 7.2 | Pin description | | 8 | Functional description 3 | | 8.1 | Alarm function modes 4 | | 8.2 | Timer 4 | | 8.3 | CLKOUT output 4 | | 8.4 | Reset | | 8.5 | Voltage-low detector | | 8.6<br>8.6.1 | Register organization | | 8.6.2 | Control/status 1 register 6 Control/status 2 register 6 | | 8.6.3 | Time and date registers | | 8.6.4 | Alarm registers | | 8.6.5 | CLOCKOUT control register | | 8.6.6 | Countdown timer | | 8.7 | EXT_CLK test mode | | 8.8 | Power-On Reset (POR) override 11 | | 9 | Characteristics of the I <sup>2</sup> C-bus | | 9.1 | Bit transfer | | 9.2 | Start and stop conditions 12 | | 9.3 | System configuration | | 9.4 | Acknowledge | | 9.5 | l <sup>2</sup> C-bus protocol | | 9.5.1<br>9.5.2 | Addressing | | 10 | Limiting values | | 10 | Static characteristics | | | | | 12 | Dynamic characteristics | | 13 | Application information | | 13.1<br>13.1.1 | Quartz frequency adjustment | | 13.1.1 | Method 2: OSCI trimmer | | 13.1.3 | Method 3: OSCO output | | 14 | Package outline | | 15 | Soldering | | 15.1 | Introduction to soldering surface mount | | | packages | | 15.2 | Reflow soldering | | 15.3 | Wave soldering | | | **a** 001a01111g | | Package related soldering information | 23 | |---------------------------------------|----| | Revision history | 24 | | Data sheet status | 25 | | Definitions | 25 | | Disclaimers | 25 | | Licenses | 25 | 15.5 # © Koninklijke Philips Electronics N.V. 2003. Printed in The Netherlands All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Document order number: 9397 750 10695 Date of release: 31 March 2003 **PHILIPS** Let's make things better.