## **INTEGRATED CIRCUITS** ## DATA SHEET # P82B96 Dual bi-directional bus buffer Product data Supersedes data of 2003 Feb 20 2003 Apr 02 #### **Dual bi-directional bus buffer** P82B96 #### **FEATURES** - Dual Interface handles both SCL and SDA I<sup>2</sup>C signals - Bi-directional data transfer - Splits I<sup>2</sup>C signal into forward/reverse Tx, Ty, Rx and Ry signals - Low power supply current - Wide supply voltage range (I<sup>2</sup>C logic levels at Sx Sy independent of IC supply voltage) - Supply voltage range of 2 V to 15 V - 60 mA sink capability for driving low impedance buses - Clock speeds to 400 kHz on short buses or where delays permit - ESD protection exceeds 3500 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101 - Latch-up free (bipolar process with no latching structures) #### **TYPICAL APPLICATIONS** - Interface between I<sup>2</sup>C buses operating at different logic levels (e.g., 5 V and 3 V or 15 V) - Interface between I<sup>2</sup>C and SMB (350 μA) bus standard. - Simple conversion of I<sup>2</sup>C SDA or SCL signals to multi-drop differential bus hardware, e.g., via compatible PCA82C250. - Interfaces with Opto-couplers to provide Opto isolation between I<sup>2</sup>C bus nodes. #### **DESCRIPTION** The P82B96 is a bipolar IC that creates a non-latching, bi-directional, logic interface between the normal I<sup>2</sup>C bus and a range of other bus configurations. It can interface I<sup>2</sup>C bus logic signals to similar buses having different voltage and current levels. For example it can interface to the 350 $\mu$ A SMB bus, to 3.3 V logic devices, and to 15 V levels and/or low impedance lines to improve noise immunity on longer bus lengths. It achieves this interface without any restrictions on the normal $\rm I^2C$ protocols or clock speed. The IC adds minimal loading to the $\rm I^2C$ node, and loadings of the new bus or remote $\rm I^2C$ nodes are not transmitted or transformed to the local node. Restrictions on the number of $\rm I^2C$ devices in a system, or the physical separation between them, are virtually eliminated. Transmitting SDA/SCL signals via balanced transmission lines (twisted pairs) or with galvanic isolation (opto-coupling) is simple because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be directly connected, without causing latching, to provide an alternative bi-directional signal line with $\rm I^2C$ properties. #### **PIN CONFIGURATIONS** #### 8-pin dual in-line or SO #### **PINNING** | SYMBOL | PIN | DESCRIPTION | | | | | | | |-----------------|-----|-----------------------------------|--|--|--|--|--|--| | Sx | 1 | I <sup>2</sup> C Bus (SDA or SCL) | | | | | | | | Rx | 2 | Receive signal | | | | | | | | Tx | 3 | Transmit signal | | | | | | | | GND | 4 | Negative Supply | | | | | | | | Ту | 5 | Transmit signal | | | | | | | | Ry | 6 | Receive signal | | | | | | | | Sy | 7 | I <sup>2</sup> C Bus (SDA or SCL) | | | | | | | | V <sub>CC</sub> | 8 | Positive supply | | | | | | | #### ORDERING INFORMATION | PACKAGES | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DRAWING NUMBER | |-------------------------------------|-------------------|------------|--------------|----------------| | 8-pin plastic dual In-line package | -40 to +85 °C | P82B96PN | P82B96PN | SOT97-1 | | 8-pin plastic small outline package | -40 to +85 °C | P82B96TD | P82B96T | SOT96-1 | #### NOTES: 1. Standard packing quantities and other packaging data are available at www.philipslogic.com/packaging. ## Dual bi-directional bus buffer P82B96 #### **BLOCK DIAGRAM** #### **FUNCTIONAL DESCRIPTION** The P82B96 has two identical buffers allowing buffering of both of the $I^2C$ (SDA and SCL) signals. Each buffer is made up of two logic signal paths, a forward path from the $I^2C$ interface pin which drives the buffered bus, and a reverse signal path from the buffered bus input to drive the $I^2C$ bus interface. Thus these paths are: - 1. Sense the voltage state of the I<sup>2</sup>C pin Sx (or Sy) and transmit this state to the pin Tx (Ty resp.), and - Sense the state of the pin Rx (Ry) and pull the I<sup>2</sup>C pin low whenever Rx (Ry) is low. The rest of this discussion will address only the "x" side of the buffer: the "y" side is identical. The $I^2C$ pin (Sx) is designed to interface with a normal $I^2C$ bus. The logic threshold voltage levels on the $I^2C$ bus are independent of the IC supply $V_{CC}$ . The maximum $I^2C$ bus supply voltage is 15 V and the guaranteed static sink current is 3 mA. The logic level of Rx is determined from the power supply voltage $V_{CC}$ of the chip. Logic LOW is below 42 % of $V_{CC}$ and logic HIGH is above 58 % of $V_{CC}$ : with a typical switching threshold of half $V_{CC}$ . Tx is an open collector output without ESD protection diodes to V $_{\rm CC}$ . It may be connected via a pull-up resistor to a supply voltage in excess of V $_{\rm CC}$ , as long as the 15 V rating is not exceeded. It has a larger current sinking capability than a normal I $^2$ C device, being able to sink a static current of greater than 30 mA, and typical 100 mA dynamic pull-down capability as well. A logic LOW is only transmitted to Tx when the voltage at the $I^2C$ pin (Sx) is below 0.6 V. A logic LOW at Rx will cause the $I^2C$ bus (Sx) to be pulled to a logic LOW level in accordance with $I^2C$ requirements (max. 1.5 V in 5 V applications) but not low enough to be looped back to the Tx output and cause the buffer to latch low. The minimum LOW level this chip can achieve on the $I^2C$ bus by a LOW at Rx is typically 0.8 V. If the supply voltage $V_{cc}$ fails then neither the $I^2C$ nor the Tx output will be held low. Their open collector configuration allows them to be pulled up to the rated maximum of 15 V even without $V_{CC}$ present. The input configuration on Sx and Rx also present no loading of external signals even when $V_{CC}$ is not present. The effective input capacitance of any signal pin, measured by its effect on bus rise times, is less than 7 pF for all bus voltages and supply voltages including $V_{CC}=0\ V.$ ## Dual bi-directional bus buffer P82B96 #### **MAXIMUM RATINGS** In accordance with the Absolute Maximum Rating System (IEC 134). Voltages with respect to pin GND (pin 4). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |------------------------|---------------------------------------------------|------|------|------| | V <sub>CC</sub> to GND | Supply voltage range V <sub>CC</sub> | -0.3 | +18 | V | | V <sub>bus</sub> | Voltage range on I <sup>2</sup> C Bus, SDA or SCL | -0.3 | +18 | V | | V <sub>Tx</sub> | Voltage range on buffered output | -0.3 | +18 | V | | V <sub>Rx</sub> | Voltage range on receive input | -0.3 | +18 | V | | I | DC current (any pin) | _ | 250 | mA | | R <sub>tot</sub> | Power dissipation | _ | 300 | mW | | T <sub>stg</sub> | Storage temperature range | -55 | +125 | °C | | T <sub>amb</sub> | Operating ambient temperature range | -40 | +85 | °C | #### **CHARACTERISTICS** At $T_{amb}$ = 25 °C; Voltages are specified with respect to GND with $V_{CC}$ = 5 V unless otherwise stated. | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Power Supply | • | • | • | • | • | | V <sub>CC</sub> | Supply voltage (operating) | 2.0 | _ | 15 | V | | I <sub>CC</sub> | Supply current, buses HIGH | _ | 0.9 | 1.8 | mA | | I <sub>CC</sub> | Supply current at V <sub>CC</sub> = 15V, buses HIGH | _ | 1.1 | 2.5 | mA | | I <sub>CC</sub> | Additional supply current per Tx or Ty LOW | _ | 1.7 | 3.5 | mA | | Bus pull-up (load | ) voltages and currents | • | • | • | • | | $V_{Sx}, V_{Sy}$ | Maximum input/output voltage level<br>Open collector $I^{2}C$ bus and $V_{Rx}$ , $V_{Ry}$ = HIGH | _ | _ | 15 | V | | I <sub>Sx</sub> , I <sub>Sy</sub> | Static output loading on I <sup>2</sup> C bus $V_{Sx}, V_{Sy} = 1.2 V$ $V_{Rx}, V_{Ry} = LOW$ | 0.2 | _ | 3 | mA | | I <sub>Sx</sub> , I <sub>Sy</sub> | Dynamic output sink capability on I <sup>2</sup> C bus $V_{Sx}$ , $V_{Sy} > 2$ V $V_{Rx}$ , $V_{Ry} = LOW$ | 7 | 18 | _ | mA | | I <sub>Sx</sub> , I <sub>Sy</sub> | Leakage current on $I^2C$ bus $V_{Sx}$ , $V_{Sy}$ = 5 V, and $V_{Rx}$ , $V_{Ry}$ = HIGH | _ | _ | 1 | μΑ | | I <sub>Sx</sub> , I <sub>Sy</sub> | Leakage current on $I^2C$ bus $V_{Sx}$ , $V_{Sy}$ = 15 V, and $V_{Rx}$ , $V_{Ry}$ = HIGH | _ | 1 | _ | μΑ | | $V_{Tx}, V_{Ty}$ | Maximum output voltage level Open collector | _ | _ | 15 | V | | I <sub>Tx</sub> , I <sub>Ty</sub> | Static output loading on buffered bus $V_{Tx}$ , $V_{Ty} = 0.4 \text{ V}$ $V_{Sx}$ , $V_{Sy} = \text{LOW on I}^2\text{C bus} = 0.4\text{V}$ | _ | _ | 30 | mA | | I <sub>Tx</sub> , I <sub>Ty</sub> | Dynamic output sink capability,<br>buffered bus: $V_{Tx}$ , $V_{Ty} > 1 V$<br>$V_{Sx}$ , $V_{Sy} = LOW$ on $I^2C$ bus = 0.4V | 60 | 100 | _ | mA | | I <sub>Tx</sub> , I <sub>Ty</sub> | Leakage current on buffered bus $V_{Tx}$ , $V_{Ty} = V_{CC} = 15 \text{ V}$ , and $V_{Sx}$ , $V_{Sy} = \text{HIGH}$ | _ | 1 | _ | μΑ | 2003 Apr 02 ## Dual bi-directional bus buffer P82B96 | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Input Currents | | • | | | , | | $I_{Sx}$ , $I_{Sy}$ | Input current from $I^2C$ bus, bus LOW $V_{Rx}$ , $V_{Ry}$ = HIGH | _ | -1 | _ | μΑ | | $I_{Rx}$ , $I_{Ry}$ | Input current from buffered bus, bus LOW $V_{Rx}$ , $V_{Ry} = 0.4 \text{ V}$ | _ | -1 | _ | μΑ | | $I_{Rx}$ , $I_{Ry}$ | Leakage current on buffered bus input $V_{Rx}$ , $V_{Ry} = V_{CC}$ | _ | 1 | _ | μΑ | | Input Thresholds | • | | | | | | $V_{Sx}$ , $V_{Sy}$ | Output logic level LOW, on normal I <sup>2</sup> C bus $I_{Sx}$ , $I_{Sy} = 3$ mA | 0.8 | 0.9 | 1.0 | V | | V <sub>Sx</sub> , V <sub>Sy</sub> | Output logic level LOW, on normal $I^2C$ bus $I_{Sx}$ , $I_{Sy} = 0.2$ mA | _ | 750 | _ | mV | | V <sub>Sx</sub> , V <sub>Sy</sub> | Input logic level LOW threshold On normal I <sup>2</sup> C bus | 600 | 650 | _ | mV | | dV <sub>Sx</sub> /dT, dV <sub>Sy</sub> /dT | Temperature coefficient of thresholds | _ | -2 | _ | mV/K | | $V_{Rx}$ , $V_{Ry}$ | Input logic HIGH level Fraction of applied V <sub>CC</sub> | 0.58 | _ | _ | | | $V_{Rx}$ , $V_{Ry}$ | Input threshold Fraction of applied V <sub>CC</sub> | _ | 0.5 | _ | | | $V_{Rx}$ , $V_{Ry}$ | Input logic LOW level Fraction of applied V <sub>CC</sub> | _ | _ | 0.42 | | | Bus Release on Vo | CC Failure | | | | | | $V_{Sx}$ , $V_{Sy}$ , $V_{Tx}$ , $V_{Ty}$ | V <sub>CC</sub> voltage at which all buses are guaranteed to be released | _ | _ | 1 | V | | dV/dT | Temperature coefficient of guaranteed release voltage | _ | -4 | _ | mV/K | | Buffer response til | me | | | | | | T <sub>fall delay</sub><br>V <sub>Sx</sub> to V <sub>Tx</sub><br>V <sub>Sy</sub> to V <sub>Ty</sub> | Buffer time delay on FALLING input between $V_{Sx}$ = input switching threshold: and $V_{Tx}$ output falling 50%. $R_{Tx}$ pull up = 160 $\Omega$ , no capacitive load, $V_{CC}$ = 5 $V$ | _ | 100 | _ | ns | | T <sub>rise delay</sub> V <sub>Sx</sub> to V <sub>Tx</sub> V <sub>Sy</sub> to V <sub>Ty</sub> | Buffer time delay on RISING input between $V_{Sx}$ = input switching threshold, and $V_{Tx}$ output reaching 50%. $R_{Tx}$ pull up = 160 $\Omega$ , no capacitive load, $V_{CC}$ = 5 $V$ | _ | 100 | _ | ns | | T <sub>fall delay</sub><br>V <sub>Rx</sub> to V <sub>Sx</sub><br>V <sub>Ry</sub> to V <sub>Sy</sub> | Buffer time delay on FALLING input between $V_{Rx}$ = input switching threshold, and $V_{Sx}$ output falling 50%. $R_{Sx}$ pull up = 1600 $\Omega$ , no capacitive load, $V_{CC}$ = 5 $V$ | _ | 300 | _ | ns | | T <sub>rise delay</sub> V <sub>Rx</sub> to V <sub>Sx</sub> V <sub>Ry</sub> to V <sub>Sy</sub> | Buffer time delay on RISING input between $V_{Rx}$ = input switching threshold, and $V_{Sx}$ output reaching 50%. $R_{Sx}$ pull up = 1600 $\Omega$ , no capacitive load, $V_{CC}$ = 5 V | _ | 300 | _ | ns | | Input capacitance | • | - | - | - | - | | Cin | Effective input capacitance of any signal pin measured by incremental bus rise times | _ | _ | 7 | pF | | | | | | | 1 | ## Dual bi-directional bus buffer P82B96 #### **TYPICAL APPLICATIONS** See AN460 and AN255 for more application detail. Figure 1. Interfacing an 'I2C' type of bus with different logic levels. Figure 2. Galvanic isolation of I<sup>2</sup>C nodes via opto-couplers ## Dual bi-directional bus buffer P82B96 Figure 3. Long distance I<sup>2</sup>C communications Figure 4. I<sup>2</sup>C multi-point applications Figure 5. Propagation Sx to Tx — Sx pull-up to 5V, Tx pull-up to $V_{CC}$ = 10 V Figure 6. Propagation Rx to Sx — Sx pull-up to 5V, Rx pull-up to $V_{CC}$ = 10 V ## Dual bi-directional bus buffer P82B96 #### SO8: plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | > | w | у | Z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|------|--------------|------------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 5.0<br>4.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.20<br>0.19 | 0.16<br>0.15 | 0.050 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | EUROPEAN | ISSUE DATE | | | | |---------|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | SOT96-1 | 076E03 | MS-012 | | | <del>97-05-22</del><br>99-12-27 | | ## Dual bi-directional bus buffer P82B96 #### DIP8: plastic dual in-line package; 8 leads (300 mil) SOT97-1 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | b <sub>2</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.14 | 0.53<br>0.38 | 1.07<br>0.89 | 0.36<br>0.23 | 9.8<br>9.2 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 1.15 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36 | 0.26<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.045 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | EUROPEAN | ISSUE DATE | | | | | |---------|--------|----------|------------|--|------------|----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT97-1 | 050G01 | MO-001 | SC-504-8 | | | <del>-95-02-04</del><br>99-12-27 | | ## Dual bi-directional bus buffer P82B96 ### **REVISION HISTORY** | Rev | Date | Description | |-----|----------|---------------------------------------------------------------------------------------------------------------------------| | _3 | 20030402 | Product data (9397 750 11351); ECN 853-2241 29602 Dated 28 February 2003; supersedes data of 2003 Jan 22 (9397 750 11093) | | | | Modifications: | | | | Additional pin capacitance added. | | _2 | 20030226 | Product data (9397 750 11093); ECN 853-2241 29410 of 22 January 2003; supersedes data of 2001 Mar 06 (9397 750 08122) | | _1 | 20010306 | Product data (9397 750 08122); ECN 853-2241 25758 of 2001 Mar 06. | ## Dual bi-directional bus buffer P82B96 #### **Data sheet status** | Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions | |-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ı | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### **Definitions** Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 © Koninklijke Philips Electronics N.V. 2003 All rights reserved. Printed in U.S.A. Date of release: 04-03 Document order number: 9397 750 11351 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. Let's make things better. **Philips** Semiconductors