# Semiconductor Devices, Silicon Hybrid Switching Regulators High Reliability Types | | Test Level T <sub>1</sub> | Test Level T <sub>2</sub> | |-----------------|---------------------------|---------------------------| | PIC 600/601/602 | PIC 7501/7502/7503 | PIC 7519/7520/7521 | | PIC 610/611/612 | PIC 7504/7505/7506 | PIC 7522/7523/7524 | | PIC 625/626/627 | PIC 7507/7508/7509 | PIC 7525/7526/7527 | | PIC 635/636/637 | PIC 7510/7511/7512 | PIC 7528/7529/7530 | | PIC 660/661/662 | PIC 7555/7556/7557 | PIC 7561/7562/7563 | | PIC 670/671/672 | PIC 7558/7559/7560 | PIC 7564/7565/7566 | # Contents - 1.0 Scope - 2.0 Applications Documents - 3.0 Requirements - 4.0 Quality Assurance Provisions This specification defines the detail requirements for High Reliability Hybrid Switching Regulators. Very extensive 100% testing for parameter stability has been included in the Quality Assurance Provisions. # 1.1a Absolute Maximum Ratings | | T <sub>1</sub><br>PIC7501 | т <sub>1</sub><br>PIC7502 | T <sub>1</sub><br>PIC7503 | T <sub>1</sub><br>PIC7504 | T <sub>1</sub><br>PIC7505 | T <sub>1</sub><br>PIC7506 | |------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------| | | T <sub>2</sub><br>PIC7519<br>(PIC600) | T <sub>2</sub><br>PIC7520<br>(PIC601) | T <sub>2</sub><br>PIC7521<br>(PIC602) | T <sub>2</sub><br>PIC7522<br>(PIC610) | T <sub>2</sub><br>PIC7523<br>(PIC611) | τ <sub>2</sub><br>PIC7524<br>(PIC612) | | Input Voltage, V <sub>4-2</sub> | 60V | 80V | 100V | -60V | -80V | -100V | | Output Voltage, V <sub>1-2</sub> | 60V | V08 | 100V | -60V | ~80V | -100V | | Drive-Input Reverse Voltage, V <sub>3,4</sub> | 5V | 5V | 5V | -5V | -5V | -5V | | Output Current, I, | 5A | 5A | 5 <b>A</b> | -5A | -5A | ~5A | | Drive Current, I <sub>3</sub> | -0.2A | -0.2A | -0.2A | 0.2A | 0.2A | 0.2A | | Thermal Resistance Junction to Case, $\theta_{\text{J-C}}$ | | | | | | | | Power Switch | 4 | | | C/W — | | | | Commutating Diode | <del></del> | | | C/W —— | | | | Case to Ambient, $ heta$ <sub>C-A</sub> | 4 | | _ | CIM | | | | Operating Temperature Range, T <sub>C</sub> | 4 | | | o +125°C ── | | <del>&gt;</del> | | Maximum Junction Temperature, T <sub>j</sub> | <del></del> | | | 50°C | | | | Storage Temperature Range | 4 | | —— −65°C to | > +150°C | · | | # 1.1b Absolute Maximum Ratings | - | T <sub>1</sub><br>PIC7507 | T <sub>1</sub><br>PIC7508 | T <sub>1</sub><br>PIC7509 | T <sub>1</sub><br>PIC7510 | T <sub>1</sub><br>PIC7511 | T <sub>1</sub><br>PIC7512 | |------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------| | | T <sub>2</sub><br>PIC7525<br>(PIC625) | T <sub>2</sub><br>PIC7526<br>(PIC626) | T <sub>2</sub><br>PIC7527<br>(PIC627) | T <sub>2</sub><br>PIC7528<br>(PIC635) | T <sub>2</sub><br>PIC7529<br>(PIC636) | T <sub>2</sub><br>PIC7530<br>(PIC637) | | Input Voltage, V <sub>4-2</sub> | 60V | 80V | 100V | -60V | -80V | 100V | | Output Voltage, V <sub>1-2</sub> | 60V | 80V | 100V | -60V | -80V | -100V | | Drive-Input Reverse Voltage, V <sub>2.4</sub> | 5V | 5V | 5V | ~5V | -5V | -5V | | Output Current, I <sub>1</sub> | 15A | 15A | 15A | ~15A | ~15A | -15A | | Drive Current, I <sub>3</sub> | -0.4A | -0.4A | -0.4A | 0.4A | 0.4A | 0.4A | | Thermal Resistance Junction to Case, $\theta_{\text{J-C}}$ | | | | | | _ | | Power Switch | <del>-</del> | | | C/W | | | | Commutating Diode | | | | C/W ——— | | | | Case to Ambient, θ <sub>C-A</sub> | | | | C/W —— | | | | Operating Temperature Range, T <sub>C</sub> | - | | | +125°C | | | | Maximum Junction Temperature, T <sub>j</sub> | - | | | 50°C | | | | Storage Temperature Range | <b>4</b> | | —— –65°C to | +150°C | | | # 1.1c Absolute Maximum Ratings | | | Positive | | | Negative | | |------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------| | | T <sub>1</sub><br>PIC7555 | Output T <sub>1</sub> PIC7556 | T <sub>1</sub><br>PIC7557 | T <sub>2</sub><br>PIC7558 | Output<br>T <sub>2</sub><br>PIC7559 | T <sub>2</sub><br>PIC7560 | | | T <sub>2</sub><br>PIC7561<br>(PIC660) | T <sub>2</sub><br>PIC7562<br>(PIC661) | T <sub>2</sub><br>PIC7563<br>(PIC662) | T <sub>2</sub><br>PIC7564<br>(PIC670) | T <sub>2</sub><br>PIC7565<br>(PIC671) | T <sub>2</sub><br>PIC7566<br>(PIC672) | | Input Voltage, V <sub>4-1</sub> | 60V | 80V | 100V | -60V | -80V | ~100V | | Output Voltage, V <sub>1-2</sub> | 60V | 80V | 100V | -60V | -80V | ~100V | | Drive-Input Reverse Voltage, V <sub>3-1</sub> | 5V | 5 <b>V</b> | 5V | ~5V | -5V | -5V | | Peak Output Current, I tok | 10A | 10A | 10A | -10A | ~10A | -10A | | Drive Current, I <sub>3</sub> | -0.4 <b>A</b> | -0.4A | -0.4A | 0.4A | 0.4A | 0.4A | | Thermal Resistance Junction to Case, $\theta_{\text{J-C}}$ | | | | | | | | Power Switch | 4 | | | C/W | | | | Commutating Diode | <del></del> | | | C/W | | | | Case to Ambient, $\theta_{\text{C-A}}$ | 4 | | | C/W | | | | Operating Temperature Range, T <sub>C</sub> | <del>-</del> | | | +125°C | | | | Maximum Junction Temperature, T <sub>j</sub> | • | | | 90°C ——— | | | | Storage Temperature Range | - | | 65°C to | +150°C | | | #### 1.1d Electrical Specifications (at 25°C unless noted) | | | | | PIC7501<br>PIC7519 | | | PIC750 | | | | | |----|-----------------------------|-----------------------|------|--------------------|------|------|--------|-------|-------|---------------------------------------------------------------|--| | | Teat | Symbol | Min. | Тур. | Max. | Min. | тур. | Max. | Unita | Conditions | | | 1 | Current Delay Time | <sup>t</sup> di | | 20 | 40 | | 20 | 40 | ns | V <sub>in</sub> = 25V (-25V) | | | 2 | Current Rise Time | t <sub>ri</sub> | _ | 50 | 75 | | 50 | 75 | ns | $V_{out} = 5V(-5V)$ | | | 0 | Voltage Rise Time | trv | _ | 30 | 50 | - | 30 | 50 | ns | I <sub>out</sub> = 2A (-2A) | | | 4 | Voltage Storage Time | t <sub>sv</sub> | _ | 900 | - | | 900 | - | ns | I <sub>3</sub> = -20mA (20mA) (Note 5) | | | 5 | Voltage Fall Time | t <sub>fv</sub> | - | 50 | 75 | | 50 | 75 | ns | See Figure 1 | | | 6 | Current Fall Time | t <sub>fi</sub> | _ | 70 | 150 | - | 70 | 150 | ns | See Notes 1, 2, 4 | | | 7 | Efficiency (Notes 2 and 4) | η | _ | 85 | - | - | 85 | - | % | | | | 8 | On-State Voltage (Note 3) | V <sub>4-1 (on)</sub> | - | 1.0 | 1.5 | | -1.0 | -1.5 | V | $I_4 = 2A(-2A), I_3 = -0.02A(0.02A)$ | | | 9 | On-State Voltage (Note 3) | V <sub>4-1 (on)</sub> | | 2.5 | 3.5 | ~ | -2.5 | -3.5 | ٧ | $l_4 = 5A (-5A), l_3 = -0.02A (0.02A)$ | | | 10 | Diode Fwd. Voltage (Note 3) | V <sub>2-1</sub> (on) | | ບ.හ | 1.0 | - | -0.8 | - 1.0 | V | $I_2 = 2A(-2A)$ | | | 11 | Diode Fwd. Voltage (Note 3) | V <sub>2-1 (on)</sub> | | 1.0 | 1.5 | - | - 1.0 | - 1.5 | V | $I_2 = 5A(-5A)$ | | | 12 | Off-State Current | 14-1 | _ | 0.1 | 10 | - | - 0.1 | -10 | μΑ | V <sub>4</sub> = Rated input voltage | | | 13 | Off-State Current | 14-1 | | 0.01 | 1.0 | | -01 | -10 | mA | V <sub>4</sub> = Rated input voltage, T <sub>A</sub> = 100°C | | | 14 | Diode Reverse Current | 1-2 | | 1.0 | 10 | - | -1.0 | - 10 | μA | V <sub>1</sub> = Rated output voltage | | | 15 | Diode Reverse Current | 11-2 | | 0.5 | 1.0 | - | -0.5 | -1.0 | mA | V <sub>1</sub> = Rated output voltage, T <sub>A</sub> = 100°C | | # Notes: - In switching an inductive load, the current will lead the voltage on turnon and lag the voltage on turn-off (see Figure 1). Therefore, Voltage Delay Time (t<sub>DV</sub>) ≅ t<sub>di</sub> + t<sub>ri</sub> and Current Storage Time (t<sub>Si</sub>) ≅ t<sub>SV</sub> + t<sub>fV</sub>. The efficiency is a measure of internal power losses and is equal to Output Power United by Input Power. The switching speed circuit of Figure 1, in which the efficiency is measured, is representative of typical operating conditions for the PIC600 series switching regulators. - Pulse test: Duration = ≤ 400μs. Duty Cycle ≤2%. - 4. As can be seen from the switching waveforms shown in Figure 1, no reverse or forward recovery spike is generated by the commutating diode during switching! This reduces self-generated noise, since no current spike is ted through the switching regulator It also improves efficiency and reliability, since the power switch only carries current during turn-on. - 5. To insure safe operation, absolute value of $I_3$ should be a minimum of 20mA during $t_{(on)}$ . Operation with $I_3$ below 20mA can permanently damage the device. - To insure safe operation, absolute value of $I_3$ should be a minimum of 30mA during $I_{(on)}$ . Operation with $I_3$ below 30mA can permanently damage the device. | | | | PiC7507-9<br>PiC7626-27 | | | PIC7510<br>PIC7629 | | | | | |----|-----------------------------|-----------------------|-------------------------|------|------|--------------------|--------|--------|-------|---------------------------------------------------------------| | | Test | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | Conditions | | 1 | Current Delay Time | t <sub>di</sub> | _ | 35 | 60 | _ | 35 | 60 | ns | V <sub>in</sub> = 25V (-25V) | | 2 | Current Hise Time | t <sub>ri</sub> | - | 65 | 150 | - | 65 | 1/5 | ns | v <sub>out</sub> = 5V (-5V) | | 3 | Voltage Rise Time | t <sub>rv</sub> | _ | 40 | 60 | _ | 40 | 60 | ns | l <sub>out</sub> = 7A (-7A) | | 4 | Voltage Storage Time | tsv | _ | 1200 | _ | _ | 1200 | _ | ns | I <sub>3</sub> = -30mA (30mA) (Note 6) | | 5 | Voltage Fall Time | tfv | _ | 70 | 175 | _ | 100 | 300 | ns | See Figure 1 | | 6 | Current Fall Time | t <sub>fi</sub> | - | 175 | 300 | | 175 | 300 | ns | See Notes 1, 2, 4 | | 7 | Efficiency (Notes 2 and 4) | η | - 1 | 85 | _ ' | - | 85 | _ | % | | | 8 | On-State Voltage (Note 3) | V <sub>4-1 (on)</sub> | _ | 1.0 | 1.5 | _ | -1.0 | - 1.5 | v | $I_4 = 7A(-7A), I_3 = -0.03A(0.03A)$ | | 9 | On-State Voltage (Note 3) | V <sub>4-1</sub> (on) | | 2.5 | 3.5 | _ | - 2.5 | - 3.5 | ٧ | I <sub>4</sub> = 15A (-15A), I <sub>3</sub> = -0.03A (0.03A) | | 10 | Diode Fwd. Voltage (Note 3) | V <sub>2-1 (on)</sub> | | 0.85 | 1.25 | _ | - 0.85 | - 1.25 | V | l <sub>2</sub> = 7A (-7A) | | 11 | | V <sub>2-1 (on)</sub> | | 0.95 | 1.75 | _ | 0.95 | - 1.75 | v | I <sub>2</sub> = 15A (-15A) | | 12 | Off-State Current | <sup>1</sup> 4-1 | _ | 0.1 | 10 | | -0.1 | - 10 | μA | V <sub>4</sub> = Rated input voltage | | 13 | Off-State Current | l <sub>4-1</sub> | _ | 0.01 | 1.0 | _ | -0.1 | - 1.0 | mA | V <sub>4</sub> = Rated input voltage, T <sub>A</sub> = 100°C | | 14 | Diode Reverse Current | 11-2 | - | 1.0 | 10 | _ | -1.0 | -10 | μΑ | V <sub>1</sub> = Rated output voltage | | 15 | Diode Reverse Current | 11 2 | _ | 0.5 | 1.0 | | - 0.5 | - 1.0 | mA | V <sub>1</sub> = Rated output voltage. T <sub>A</sub> = 100°C | | | | | | PIC7555<br>PIC7561 | | | PIC7558-60<br>PIC7564-6 | | | | |----|-----------------------|-----------------------|-------|--------------------|------|------|-------------------------|--------|-------|---------------------------------------------------------------| | | Test | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | Conditions | | 1 | Current Delay Time | t <sub>di</sub> | i | 35 | 60 | _ | 35 | 60 | ns | V <sub>in</sub> = 25V (-25V) | | 2 | Current Rise Time | t <sub>ri</sub> | _ | 65 | 150 | _ | 65 | 175 | ns | V <sub>out</sub> = 5V ( - 5V) | | 3 | Voltage Rise Time | trv | _ | 40 | 60 | _ | 40 | 60 | ns | $I_{out} = 5A(-5A)$ | | 4 | Voltage Storage Time | tsv | - | 1200 | | _ | 1200 | _ | ns | I <sub>3</sub> = 30mA (~30mA) (Note 6) | | 5 | Voltage Fall Time | tfv | _ | 70 | 175 | - | 100 | 300 | ns | See Figure 1 | | 6 | Current Fall Time | t <sub>fi</sub> | - | 175 | 300 | — | 175 | 300 | ns | See Notes 1, 2, 4 | | 7 | Efficiency | n | . – ( | 85 | - | _ | 85 | _ | % | See Notes 2 and 4 | | 8 | On-State Voltage | V <sub>4-1 (on)</sub> | - | 1.0 | 1.5 | - | - 1.0 | ~ 1.5 | ٧ | $I_4 = 5A (-5A), I_3 = -30mA (30mA),$<br>Notes 3, 5 | | 9 | On-State Voltage | V <sub>4-1</sub> (on) | _ | 2.5 | 3.5 | _ | -2.5 | -3.5 | ٧ | $I_4 = 10A (-10A), I_3 = -30mA (30mA),$<br>Notoo 3,6 | | 10 | Diode Fwd. Voltage | V <sub>2-1 (on)</sub> | - | 0.85 | 1.25 | _ | -0.85 | - 1.25 | ν | $I_2 = 5A (-5A)$ | | 11 | Diode Fwd. Voltage | V <sub>2-1 (on)</sub> | | 0.95 | 1.75 | _ | -0.95 | - 1.75 | ٧ | $l_2 = 10A (-10A)$ | | 12 | Off-State Current | 14-1 | _ | 0.1 | 10 | _ ; | -0.1 | 10 | μА | V <sub>4</sub> = Rated input voltage | | 13 | Off-State Current | 14-1 | - | .01 | 1 | - | 01 | -1 | mA | V <sub>4</sub> = Rated input voltage, T <sub>A</sub> = 100°C | | 14 | Diode Reverse Current | 11-2 | _ | 1.0 | 10 | _ | - 1.0 | - 10 | μA | V <sub>1</sub> = Rated output voltage | | 15 | Diode Reverse Current | 11.2 | - | 0.5 | 1.0 | _ | -0.5 | - 1.0 | mA | V <sub>1</sub> = Rated output voltage, T <sub>A</sub> = 100°C | Positive Output Switching Speed Circuit **Note:** No Diode Reverse or Forward Recovery Spike (See note 4.). # Positive Output Switching Waveforms Note: Negative test circuit and waveforms are identical but of opposite polarity ( $V_{in} = -25V$ , $V_{out} = -5V$ ). Figure 1. # **Table I.**Component Values for Switching Speed Circuit | l <sub>3</sub> required | R <sub>3L</sub> | |-------------------------|-------------------------| | 20mA | 1.2 kohms ±5% tolerance | | 30mA | 820 ohms ±5% tolerance | | I <sub>4</sub> current | R <sub>L</sub> | L | C | |------------------------|-------------------------|--------|-------------------------| | 2A | 2.5 ohms ± 1% 10 watt | 300 μH | 50 μF 100V electrolytic | | 5A | 1 ohm ±1% 50 watt | 150 µH | 150μF 100V electrolytic | | 7A | 0.714 ohms ± 1% 35 watt | 150 µH | 150µF 100V electrolytic | #### **MECHANICAL SPECIFICATIONS** # SCHEMATIC Figure 2. Physical Dimensions and Biasing Diagrams # 2.0 APPLICABLE DOCUMENTS The following documents of the issue in effect on the date of invitations for bids, form a part of this specification to the extent specified herein. MIL-S-19500 — General Specifications for Semiconductor Devices MIL-S-19491 — Preparation for Delivery of Semiconductor Devices # 3.0 REQUIREMENTS #### 3.1 Design and Construction The Hybrid devices supplied under this specification shall have a design and construction such that they will meet all of the requirements specified herein. The dimensions and physical characteristics shall be as specified in Figure 2. #### 3.2 Performance Characteristics The performance characteristics of the Hybrid device supplied under this specification shall be as specified in Group A inspection defined in Table III. #### 3.3 Quality Assurance The Quality Assurance Provisions shall be as defined in paragraph 4.0. #### 3.4 Test Methods Test methods shall be as specified herein. #### 3.5 Marking The markings on the devices supplied shall be permanent and legible and shall include the Manufacturer's name or trademark, a Manufacturing Date Code in accordance with MIL-S-19500 and the specific device type number. # 3.6 Preparation for Delivery The Hybrid devices supplied under this specification shall be prepared for delivery in accordance with level C of MIL-5-19491 unless otherwise directed in the specific contract or purchase order. #### 3.7 Ordering Data Procurement documents should specify the following: - a. Specific item type number - b. Number and date of this specification c. Quality Assurance Test level required c. Quality Assurance less level required d. Any special packaging if required #### 4.0 QUALITY ASSURANCE PROVISIONS # 4.1 General Provisions - 4.1.1 Inspection Responsibility The supplier is responsible for the performance of all inspection requirements and acceptability of results as specified herein for the Test Level identified in the contract or purchase order. - 4.1.2 Controlled Manufacture The devices supplied under this specification shall be manufactured under controlled conditions using formally defined quality assurance methods and systems. - 4.1.3 Manufacturing Traceability -- Each device supplied under this specification shall be traceable to a specific process group, to permit tracing of its full manufacturing history. Process group records shall indicate the exact date that each manufacturing operation was performed and identity materials and process procedures which were used. The manufacturer shall keep these records on file for at least five years. #### 4.1.4 Definitions 4.1.4.1 Inspection Lot - An "inspection lot" is a collection of devices from which a sample is withdrawn and inspected to determine compliance with the acceptibility criterion. It shall consist of one or more "inspection subjots" of the device types defined in this specification. The maximum inspection lot size shall be 5000 units. - 4.1.4.2 Inspection Sublot An "inspection sublot" shall consist of a collection of devices of a single type which have been manufactured under the same conditions and with the same - 4.1.4.3 Shipment Lot -- A "shipment lot" shall consist of devices taken from an accepted inspection lot for the purpose of shipment on a specific contract or order. - 4.1.4.4 Group A Inspection Group A inspection shall consist of the examinations and tests specified in Table I, and shall be performed on a sublot basis. - 4.1.4.5 Controlled Inventory The controlled inventory shall consist of lots which have successfully passed the acceptance inspection and are being held in storage prior to actual ship-ment. A controlled inventory shall have adequate safeguards to insure that no defective or untested devices can be included in it. It shall be accessible only to those individuals who are formally identified as authorized personnel. #### 4.2 Acceptance Inspection The acceptance inspection requirements shall be as defined by the applicable test level. The procedures of MIL-S-19500 shall apply to Group A inspection. Inspection lots which have been inspected and accepted shall be kept in a controlled inventory. Shipment lots shall be formed using devices taken from accepted inspection lots. - 4.2.1 Test Level T2 Requirements Test level T2 shall consist of the following requirements. - 4.2.1.1 The supplier shall perform the Parameter Stability Testing defined in paragraph 4.3 on each device to be supplied. Prior to starting the Blocking Stability test defined in paragraph 4.3.6, each device shall be serialized for individual identity. Variables test data for the controlled electrical parameters shall be recorded before and after stressing. The same procedure shall apply for the Power Stress stability test defined in paragraph 4.3.8. - 4.2.1.2 The supplier shall perform the Group A inspections in accordance with the defined LTPD requirements on each inspection sublot. Electrical parameter testing as specified shall be performed by variables with test data recorded. - 4.2.1.3 With each shipment lot, the supplier shall provide a Certificate of Compliance to test level T2 of this specification. - 4.2.2 Test Level T1 Requirements Test level T1 shall consist of the following requirements. - 4.2.2.1 The supplier shall perform the Parameter Stability Testing defined in paragraph 4.3 on each device to be supplied. Electrical parameter testing as specified shall be per- - 4.2.2.2 The supplier shall perform the Group A inspections in accordance with the defined LTPD requirements on each inspection sublot. Electrical parameter testing as epocified shall be performed by attributes with test data recorded. - 4.2.2.3. With each shipment lot, the supplier shall provide a Certification of Compliance to test level T1 of this specification. # 4.3 Parameter Stability Tests Each hybrid device to be supplied under this specification shall receive the following tests in addition to other standard testing performed by the manufacturer. - **4.3.1 Temperature Storage** Each Hybrid device shall be subjected, in a non-operating state, to a temperature of 150°C for a minimum period of 40 hours. - **4.3.2 Temperature Cycling** Each Hybrid device shall be temperature cycled from $-55^{\circ}$ C to $150^{\circ}$ C for a minimum of 10 cycles. Each cycle shall consist of at least 15 minutes at each temperature extreme with a maximum transition time of 5 minutes between each temperature extreme. - **4.3.3** Hermetic Seal Test Fine Leak Each Hybrid device shall be tested for a case leakage rate of 1 x 10 <sup>-8</sup> cc/sec or smaller using a helium mass spectrometer or equivalent method. Devices with a case leakage rate greater than specified shall be removed from the lot. - 4.3.4 Hermetic Seal Test Gross Leak Each Hybrid device shall be tested for gross leaks using fluorocarbon gross leak test or equivalent method. Devices with any indication of case leakage shall be removed from the lot. # 4.3.5 Reverse Bias Clamp Inductive Test — $V_{4\cdot2}$ = Rated Input Voltage $f\approx 25 kHz$ , $E_{out} = 5 V$ $T_C = 25^{\circ}C$ , see Figure 4 $I_{Out}$ — See Table II $t\approx 1$ sec max 4.3.6 High Temperature Reverse Blas — Each Hybrid device will be high temperature reversed biased in the circuit shown in Figure 3. The conditions of this test are as follows: $$T_A = +125^{\circ}C$$ Time = 16 hours $^{+8}_{-0}$ hours Circuit and voltages as shown in Figure 3. Figure 3. High Temperature Reverse Bias Circuit **4.3.7** The following measurements will be made before and after the high temperature reverse bias test. The unit measurements shall be recorded or the devices will be celled in order to compare and guarantee the delta (△) requirements depending on the test level to which the lot is being prepared. | Test<br>1.1.D | Readings<br>Initial<br>& Final | Delta<br>Change | Symbol | |---------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------| | 8 | 1.5V | ± 0.3V | V <sub>4-1 (on)</sub> | | 8 | 1.5V | ± 0.3V | V <sub>4-1 (on)</sub> | | 8 | 1.5V | ± 0.3V | V <sub>4-1 (on)</sub> | | 8 | - 1.5V | ± 0.3V | V <sub>4-1 (on)</sub> | | 8 | = 1.5V | ± 0.3V | V <sub>4-1 (OII)</sub> | | 8 | _ 1.5V | ± 0.3V | V <sub>4-1 (on)</sub> | | 10 | 1.0V | ± 0.25V | V <sub>2-1 (on)</sub> | | 10 | 1.25V | ± 0.3V | V <sub>2-1 (on)</sub> | | 10 | 1.25V | ± 0.3V | V <sub>2-1 (on)</sub> | | 10 | – 1.0V | ± 0.25V | V <sub>2-1 (on)</sub> | | 10 | - 1.25V | ± 0.3V | V <sub>2-1 (on)</sub> | | 10 | – 1.25V | ± 0.3V | V <sub>2-1 (on)</sub> | | 12 | 10μΑ | ± 1.0 or ± 100%* | 14-1 | | 12 | 10μA | ± 1.0 or ± 100%* | l <sub>4-1</sub> | | 12 | 10μA | ± 1.0 or ± 100%* | l <sub>4-1</sub> | | 12 | – 10μA | ± 1.0 or ± 100%* | I <sub>4-1</sub> | | 12 | – 10μA | ± 1.0 or ± 100%* | I <sub>4-1</sub> | | 12 | – 10μA | ± 1.0 or ± 100%* | l <sub>4-1</sub> | | 14 | 10μ <b>A</b> | ± 2.0 or ± 100%* | 12-1 | | 14 | 10µA | ± 2.0 or ± 100%* | l <sub>2-1</sub> | | 14 | 10μA | ± 2.0 or ± 100%* | l <sub>2-1</sub> | | 14 | – 10μA | ± 2.0 or ± 100%* | l <sub>2-1</sub> | | 14 | – 10μA | ± 2.0 or ± 100%* | l <sub>2-1</sub> | | 14 | – 10μA | ± 2.0 or ± 100%* | l <sub>2-1</sub> | | | 1.1.D<br>8<br>8<br>8<br>8<br>8<br>8<br>10<br>10<br>10<br>10<br>10<br>10<br>12<br>12<br>12<br>12<br>12<br>12<br>14<br>14<br>14<br>14 | Test 1.1.D & Final 1.1.D & Final 1.1.D & Final 1.5 V | Test 1.1.D & Final Change 8 | Maximum 580 PLEASANT STREET • WATERTOWN, MA 02172 TEL. (617) 926-0404 • FAX (617) 924-1235 <sup>\*</sup> Whichever is greater. **4.3.8 Power Stress** — Each Hybrid device shall be burned-in using the circuit shown in Figure 5. The conditions are as follows: TA = +25°C Time = 40 hours minimum Circuit and conditions as shown in Figure 5. **4.3.9** The readings before and after burn-in shall be as specified in paragraph 4.3.7 above. Note 1: Adjust $T_{\mbox{off}}$ to obtain specified $I_{\mbox{out}}$ . Note 2: Negative output test circuits and waveforms are identical but of opposite polarity. Note 3: See Table II for component values. Figure 4. Reverse Bias Clamp Inductive Test Circuit Table II. Component Values for Clamped Inductive Test (Refer to Figure 4) | Device Type | R <sub>3L</sub> | L/C | RL | l <sub>OUT</sub> | |----------------------------------------------------------------------|-----------------|---------|-----|------------------| | PIC 7501, 7504<br>PIC 7519, 7522 | зк | 300/100 | 2.5 | 2 | | PIC 7502, 7505<br>PIC 7520, 7523 | 4K | 300/100 | 2.5 | 2 | | PIC 7503, 7506<br>PIC 7521, 7524 | 5K | 300/100 | 2.5 | 2 | | PIC 7507, 7525<br>PIC 7510, 7528<br>PIC 7555, 7561<br>PIC 7558, 7564 | 2K | 150/100 | 1 | 5 | | PIC 7508, 7526<br>PIC 7511, 7529<br>PIC 7556, 7562<br>PIC 7559, 7565 | 2.7K | 150/100 | 1 | 5 | | PIC 7509, 7527<br>PIC 7512, 7530<br>PIC 7557, 7563<br>PIC 7560, 7566 | 3.3K | 150/100 | 1 | 5 | 7 Table III. Group A Inspection | Examination or Test | Symbol | Electrical<br>Spec Test<br>Number | Sample<br>Size<br>(LTPD) | Max.<br>Acc.<br>No. | |-----------------------------------------|---------------------|-----------------------------------|--------------------------|---------------------| | Subgroup 1 | | | | | | Visual and Mechanical | _ | _ | 22<br>(10) | 0 | | Subgroup 2 25°C Tests | | | | | | On-State Voltage | V <sub>4-1 on</sub> | 8 | 45 | 0 | | On-State Voltage | V <sub>4-1 on</sub> | 9 | (5) | | | Diode Forward Voltage | V <sub>2 1 on</sub> | 10 | | | | Diode Forward Voltage | V <sub>2-1 on</sub> | 11 | | | | Off-State Current | 14-1 | 12 | 1 : | | | Diode Reverse Current | l <sub>1-2</sub> | 14 | | | | Subgroup 3 T <sub>A</sub> =+100°C Tests | | | | | | Off-State Current | 14-1 | 13 | 45 | 0 | | Off-State Current | 11-2 | 15 | (5) | | | Subgroup 4 25°C Tosts | | | | | | Current Delay Time | t <sub>di</sub> | 1 | | | | Current Rise Time | t <sub>ri</sub> | 2 | | | | Voltage Rise Time | t <sub>rv</sub> | 3 | 45 | 0 | | Voltage Fall Time | t <sub>fv</sub> | 5 | (5) | | | Current Fall Time | t <sub>fi</sub> | 6 | [ | | Figure 5. Burn-in Circuits