- **PCI Bus Power Management Interface Specification 1.0 Compliant** - **ACPI 1.0 Compliant** - Fully Compatible With the Intel™ 430TX (Mobile Triton II) Chipset - Packaged in 208-Pin TQFP - **PCI Local Bus Specification Revision 2.1** Compliant - 1995 PC Card™ Standard Compliant - 3.3-V Core Logic With Universal PCI Interfaces Compatible With 3.3-V and 5-V **PCI Signaling Environments** - Mix-and-Match 5-V/3.3-V PC Card16 Cards and 3.3-V CardBus Cards - **Supports Two PC Card or CardBus Slots** With Hot Insertion and Removal - Uses Serial Interface to TI™ TPS2202/2206 **Dual-Slot PC Card Power Switch** - **Supports Burst Transfers to Maximize Data Throughput** - Supports Parallel PCI Interrupts, Parallel ISA IRQ and Parallel PCI Interrupts, Serial ISA IRQ With Parallel PCI Interrupts, and Serial ISA IRQ and PCI Interrupts - Serial EEPROM Interface for Loading Subsystem ID and Subsystem Vendor ID - **Pipelined Architecture Allows Greater Than** 130M-Bytes-Per-Second Throughput From CardBus to PCI and From PCI to CardBus - Supports Up to Five General-Purpose I/Os - Programmable Output Select for CLKRUN - **Multifunction PCI Device With Separate Configuration Space for Each Socket** - Five PCI Memory Windows and Two I/O Windows Available for Each PC Card16 Socket - Two I/O Windows and Two Memory Windows Available to Each CardBus Socket - Exchangeable Card Architecture (ExCA) Compatible Registers Are Mapped in Memory and I/O Space - Intel 82365SL-DF Register Compatible - Supports Distributed DMA (DDMA) and PC/PCI DMA - Supports 16-Bit DMA on Both PC Card Sockets - Supports Ring Indicate, SUSPEND, PCI CLKRUN, and CardBus CCLKRUN - **LED Activity Pins** - Supports PCI Bus Lock (LOCK) - **Advanced Submicron, Low-Power CMOS Technology** - For the Complete Data Sheet for PCI1220, Please See Literature #SCPS016 | Table o | Contents | |----------------------------------|-------------------------------------------| | Description | Electrical Characteristics | | System Block Diagram 3 | PCI Clock/Reset Timing Requirements | | Terminal Assignments | PCI Timing Requirements | | Terminal Functions 6 | Parameter Measurement Information | | Absolute Maximum Ratings | PCI Bus Parameter Measurement Information | | Recommended Operating Conditions | Mechanical Data | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Intel is a trademark of Intel Corporation. PC Card is a trademark of Personal Computer Memory Card International Association (PCMCIA). TI is a trademark of Texas Instruments Incorporated. #### description The TI PCI1220 is a high-performance PCI-to-PC Card controller that supports two independent PC Card sockets compliant with the 1995 PC Card Standard. The PCI1220 provides a rich feature set that makes it the best choice for bridging between PCI and PC Cards in both notebook and desktop computers. The 1995 PC Card Standard retains the 16-bit PC Card specification defined in PCMCIA Release 2.1, and defines the new 32-bit PC Card, CardBus, capable of full 32-bit data transfers at 33 MHz. The PCI1220 supports any combination of 16-bit and CardBus PC Cards in the two sockets, powered at 5 V or 3.3 V, as required. The PCI1220 is compliant with the PCI Local Bus Specification 2.1, and its PCI interface can act as either a PCI master device or a PCI slave device. The PCI bus mastering is initiated during 16-bit PC Card direct memory access (DMA) transfers or CardBus PC Card bridging transactions. The PCI1220 is also compliant with the latest *PCI Bus Power Management Interface Specification*. All card signals are internally buffered to allow hot insertion and removal without external buffering. The PCI1220 is register compatible with the Intel 82365SL-DF ExCA controller. The PCI1220 internal data path logic allows the host to access 8-, 16-, and 32-bit cards using full 32-bit PCI cycles for maximum performance. Independent buffering and a pipeline architecture provide an unsurpassed performance level with sustained bursting. The PCI1220 can also be programmed to accept fast posted writes to improve system-bus utilization. Multiple system-interrupt signaling options are provided, including: parallel PCI, parallel ISA, serialized ISA, and serialized PCI. Furthermore, general-purpose inputs and outputs are provided for the board designer to implement sideband functions. Many other features are designed into the PCI1220, such as socket activity light-emitting diode (LED) outputs, and are discussed in detail throughout the design specification. An advanced complementary metal-oxide semiconductor (CMOS) process is used to achieve low system-power consumption while operating at PCI clock rates up to 33 MHz. Several low-power modes enable the host power management system to further reduce power consumption. Unused PCI1220 inputs must be pulled up using a 43 k $\Omega$ resistor. #### system block diagram A simplified system block diagram using the PCI1220 is provided below. The PCI950 IRQ deseralizer and the PCI930 zoomed video (ZV) switch are optional functions that can be used when the system requires that capability. The PCI interface includes all address/data and control signals for PCI protocol. The 68-pin PC Card interface includes all address/data and control signals for CardBus and 16-bit (R2) protocols. When zoomed video (ZV) is enabled (in 16-bit PC Card mode) 23 of the 68 signals are redefined to support the ZV protocol. The interrupt interface includes terminals for parallel PCI, parallel ISA, and serialized PCI and ISA signaling. Other miscellaneous system interface terminals are available on the PCI1220 that include: - Programmable multifunction terminals - SUSPEND, RI\_OUT/PME (power management control signal) - SPKROUT. NOTE: The PC Card interface is 68 pins for CardBus and 16-bit PC Cards. In zoomed-video mode 23 pins are used for routing the zoomed video signals too the VGA controller. #### terminal assignments **PCI-to-CardBus Pin Diagram** #### terminal assignments (continued) PCI-to-PC Card (16-Bit) Diagram #### **Terminal Functions** The terminals are grouped in tables by functionality, such as PCI system function, power-supply function, etc. The terminal numbers are also listed for convenient reference. #### power supply | | TERMINAL | FUNCTION | | | |------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | FUNCTION | | | | GND | 13, 22, 44, 75, 96, 129, 153,<br>167, 181, 194, 207 | Device ground terminals | | | | Vcc | 7, 31, 64, 86, 113, 143, 164,<br>175, 187, 201 | Power supply terminal for core logic (3.3 V) | | | | VCCA | 120 | Rail power input for PC Card A interface. Indicates Card A signaling environment, 5 V or 3.3 V. | | | | VCCB | 38 | Rail power input for PC Card B interface. Indicates Card B signaling environment, 5 V or 3.3 V. | | | | VCCI | 148 | Rail power input for interrupt subsystem interface and miscellaneous I/O. (5 V or 3.3 V) | | | | VCCP | 1, 178 | Rail power input for PCI signaling (5 V or 3.3 V) | | | # **PC Card power switch** | TERMI<br>NAME | NAL<br>NO. | I/O<br>TYPE | FUNCTION | |---------------|------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLOCK | 151 | I/O | 3-Line Power Switch Clock. Information on the DATA line is sampled at the rising edge of CLOCK. CLOCK defaults to an input, but can be changed to a PCI1220 output by using the P2CCLK bit in the System Control Register. The TPS2206 defines the maximum frequency of this signal to be 2MHz. If a system design defines this terminal an output, then this terminal requires an external pullup resister. The frequency of the PCI1220 output CLOCK is derived from dividing the PCI CLK by 36. | | DATA | 152 | 0 | 3-Line Power Switch Data. DATA is used to serially communicate socket power control information to the power switch. | | LATCH | 150 | 0 | 3-Line Power Switch Latch. LATCH is asserted by the PCI1220 to indicate to the PC Card power switch that the data on the DATA line is valid. When a pulldown resitor is implemented on this terminal, the MFUNC4 and MFUNC1 terminals provide the serial EEPROM SCL and SDA interface. | # **PCI** system | TERMINAL | | I/O | FUNCTION | | | |----------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | TYPE | FUNCTION | | | | PCLK | 180 | I | PCI bus clock. PCLK provides timing for all transactions on the PCI bus. All PCI signals are sampled at the rising edge of PCLK. | | | | PRST | 166 | I | PCI reset. When the PCI bus reset is asserted, PRST causes the PCI1220 to place all output buffers in a high-impedance state and reset all internal registers. When PRST is asserted, the device is completely nonfunctional. After PRST is deasserted, the PCI1220 is in its default state. When the SUSPEND and PRST are asserted, the device is protected from the PRST clearing the internal registers. All outputs are placed in a high-impedance state, but the contents of the registers are preserved. | | | #### PCI address and data | TERMI | | 1/0 | FUNCTION | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | | | AD31 AD30 AD29 AD28 AD27 AD26 AD25 AD24 AD23 AD22 AD21 AD20 AD19 AD18 AD17 AD16 AD15 AD14 AD13 AD12 AD11 AD10 AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 | 170<br>171<br>173<br>174<br>176<br>177<br>165<br>179<br>183<br>184<br>185<br>186<br>188<br>189<br>190<br>191<br>204<br>205<br>206<br>208<br>172<br>2<br>3<br>4<br>6<br>8<br>9<br>10<br>11<br>12<br>14<br>15 | 1/0 | PCI address/data bus. These signals make up the multiplexed PCI address and data bus on the primary interface. During the address phase of a primary bus PCI cycle, AD31–AD0 contain a 32-bit address or other destination information. During the data phase, AD31–AD0 contain data. | | C/BE3<br>C/BE2<br>C/BE1<br>C/BE0 | 162<br>192<br>203<br>5 | I/O | PCI bus commands and byte enables. These signals are multiplexed on the same PCI terminals. During the address phase of a primary bus PCI cycle, C/BE3–C/BE0 define the bus command. During the data phase, this 4-bit bus is used as byte enables. The byte enables determine which byte paths of the full 32-bit data bus carry meaningful data. C/BE0 applies to byte 0 (AD7–AD0), C/BE1 applies to byte 1 (AD15–AD8), C/BE2 applies to byte 2 (AD23–AD16), and C/BE3 applies to byte 3 (AD31–AD24). | | PAR | 202 | I/O | PCI bus parity. In all PCI bus read and write cycles, the PCI1220 calculates even parity across the AD31–AD0 and C/BE3–C/BE0 buses. As an initiator during PCI cycles, the PCI1220 outputs this parity indicator with a one-PCLK delay. As a target during PCI cycles, the calculated parity is compared to the initiator's parity indicator. A compare error results in the assertion of a parity error (PERR). | #### **PCI** interface control | TERMINA | AL. | I/O | FUNCTION | |---------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | FUNCTION | | DEVSEL | 197 | I/O | PCI device select. The PCI1220 asserts DEVSEL to claim a PCI cycle as the target device. As a PCI initiator on the bus, the PCI1220 monitors DEVSEL until a target responds. If no target responds before timeout occurs, the PCI1220 terminates the cycle with an initiator abort. | | FRAME | 193 | I/O | PCI cycle frame. FRAME is driven by the initiator of a bus cycle. FRAME is asserted to indicate that a bus transaction is beginning, and data transfers continue while this signal is asserted. When FRAME is deasserted, the PCI bus transaction is in the final data phase. | | GNT | 168 | I | PCI bus grant. GNT is driven by the PCI bus arbiter to grant the PCI1220 access to the PCI bus after the current data transaction has completed. GNT may or may not follow a PCI bus request, depending on the PCI bus parking algorithm. | | IDSEL | 182 | Ι | Initialization device select. IDSEL selects the PCI1220 during configuration space accesses. IDSEL can be connected to one of the upper 24 PCI address lines on the PCI bus. | | ĪRDY | 195 | I/O | PCI initiator ready. IRDY indicates the PCI bus initiator's ability to complete the current data phase of the transaction. A data phase is completed on a rising edge of PCLK where both IRDY and TRDY are asserted. Until IRDY and TRDY are both sampled asserted, wait states are inserted. | | PERR | 199 | I/O | PCI parity error indicator. PERR is driven by a PCI device to indicate that calculated parity does not match PAR when PERR is enabled through bit 6 of the command register. | | REQ | 169 | 0 | PCI bus request. REQ is asserted by the PCI1220 to request access to the PCI bus as an initiator. | | SERR | 200 | 0 | PCI system error. SERR is an output that is pulsed from the PCI1220 when enabled through the command register indicating a system error has occurred. The PCI1220 need not be the target of the PCI cycle to assert this signal. When SERR is enabled in the control register, this signal also pulses, indicating that an address parity error has occurred on a CardBus interface. | | STOP | 198 | I/O | PCI cycle stop signal. STOP is driven by a PCI target to request the initiator to stop the current PCI bus transaction. STOP is used for target disconnects and is commonly asserted by target devices that do not support burst data transfers. | | TRDY | 196 | I/O | PCI target ready. TRDY indicates the primary bus target's ability to complete the current data phase of the transaction. A data phase is completed on a rising edge of PCLK when both IRDY and TRDY are asserted. Until both IRDY and TRDY are asserted, wait states are inserted. | # multifunction and miscellaneous pins | TERMINA<br>NAME | NO. | I/O<br>TYPE | FUNCTION | |-----------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MFUNC6 | 161 | I/O | Multifunction Terminal 6. MFUNC6 can be configured as a PCI CLKRUN or a parallel IRQ. | | MFUNC5 | 160 | I/O | Multifunction Terminal 5. MFUNC5 can be configured as PC/PCI DMA Grant, GPI4, GPO4, socket activity LED output, ZV switching outputs, CardBus audio PWM, GPE, or a parallel IRQ. | | | | | Multifunction Terminal 4. MFUNC4 can be configured as PCI LOCK, GPI3, GPO3, socket activity LED output, ZV switching outputs, CardBus audio PWM, GPE, or a parallel IRQ. | | MFUNC4 | 159 | I/O | Serial Clock (SCL). When the serial bus mode is implemented by pulling the LATCH terminal low, the MFUNC4 terminal provides the SCL signaling. The two pin serial interface is used to load the subsystem identification and other register defaults from an EEPROM after a PCI reset. | | MFUNC3 | 158 | I/O | Multifunction Terminal 3. MFUNC3 can be configured as a parallel IRQ or the serialized interrupt signal IRQSER. | | MFUNC2 | 157 | I/O | Multifunction Terminal 2. MFUNC2 can be configured as PC/PCI DMA Request, GPI2, GPO2, socket activity LED output, ZV switching outputs, CardBus audio PWM, GPE, or a parallel IRQ. | | | | | Multifunction Terminal 1. MFUNC1 can be configured as parallel PCI interrupt INTB, GPI1, GPO1, socket activity LED output, ZV switching outputs, CardBus audio PWM, GPE, or a parallel IRQ. | | MFUNC1 | 155 | I/O | Serial Data (SDA). When the serial bus mode is implemented by pulling the LATCH terminal low, the MFUNC1 terminal provides the SDA signaling. The two pin serial interface is used to load the subsystem identification and other register defaults from an EEPROM after a PCI reset. | | MFUNC0 | 154 | I/O | Multifunction Terminal 0. MFUNC0 can be configured as parallel PCI interrupt INTA, GPI0, GPO0, socket activity LED output, ZV switching outputs, CardBus audio PWM, GPE, or a parallel IRQ. | | RI_OUT/PME | 163 | 0 | Ring Indicate Output and Power Management Event. When configured by the <i>Card Control Register</i> as PME, this terminal is used to indicate that a power management event is occuring. If the ring indicate function is enabled by the <i>Card Control Register</i> , the ring indicate signal is output on this terminal. | | SUSPEND | 156 | I | Suspend. SUSPEND is used to protect the internal registers from clearing when the PRST signal is asserted. | | SPKROUT | 149 | 0 | Speaker output. SPKROUT is the output to the host system that can carry SPKR or CAUDIO through the PCI1220 from the PC Card interface. SPKROUT is driven as the exclusive-OR combination of card SPKR/CAUDIO inputs. | ### 16-bit PC Card address and data (slots A and B) | NAME SLOT SLOT AT 81 TYPE AT 181 1 | TE | RMINAL | _ | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|---------------------------------------------------------------------------------| | NAME SLOT SLOT SLOT SLOT SLOT A25 | | N | 0. | | FUNCTION | | A25 121 55 A24 118 53 A23 116 51 A22 114 49 A21 111 47 A20 109 45 A19 107 42 A18 105 40 A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | NAME | SLOT | SLOT | TYPE | TONOTION | | A24 118 53 A23 116 51 A22 114 49 A21 111 47 A20 109 45 A19 107 42 A18 105 40 A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A22 114 49 A22 1114 47 A20 109 45 A19 107 42 A18 105 40 A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A22 114 49 A21 111 47 A20 109 45 A19 107 42 A18 105 40 A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A21 111 47 A20 109 45 A19 107 42 A18 105 40 A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | 49 | | | | A 19 | | | | | | | A18 105 40 A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A17 103 37 A16 112 48 A15 115 50 A14 108 43 A13 106 41 A17 107 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D9 145 79 D8 142 77 D7 79 226 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A16 112 48 A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A15 115 50 A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 792 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A14 108 43 A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A13 106 41 A12 117 52 A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A11 100 34 A10 95 29 A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | A13 | | | | PC Card address, 16 hit PC Card address lines, A25 is the most significant hit | | A10 | | | | | PC Card address. 16-bit PC Card address lines. A25 is the most-significant bit. | | A9 102 36 A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 28 D15 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 PC Card data. 16-bit PC Card data lines. D15 is the most-significant bit. | | | | | | | A8 104 39 A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A7 119 54 A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A6 123 57 A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A5 125 59 A4 126 60 A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A3 128 62 A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | A5 | 125 | 59 | | | | A2 131 65 A1 132 66 A0 133 67 D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | A1 132 66<br>A0 133 67 D15 93 27<br>D14 91 25<br>D13 89 23<br>D12 87 20<br>D11 84 18<br>D10 147 81<br>D9 145 79<br>D8 142 77<br>D7 92 26<br>D6 90 24<br>D5 88 21<br>D4 85 19<br>D3 83 17<br>D2 146 80<br>D1 144 78 | | | | | | | A0 | | | | | | | D15 93 27 D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | D14 91 25 D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | D13 89 23 D12 87 20 D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | D11 84 18 D10 147 81 D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | D13 | 89 | 23 | | | | D10 | | | | | | | D9 145 79 D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | D8 142 77 D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | D7 92 26 D6 90 24 D5 88 21 D4 85 19 D3 83 17 D2 146 80 D1 144 78 | | | | | | | D6 90 24<br>D5 88 21<br>D4 85 19<br>D3 83 17<br>D2 146 80<br>D1 144 78 | | | | I/O | PC Card data. 16-bit PC Card data lines. D15 is the most-significant bit. | | D4 85 19 D3 83 17 D2 146 80 D1 144 78 | D6 | 90 | 24 | | | | D3 83 17<br>D2 146 80<br>D1 144 78 | | | | | | | D2 146 80<br>D1 144 78 | | | | | | | D1 144 78 | | | | | | | | | | | | | | | D0 | 141 | 76 | | | <sup>†</sup> Terminal name for slot A is preceded with A\_. For example, the full name for terminal 121 is A\_A25. <sup>‡</sup> Terminal name for slot B is preceded with B\_. For example, the full name for terminal 55 is B\_A25. # 16-bit PC Card interface control (slots A and B) | TERM | IINAL | | | | |---------------------|-----------|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | | O.<br>SLOT<br>B‡ | I/O<br>TYPE | FUNCTION | | BVD1<br>(STSCHG/RI) | 138 | 72 | 1 | Battery voltage detect 1. BVD1 is generated by 16-bit memory PC Cards that include batteries. BVD1 is used with BVD2 as an indication of the condition of the batteries on a memory PC Card. Both BVD1 and BVD2 are kept high when the battery is good. When BVD2 is low and BVD1 is high, the battery is weak and should be replaced. When BVD1 is low, the battery is no longer serviceable and the data in the memory PC Card is lost. | | | | | | Status change. STSCHG is used to alert the system to a change in the READY, write protect, or battery voltage dead condition of a 16-bit I/O PC Card. Ring indicate. RI is used by 16-bit modem cards to indicate a ring detection. | | BVD2 | 137 | 71 | | Battery voltage detect 2. BVD2 is generated by 16-bit memory PC Cards that include batteries. BVD2 is used with BVD1 as an indication of the condition of the batteries on a memory PC Card. Both BVD1 and BVD2 are high when the battery is good. When BVD2 is low and BVD1 is high, the battery is weak and should be replaced. When BVD1 is low, the battery is no longer serviceable and the data in the memory PC Card is lost. | | (SPKR) | 137 | 71 | ' | Speaker. SPKR is an optional binary audio signal available only when the card and socket have been configured for the 16-bit I/O interface. The audio signals from cards A and B are combined by the PCI1220 and are output on SPKROUT. | | | | | | DMA request. BVD2 can be used as the DMA request signal during DMA operations to a 16-bit PC Card that supports DMA. The PC Card asserts BVD2 to indicate a request for a DMA operation. | | CD1<br>CD2 | 82<br>140 | 16<br>74 | I | PC Card detect 1 and PC Card detect 2. CD1 and CD2 are internally connected to ground on the PC Card. When a PC Card is inserted into a socket, CD1 and CD2 are pulled low. For signal status, see <i>interface status register</i> . | | CE1<br>CE2 | 94<br>97 | 28<br>30 | 0 | Card enable 1 and card enable 2. CE1 and CE2 enable even- and odd-numbered address bytes. CE1 enables even-numbered address bytes, and CE2 enables odd-numbered address bytes. | | INPACK | 127 | 61 | I | Input acknowledge. NPACK is asserted by the PC Card when it can respond to an I/O read cycle at the current address. DMA request. NPACK can be used as the DMA request signal during DMA operations from a 16-bit PC Card that supports DMA. If used as a strobe, the PC Card asserts this signal to indicate a request for a DMA operation. | | ĪŌRD | 99 | 33 | 0 | I/O read. IORD is asserted by the PCI1220 to enable 16-bit I/O PC Card data output during host I/O read cycles. DMA write. IORD is used as the DMA write strobe during DMA operations from a 16-bit PC Card that supports DMA. The PCI1220 asserts IORD during DMA transfers from the PC Card to host memory. | | IOWR | 101 | 35 | 0 | I/O write. IOWR is driven low by the PCI1220 to strobe write data into 16-bit I/O PC Cards during host I/O write cycles. DMA read. IOWR is used as the DMA write strobe during DMA operations from a 16-bit PC Card that supports DMA. The PCI1220 asserts IOWR during transfers from host memory to the PC Card. | | ŌĒ | 98 | 32 | 0 | Output enable. $\overline{\text{OE}}$ is driven low by the PCl1220 to enable 16-bit memory PC Card data output during host memory read cycles. DMA terminal count. $\overline{\text{OE}}$ is used as terminal count (TC) during DMA operations to a 16-bit PC Card that supports DMA. The PCl1220 asserts $\overline{\text{OE}}$ to indicate TC for a DMA write operation. | <sup>†</sup> Terminal name for slot A is preceded with A\_. For example, the full name for terminal 127 is A\_INPACK. <sup>‡</sup> Terminal name for slot B is preceded with B\_. For example, the full name for terminal 61 is B\_INPACK. ### 16-bit PC Card interface control (slots A and B) (continued) | TER | TERMINAL | | | | |-------------------|------------|-------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | _ | BER<br>SLOT<br>B‡ | I/O<br>TYPE | FUNCTION | | READY<br>(IREQ) | 135 | 69 | - | Ready. The ready function is provided by READY when the 16-bit PC Card and the host socket are configured for the memory-only interface. READY is driven low by the 16-bit memory PC Cards to indicate that the memory card circuits are busy processing a previous write command. READY is driven high when the 16-bit memory PC Card is ready to accept a new data transfer command. Interrupt request. IREQ is asserted by a 16-bit I/O PC Card to indicate to the host that a device on the 16-bit I/O PC Card requires service by the host software. IREQ is high (deasserted) when no | | REG | 130 | 63 | 0 | Attribute memory select. REG remains high for all common memory accesses. When REG is asserted, access is limited to attribute memory (OE or WE active) and to the I/O space (IORD or IOWR active). Attribute memory is a separately accessed section of card memory and is generally used to record card capacity and other configuration and attribute information. DMA acknowledge. REG is used as a DMA acknowledge (DACK) during DMA operations to a 16-bit PC Card that supports DMA. The PCI1220 asserts REG to indicate a DMA operation. REG is used in conjunction with the DMA read (IOWR) or DMA write (IORD) strobes to transfer data. | | RESET | 124 | 58 | 0 | PC Card reset. RESET forces a hard reset to a 16-bit PC Card. | | WAIT | 136 | 70 | _ | Bus cycle wait. WAIT is driven by a 16-bit PC Card to delay the completion of (i.e., extend) the memory or I/O cycle in progress. | | WE | 110 | 46 | 0 | Write enable. WE is used to strobe memory write data into 16-bit memory PC Cards. WE is also used for memory PC Cards that employ programmable memory technologies. DMA terminal count. WE is used as TC during DMA operations to a 16-bit PC Card that supports DMA. The PC1220 asserts WE to indicate TC for a DMA read operation. | | WP<br>(IOIS16) | 139 | 73 | 1 | Write protect. WP applies to 16-bit memory PC Cards. WP reflects the status of the write-protect switch on 16-bit memory PC Cards. For 16-bit I/O cards, WP is used for the 16-bit port (IOIS16) function. I/O is 16 bits. IOIS16 applies to 16-bit I/O PC Cards. IOIS16 is asserted by the 16-bit PC Card when the address on the bus corresponds to an address to which the 16-bit PC Card responds, and the I/O port that is addressed is capable of 16-bit accesses. DMA request. WP can be used as the DMA request signal during DMA operations to a 16-bit PC Card that supports DMA. If used, the PC Card asserts WP to indicate a request for a DMA operation. | | <u>VS1</u><br>VS2 | 134<br>122 | 68<br>56 | I/O | Voltage sense 1 and voltage sense 2. VS1 and VS2, when used in conjunction with each other, determine the operating voltage of the 16-bit PC Card. | <sup>†</sup> Terminal name for slot A is preceded with A\_. For example, the full name for terminal 110 is A\_WE. <sup>‡</sup> Terminal name for slot B is preceded with B\_. For example, the full name for terminal 46 is B\_WE. # **Terminal Functions (Continued)** # CardBus PC Card interface system (slots A and B) | TER | TERMINAL | | | | |---------|------------------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | N | NO. | | FUNCTION | | NAME | SLOT<br>A <sup>†</sup> | SLOT<br>B‡ | TYPE | FUNCTION | | CCLK | 112 | 48 | 0 | CardBus PC Card clock. CCLK provides synchronous timing for all transactions on the CardBus interface. All signals except CRST, CCLKRUN, CINT, CSTSCHG, CAUDIO, CCD2:1, and CVS2–CVS1 are sampled on the rising edge of CCLK, and all timing parameters are defined with the rising edge of this signal. CCLK operates at the PCI bus clock frequency, but it can be stopped in the low state or slowed down for power savings. | | CCLKRUN | 139 | 73 | 0 | CardBus PC Card clock run. CCLKRUN is used by a CardBus PC Card to request an increase in the CCLK frequency, and by the PCI1220 to indicate that the CCLK frequency is going to be decreased. | | CRST | 124 | 58 | I/O | CardBus PC Card reset. CRST is used to bring CardBus PC Card-specific registers, sequencers, and signals to a known state. When CRST is asserted, all CardBus PC Card signals must be 3-stated, and the PCI1220 drives these signals to a valid logic level. Assertion can be asynchronous to CCLK, but deassertion must be synchronous to CCLK. | <sup>†</sup> Terminal name for slot A is preceded with A\_. For example, the full name for terminal 112 is A\_CCLK. ‡ Terminal name for slot B is preceded with B\_. For example, the full name for terminal 48 is B\_CCLK. ### CardBus PC Card address and data (slots A and B) | TERMINAL | | | | | |------------------|------|----------|------|---------------------------------------------------------------------------------------------------------| | | NO. | | 1/0 | FUNICTION | | NAME | SLOT | SLOT | TYPE | FUNCTION | | | ΑŤ | B‡ | | | | CAD31 | 147 | 81 | | | | CAD30 | 145 | 79 | | | | CAD29 | 144 | 78 | | | | CAD28 | 142 | 77 | | | | CAD27 | 141 | 76 | | | | CAD26 | 133 | 67 | | | | CAD25 | 132 | 66 | | | | CAD24 | 131 | 65 | | | | CAD23 | 128 | 62 | | | | CAD22 | 126 | 60 | | | | CAD21 | 125 | 59 | | | | CAD20 | 123 | 57 | | | | CAD19 | 121 | 55 | | | | CAD18 | 119 | 54 | | | | CAD17 | 118 | 53 | | PC Card address and data. These signals make up the multiplexed CardBus address and data bus on | | CAD16 | 103 | 37 | | the CardBus interface. During the address phase of a CardBus cycle, CAD31–CAD0 contain a 32-bit | | CAD15 | 101 | 35 | I/O | address. During the data phase of a CardBus cycle, CAD31–CAD0 contain data. CAD31 is the | | CAD13 | 102 | 36 | | most-significant bit. | | CAD13 | 99 | 33 | | most significant bit. | | CAD13 | 100 | 34 | | | | CAD12<br>CAD11 | 98 | 32 | | | | CAD11 | 97 | 30 | | | | CAD10 | 95 | 29 | | | | CAD3 | 93 | 27 | | | | CAD6 | 92 | 26 | | | | CAD7 | 89 | 23 | | | | CAD6<br>CAD5 | 90 | 23<br>24 | | | | CAD3 | 87 | 20 | | | | CAD4<br>CAD3 | 88 | 21 | | | | CAD3 | 84 | 18 | | | | CAD2<br>CAD1 | 85 | 19 | | | | CAD1 | 83 | 17 | | | | 5,150 | | | | CardBus bus commands and byte enables. CC/BE3–CC/BE0 are multiplexed on the same CardBus | | CC/BE3 | 130 | 63 | | terminals. During the address phase of a CardBus cycle, CC/BE3–CC/BE0 defines the bus command. | | | 117 | 52 | | During the data phase, this 4-bit bus is used as byte enables. The byte enables determine which byte | | CC/BE2<br>CC/BE1 | 104 | 32<br>39 | I/O | paths of the full 32-bit data bus carry meaningful data. CC/BE0 applies to byte 0 (CAD7–CAD0), CC/BE1 | | CC/BE1 | 94 | 39<br>28 | | applies to byte 1 (CAD15–CAD8), CC/BE2 applies to byte 2 (CAD23–CAD8), and CC/BE3 applies to | | CC/BEU | J4 | 20 | | byte 3 (CAD31–CAD24). | | | | | | CardBus parity. In all CardBus read and write cycles, the PCI1220 calculates even parity across the CAD | | CPAR | 106 | 41 | I/O | and CC/BE buses. As an initiator during CardBus cycles, the PCI1220 outputs CPAR with a one-CCLK | | | | | | delay. As a target during CardBus cycles, the calculated parity is compared to the initiator's parity | | | | | | indicator; a compare error results in a parity error assertion. | <sup>†</sup> Terminal name for slot A is preceded with A\_. For example, the full name for terminal 106 is A\_CPAR. <sup>‡</sup> Terminal name for slot B is preceded with B\_. For example, the full name for terminal 41 is B\_CPAR. ### CardBus PC Card interface control (slots A and B) | TER | MINAL | | | | | | | | | |--------------|------------------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | NO. I/O FUNCTION TYPE | | | | | | | | | | NAME | SLOT<br>A <sup>†</sup> | SLOT<br>B‡ | TYPE | | | | | | | | CAUDIO | 137 | 71 | I | CardBus audio. CAUDIO is a digital input signal from a PC Card to the system speaker. The PCI1220 supports the binary audio mode and outputs a binary signal from the card to SPKROUT. | | | | | | | CBLOCK | 107 | 42 | I/O | CardBus lock. CBLOCK is used to gain exclusive access to a target. | | | | | | | CCD1<br>CCD2 | 82<br>140 | 16<br>74 | ı | CardBus detect 1 and CardBus detect 2. CCD1 and CCD2 are used in conjunction with CVS1 and CVS2 to identify card insertion and interrogate cards to determine the operating voltage and card type. | | | | | | | CDEVSEL | 111 | 47 | I/O | CardBus device select. The PCI1220 asserts CDEVSEL to claim a CardBus cycle as the target device. As a CardBus initiator on the bus, the PCI1220 monitors CDEVSEL until a target responds. If no target responds before timeout occurs, the PCI1220 terminates the cycle with an initiator abort. | | | | | | | CFRAME | 116 | 51 | I/O | CardBus cycle frame. CFRAME is driven by the initiator of a CardBus bus cycle. CFRAME is asserted to indicate that a bus transaction is beginning, and data transfers continue while this signal is asserted. When CFRAME is deasserted, the CardBus bus transaction is in the final data phase. | | | | | | | CGNT | 110 | 46 | Ι | CardBus bus grant. CGNT is driven by the PCI1220 to grant a CardBus PC Card access to the CardBus bus after the current data transaction has been completed. | | | | | | | CINT | 135 | 69 | I | CardBus interrupt. CINT is asserted low by a CardBus PC Card to request interrupt servicing from the host. | | | | | | | CIRDY | 115 | 50 | I/O | CardBus initiator ready. CIRDY indicates the CardBus initiator's ability to complete the current data phase of the transaction. A data phase is completed on a rising edge of CCLK when both CIRDY and CTRDY are asserted. Until CIRDY and CTRDY are both sampled asserted, wait states are inserted. | | | | | | | CPERR | 108 | 43 | I/O | CardBus parity error. CPERR is used to report parity errors during CardBus transactions, except during special cycles. It is driven low by a target two clocks following that data when a parity error is detected. | | | | | | | CREQ | 127 | 61 | Ι | CardBus request. CREQ indicates to the arbiter that the CardBus PC Card desires use of the CardBus bus as an initiator. | | | | | | | CSERR | 136 | 70 | 1 | CardBus system error. CSERR reports address parity errors and other system errors that could lead to catastrophic results. CSERR is driven by the card synchronous to CCLK, but deasserted by a weak pullup, and may take several CCLK periods. The PCI1220 can report CSERR to the system by assertion of SERR on the PCI interface. | | | | | | | CSTOP | 109 | 45 | I/O | CardBus stop. CSTOP is driven by a CardBus target to request the initiator to stop the current CardBus transaction. CSTOP is used for target disconnects, and is commonly asserted by target devices that do not support burst data transfers. | | | | | | | CSTSCHG | 138 | 72 | I | CardBus status change. CSTSCHG is used to alert the system to a change in the card's status, and is used as a wake-up mechanism. | | | | | | | CTRDY | 114 | 49 | I/O | CardBus target ready. $\overline{\text{CTRDY}}$ indicates the CardBus target's ability to complete the current data phase of the transaction. A data phase is completed on a rising edge of CCLK, when both $\overline{\text{CIRDY}}$ and $\overline{\text{CTRDY}}$ are asserted; until this time, wait states are inserted. | | | | | | | CVS1<br>CVS2 | 134<br>122 | 68<br>56 | I/O | CardBus voltage sense 1 and CardBus voltage sense 2. CVS1 and CVS2 are used in conjunction with CCD1 and CCD2 to identify card insertion and interrogate cards to determine the operating voltage and card type. | | | | | | <sup>†</sup> Terminal name for slot A is preceded with A\_. For example, the full name for terminal 137 is A\_CAUDIO. <sup>‡</sup> Terminal name for slot B is preceded with B\_. For example, the full name for terminal 71 is B\_CAUDIO. #### absolute maximum ratings over operating temperature ranges (unless otherwise noted)† | 0.5 V to 6 V | |---------------------------------------------| | $-0.5 \text{ V to V}_{CCP} + 0.5 \text{ V}$ | | $-0.5$ to $V_{CCA} + 0.5$ V | | $-0.5$ to $V_{CCB} + 0.5$ V | | $-0.5$ to $V_{CCI} + 0.5$ V | | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | $-0.5 \text{ V to V}_{CCP} + 0.5 \text{ V}$ | | $-0.5$ to $V_{CCA} + 0.5$ V | | 0.5 to V <sub>CCB</sub> + 0.5 V | | $-0.5$ to $V_{CCI} + 0.5$ V | | 0.5 V to $V_{CC}$ + 0.5 V | | ±20 mA | | ±20 mA | | –65°C to 150°C | | 150°C | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. Applies for external input and bidirectional buffers. V<sub>I</sub> > V<sub>CC</sub> does not apply to fail-safe terminals. PCI terminals are measured with respect to V<sub>CCP</sub> instead of V<sub>CC</sub>. PC Card terminals are measured with respect to V<sub>CCA</sub> or V<sub>CCB</sub>. Miscellaneous signals are measured with respect to V<sub>CCI</sub>. The limit specified applies for a dc condition. - Applies for external output and bidirectional buffers. V<sub>O</sub> > V<sub>CC</sub> does not apply to fail-safe terminals. PCI terminals are measured with respect to V<sub>CCP</sub> instead of V<sub>CC</sub>. PC Card terminals are measured with respect to V<sub>CCA</sub> or V<sub>CCB</sub>. Miscellaneous signals are measured with respect to V<sub>CCI</sub>. The limit specified applies for a dc condition. #### recommended operating conditions (see Note 3) | | | | OPERATION | MIN | NOM | MAX | UNIT | | |-------------------|-------------------------------------|----------------------------------|-----------|-----------------|-----|----------------------|------|--| | VCC | Core voltage | Commercial | 3.3 V | 3 | 3.3 | 3.6 | V | | | Vaca | DOLLIO vielte re | Commercial | 3.3 V | 3 | 3.3 | 3.6 | V | | | VCCP | PCI I/O voltage | Commercial | 5 V | 4.75 | 5 | 5.25 | V | | | VCC(A/D) | PC Card I/O voltage | Commercial | 3.3 V | 3 | 3.3 | 3.6 | V | | | VCC(A/B) | FC Card I/O vollage | Commercial | 5 V | 4.75 | 5 | 5.25 | v | | | Vccı | Miscellaneous I/O voltage | Commercial | 3.3 V | 3 | 3.3 | 3.6 | V | | | *001 | Wiscenarieous I/O Voltage | Commercial | 5 V | 4.75 | 5 | 5.25 | | | | | | PCI | 3.3 V | 0.5 VCCP | | VCCP | | | | | | | 5 V | 2 | | VCCP | | | | ∨ <sub>IH</sub> † | High-level input voltage | PC Card | 3.3 V | 0.475<br>VCCA/B | | V <sub>CCA</sub> /B | V | | | | | | 5 V | 2.4 | | VCCA/B | | | | | | MISC‡ | | 2 | | VCCI | | | | | | Fail safe§ | | 2 | | VCC | | | | | | PCI<br>PC Card | 3.3 V | 0 | | 0.3 V <sub>CCP</sub> | V | | | ∨ <sub>IL</sub> † | Low-level input voltage | | 5 V | 0 | | 0.8 | | | | | | | 3.3 V | 0 | | 0.325<br>VCCA/B | | | | | | | 5 V | 0 | | 0.8 | | | | | | MISC‡ | | 0 | | 0.8 | | | | | | Fail safe§ | | 0 | | 0.8 | | | | | | PCI | | 0 | | VCCP | | | | V <sub>I</sub> | Input voltage | PC Card | | 0 | | V <sub>CCA/B</sub> | V | | | ٧١ | mpat voltage | MISC‡ | | 0 | | VCCI | • | | | | | Fail safe§ | | 0 | | VCC | | | | | | PCI | | 0 | | VCCP | | | | V <sub>O</sub> ¶ | Output voltage | PC Card | | 0 | | VCCA/B | V | | | .0 | Carpat Tollage | MISC <sup>‡</sup> | | 0 | | VCCI | , | | | | | Fail safe§ | | 0 | | VCC | | | | | Input transition time | PCI and PC Card | | 1 | | 4 | | | | t <sub>t</sub> | $(t_{\Gamma} \text{ and } t_{f})$ | ZV, miscellaneous, and fail safe | | 0 | | 6 | ns | | | TA | Operating ambient temperature range | | | 0 | 25 | 70 | °C | | | TJ# | Virtual junction temperature | | | 0 | 25 | 115 | °C | | NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating. <sup>†</sup> Applies to external inputs and bidirectional buffers without hysteresis <sup>‡</sup> Miscellaneous pins are 149, 150, 151, 152, 154, 155, 156, 157, 158, 159, 161, 163 (SUSPEND, SPKROUT, RI\_OUT, multifunction terminals (MFUNC0–6), and power switch control pins). <sup>§</sup> Fail-safe pins are 16, 56, 68, 74, 82, 122, 134, and 140 (card detect and voltage sense pins). <sup>¶</sup> Applies to external output buffers <sup>#</sup> These junction temperatures reflect simulation conditions. The customer is responsible for verifying junction temperature. # electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | PINS | OPERATION | TEST CONDITIONS | MIN | MAX | UNIT | | |--------------------|--------------------------------------|----------------|-----------|------------------------------|----------------------|---------------------|------|--| | | | PCI | 3.3 V | I <sub>OH</sub> = -0.5 mA | 0.9 V <sub>CC</sub> | | | | | | | PCI | 5 V | I <sub>OH</sub> = -2 mA | 2.4 | | | | | | | BO O and | 3.3 V | I <sub>OH</sub> = -0.15 mA | 0.9 V <sub>CC</sub> | | V | | | VOH | High-level output voltage | PC Card | 5 V | $I_{OH} = -0.15 \text{ mA}$ | 2.4 | | V | | | | | MISC | | I <sub>OH</sub> = -4 mA | VCC-0.6 | | | | | | | ZV | | I <sub>OH</sub> = -4 mA | V <sub>CC</sub> -0.6 | | | | | | | PCI | 3.3 V | I <sub>OL</sub> = 1.5 mA | | 0.1 V <sub>CC</sub> | | | | | | PCI | 5 V | I <sub>OL</sub> = 6 mA | | 0.55 | | | | \/a. | Low lovel output voltage | DC Cord | 3.3 V | $I_{OL} = 0.7 \text{ mA}$ | | 0.1 V <sub>CC</sub> | | | | VOL | Low-level output voltage | PC Card | 5 V | $I_{OL} = 0.7 \text{ mA}$ | | 0.55 | V | | | | | MISC | | I <sub>OL</sub> = 4 mA | | 0.5 | | | | | | SERR | | I <sub>OL</sub> = 12 mA | | 0.5 | | | | lozL | 3-state output, high-impedance state | Output pins | 3.6 V | VI = VCC | | -1 | μΑ | | | -OZL | current | Catpat pino | 5.25 V | $V_I = V_{CC}$ | | -1 | μΑ | | | lozh | 3-state output, high-impedance state | Output pins | 3.6 V | $V_I = V_{CC}^{\dagger}$ | 1 | | μА | | | 10ZH | current | Output pino | 5.25 V | $V_I = V_{CC}^{\dagger}$ | | 25 | μπ | | | <br> <sub> </sub> | Low-level input current | Input pins | | V <sub>I</sub> = GND | | -1 | μА | | | 'IL | Low-level input current | I/O pins | | V <sub>I</sub> = GND | | -10 | μΑ | | | | | Input pins | 3.6 V | $V_I = V_{CC}^{\ddagger}$ | | 10 | | | | | | input pins | 5.25 V | $V_I = V_{CC}^{\ddagger}$ | | 20 | μΑ | | | ΙΗ | High-level input current | I/O pins | 3.6 V | $VI = VCC^{\ddagger}$ | | 10 | | | | | | 1/О ріпз | 5.25 V | $VI = VCC^{\ddagger}$ | | 25 | | | | | | Fail-safe pins | 3.6 V | $\Lambda^{I} = \Lambda^{CC}$ | | 10 | | | <sup>†</sup> For PCI pins, $V_I = V_{CCP}$ . For PC Card pins, $V_I = V_{CC(A/B)}$ . For miscellaneous pins, $V_I = V_{CCI}$ ‡ For I/O pins, input leakage ( $I_{IL}$ and $I_{IH}$ ) includes $I_{OZ}$ leakage of the disabled output. # PCI clock/reset timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Figure 1 and Figure 2) | | PARAMETER | ALTERNATE<br>SYMBOL | TEST<br>CONDITIONS | MIN | MAX | UNIT | |------------------|-----------------------------------------|---------------------------------|--------------------|-----|-----|------| | t <sub>C</sub> | Cycle time, PCLK | t <sub>cyc</sub> | | 30 | | ns | | t <sub>wH</sub> | Pulse duration, PCLK high | <sup>t</sup> high | | 11 | | ns | | t <sub>W</sub> L | Pulse duration, PCLK low | t <sub>low</sub> | | 11 | | ns | | Δν/Δt | Slew rate, PCLK | t <sub>r</sub> , t <sub>f</sub> | | 1 | 4 | V/ns | | t <sub>W</sub> | Pulse duration, RSTIN | t <sub>rst</sub> | | 1 | | ms | | t <sub>su</sub> | Setup time, PCLK active at end of RSTIN | <sup>t</sup> rst-clk | | 100 | | μS | # PCI timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Figure 1 thru Figure 4 and Note 4) | | PARAMETER | | ALTERNATE<br>SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------|---------------------|---------------------------------|-----|-----|------| | <sup>t</sup> pd | Propagation delay time, | PCLK-to-shared signal valid delay time | <sup>t</sup> val | C 50 pE | | 11 | no | | | See Note 5 | PCLK-to-shared signal invalid delay time | tinv | <b>-</b> C <sub>L</sub> = 50 pF | 2 | | ns | | t <sub>en</sub> | Enable time, ten high impedance-to-active delay time from PCLK | | ton | | 2 | | ns | | Disable time, tdis active-to-high impedance delay time from PCLK | | <sup>t</sup> off | | | 28 | ns | | | t <sub>SU</sub> Setup time before PCLK valid | | t <sub>su</sub> | | 7 | | ns | | | th | Hold time after PCLK high | | t <sub>h</sub> | | 0 | | ns | NOTES: 4. PCI shared signals are AD31–0, C/BE3–0, FRAME, TRDY, IRDY, STOP, IDSEL, DEVSEL, and PAR. <sup>5.</sup> This data sheet uses the following conventions to describe time (t) intervals. The format is t<sub>A</sub>, where subscript A indicates the type of dynamic parameter being represented. One of the following is used: t<sub>pd</sub> = propagation delay time, t<sub>d</sub> = delay time, t<sub>su</sub> = setup time, and t<sub>h</sub> = hold time. #### PARAMETER MEASUREMENT INFORMATION #### LOAD CIRCUIT PARAMETERS | TIMING<br>PARAMETER | | C <sub>LOAD</sub> †<br>(pF) | I <sub>OL</sub><br>(mA) | IOH<br>(mA) | V <sub>LOAD</sub> (V) | |---------------------|------------------|-----------------------------|-------------------------|-------------|-----------------------| | | <sup>t</sup> PZH | 50 | 8 | -8 | 0 | | ten | t <sub>PZL</sub> | 30 | 0 | -0 | 3 | | t.e. | tPHZ | | | -8 | 1.5 | | <sup>t</sup> dis | tPLZ | 50 | 8 | Г | 1.0 | | tpd | | 50 | 8 | -8 | ‡ | <sup>†</sup>C<sub>LOAD</sub> includes the typical load-circuit distributed capacitance $$\ddagger \frac{V_{LOAD} - V_{OL}}{I_{OL}}$$ = 50 $\Omega$ , where $V_{OL}$ = 0.6 V, $I_{OL}$ = 8 mA VOLTAGE WAVEFORMS SETUP AND HOLD TIMES INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS - NOTES: A. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by pulse generators having the following characteristics: PRR = 1 MHz, $Z_O = 50 \Omega$ , $t_\Gamma = 6 \text{ ns}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. For tpLz and tpHz, VoL and VoH are measured values. Figure 1. Load Circuit and Voltage Waveforms #### PCI BUS PARAMETER MEASUREMENT INFORMATION Figure 2. PCLK Timing Waveform Figure 3. RSTIN Timing Waveforms Figure 4. Shared Signals Timing Waveforms #### PC Card cycle timing The PC Card cycle timing is controlled by the wait-state bits in the Intel 82365SL-DF compatible memory and I/O window registers. The PC Card cycle generator uses the PCI clock to generate the correct card address setup and hold times and the PC Card command active (low) interval. This allows the cycle generator to output PC Card cycles that are as close to the Intel 82365SL-DF timing as possible while always slightly exceeding the Intel 82365SL-DF values. This ensures compatibility with existing software and maximizes throughput. The PC Card address setup and hold times are a function of the wait-state bits. Table 1 shows address setup time in PCLK cycles and nanoseconds for I/O and memory cycles. Table 2 and Table 3 show command active time in PCLK cycles and nanoseconds for I/O and memory cycles. Table 4 shows address hold time in PCLK cycles and nanoseconds for I/O and memory cycles. Table 1. PC Card Address Setup Time, t<sub>Su(A)</sub>, 8-Bit and 16-Bit PCI Cycles | WAIT-STATE BITS | | | TS1 - 0 = 01<br>(PCLK/ns) | |-----------------|-----|---|---------------------------| | I/O | | | 3/90 | | Memory | WS1 | 0 | 2/60 | | Memory | WS1 | 1 | 4/120 | Table 2. PC Card Command Active Time, t<sub>c(A)</sub>, 8-Bit PCI Cycles | WAIT-S | TATE BI | TS | TS1 - 0 = 01 | |--------|---------|-----|--------------| | | WS | zws | (PCLK/ns) | | | 0 | 0 | 19/570 | | I/O | 1 | Х | 23/690 | | | 0 | 1 | 7/210 | | | 00 | 0 | 19/570 | | | 01 | Х | 23/690 | | Memory | 10 | Х | 23/690 | | | 11 | Х | 23/690 | | | 00 | 1 | 7/210 | Table 3. PC Card Command Active Time, t<sub>c(A)</sub>, 16-Bit PCI Cycles | WAIT-S | TS1 - 0 = 01 | | | |--------|--------------|-----|-----------| | | ws | zws | (PCLK/ns) | | | 0 | 0 | 7/210 | | I/O | 1 | Х | 11/330 | | | 0 | 1 | N/A | | | 00 | 0 | 9/270 | | | 01 | Х | 13/390 | | Memory | 10 | Х | 17/510 | | | 11 | Х | 23/630 | | | 00 | 1 | 5/150 | Table 4. PC Card Address Hold Time, th(A), 8-Bit and 16-Bit PCI Cycles | WAIT-S | TS1 - 0 = 01<br>(PCLK/ns) | | | |--------|---------------------------|---|------| | I/O | | | 2/60 | | Memory | WS1 | 0 | 2/60 | | Memory | WS1 | 1 | 3/90 | # timing requirements over recommended ranges of supply voltage and operating free-air temperature, memory cycles (for 100-ns common memory) (see Note 5 and Figure 5) | | | ALTERNATE<br>SYMBOL | MIN | мах | UNIT | |-----------------|--------------------------------------------------------|---------------------|---------------------------|-----|------| | t <sub>su</sub> | Setup time, CE1 and CE2 before WE/OE low | T1 | 60 | | ns | | t <sub>su</sub> | Setup time, CA25–CA0 before WE/OE low | T2 | t <sub>su(A)</sub> +2PCLK | | ns | | t <sub>su</sub> | Setup time, REG before WE/OE low | T3 | 90 | | ns | | tpd | Propagation delay time, WE/OE low to WAIT low | T4 | | | ns | | t <sub>W</sub> | Pulse duration, WE/OE low | T5 | 200 | | ns | | th | Hold time, WE/OE low after WAIT high | T6 | | | ns | | t <sub>h</sub> | Hold time, CE1 and CE2 after WE/OE high | T7 | 120 | | ns | | t <sub>su</sub> | Setup time (read), CDATA15–CDATA0 valid before OE high | T8 | | | ns | | th | Hold time (read), CDATA15-CDATA0 valid after OE high | Т9 | 0 | | ns | | th | Hold time, CA25–CA0 and REG after WE/OE high | T10 | t <sub>h(A)</sub> +1PCLK | | ns | | t <sub>su</sub> | Setup time (write), CDATA15–CDATA0 valid before WE low | T11 | 60 | | ns | | t <sub>h</sub> | Hold time (write), CDATA15–CDATA0 valid after WE low | T12 | 240 | | ns | NOTE 6: These times are dependent on the register settings associated with ISA wait states and data size. They are also dependent on cycle type (read/write, memory/I/O) and WAIT from PC Card. The times listed here represent absolute minimums (the times that would be observed if programmed for zero wait state, 16-bit cycles) with a 33-MHz PCI clock. # timing requirements over recommended ranges of supply voltage and operating free-air temperature, I/O cycles (see Figure 6) | | | ALTERNATE<br>SYMBOL | MIN | MAX | UNIT | |-----------------|----------------------------------------------------------|---------------------|---------------------------|-----|------| | t <sub>su</sub> | Setup time, REG before IORD/IOWR low | T13 | 60 | | ns | | t <sub>su</sub> | Setup time, CE1 and CE2 before IORD/IOWR low | T14 | 60 | | ns | | t <sub>su</sub> | Setup time, CA25–CA0 valid before IORD/IOWR low | T15 | t <sub>Su(A)</sub> +2PCLK | | ns | | t <sub>pd</sub> | Propagation delay time, OIS16 low after CA25-CA0 valid | T16 | | 35 | ns | | t <sub>pd</sub> | Propagation delay time, IORD low to WAIT low | T17 | 35 | | ns | | t <sub>W</sub> | Pulse duration, IORD/IOWR low | T18 | T <sub>C</sub> A | | ns | | t <sub>h</sub> | Hold time, IORD low after WAIT high | T19 | | | ns | | t <sub>h</sub> | Hold time, REG low after IORD high | T20 | 0 | | ns | | th | Hold time, CE1 and CE2 after IORD/IOWR high | T21 | 120 | | ns | | th | Hold time, CA25–CA0 after IORD/IOWR high | T22 | t <sub>h(A)</sub> +1PCLK | | ns | | t <sub>su</sub> | Setup time (read), CDATA15-CDATA0 valid before IORD high | T23 | 10 | | ns | | th | Hold time (read), CDATA15–CDATA0 valid after IORD high | T24 | 0 | | ns | | t <sub>su</sub> | Setup time (write), CDATA15-CDATA0 valid before IOWR low | T25 | 90 | | ns | | t <sub>h</sub> | Hold time (write), CDATA15–CDATA0 valid after IOWR high | T26 | 90 | | ns | switching characteristics over recommended ranges of supply voltage and operating free-air temperature, miscellaneous (see Figure 7) | PARAMETER | | ALTERNATE<br>SYMBOL | MIN N | IAX | UNIT | | | |-----------------|------------------------|---------------------------|-------------------------|-----|------|----|----| | | Propagation delay time | | BVD2 low to SPKROUT low | T27 | | 30 | | | <b>.</b> . | | BVD2 high to SPKROUT high | 127 | | 30 | | | | <sup>t</sup> pd | | | IREQ to IRQ15-IRQ3 | T28 | | 30 | ns | | | | | STSCHG to IRQ15-IRQ3 | 120 | | 30 | | Figure 5. PC Card Memory Cycle #### PC Card PARAMETER MEASUREMENT INFORMATION Figure 6. PC Card I/O Cycle Figure 7. Miscellaneous PC Card Delay Times #### **MECHANICAL DATA** #### PDV (S-PQFP-G208) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MO-136 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated