# Low-Noise, Phase-Locked Loop **Clock Driver with 10 Clock Outputs** #### **Product Features** - Operating Frequency up to 150 MHz - Low-Noise Phase-Locked Loop Clock Distribution that meets 133 MHz Registered DIMM Synchronous DRAM modules for server/workstation/PC applications - Allows Clock Input to have Spread Spectrum modulation for EMI reduction - Zero Input-to-Output delay: Distribute one Clock Input to one Bank of Ten outputs, with an output enable. - Low jitter: Cycle-to-Cycle jitter ±75ps max. - On-chip series damping resistor at clock output drivers for low noise and EMI reduction - Operates at 3.3V V<sub>CC</sub> - Package: Plastic 24-pin TSSOP(L) ## **Product Description** The PI6C2510-133 is a "quiet," low-skew, low-jitter, phaselocked loop (PLL) clock driver, distributing high-frequency clock signals for SDRAM and server applications. By connecting the feedback FB OUT output to the feedback FB IN input, the propagation delay from the CLK\_IN input to any clock output will be nearly zero. This zero-delay feature allows the CLK IN input clock to be distributed, providing one clock input to one bank of ten outputs, with an output enable. This clock driver is designed to meet the PC133 SDRAM Registered DIMM specification. For test purposes, the PLL can be bypassed by strapping AV<sub>CC</sub> to ground. ## Logic Block Diagram #### **Product Pin Configuration** #### **Functional Table** | Inputs | Outputs | | | |--------|---------|--------|--| | G | Y[0:9] | FB_OUT | | | L | L | CLK_IN | | | Н | CLK_IN | CLK_IN | | PS8383A 07/26/99 1 ## **Pin Functions** | Pin Name | Pin Number | Type | Description | |------------------|-----------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK_IN | 24 | I | Reference Clock input. CLK_IN allows spread spectrum. | | FB_IN | 13 | I | Feedback input. FB_IN provides the feedback signal to the internal PLL | | G | 11 | I | Output bank enable. When G is LOW, outputs Y[0:9] are disabled to a logic low state. When G is HIGH, all outputs Y[0:9] are enabled. | | FB_OUT | 12 | 0 | Feedback output. FB_OUT is dedicated for external feedback. FB_OUT has an embedded series-damping resistor of the same value as the clock outputs Y[0:9]. | | Y[0:9] | 3,4,5,8,9,15<br>16,17,20,21 | О | Clock outputs. These outputs provide low-skew copies of CLK_IN. Each output has an embedded series-damping resistor. | | AV <sub>CC</sub> | 23 | Power | Analog power supply. $AV_{CC}$ can be also used to bypass the PLL for test purposes. When $AV_{CC}$ is strapped to ground, PLL is bypassed and CLK_IN buffered directly to the device outputs. | | AGND | 1 | Ground | Analog ground. AGND provides the ground reference for the analog circuitry. | | V <sub>CC</sub> | 2,10,14,22 | Power | Power supply | | GND | 6,7,18,19 | Ground | Ground | # **DC** Specifications #### Absolute maximum ratings over operating free-air temperature range. | Symbol | Parameter | Min. | Max. | Units | | |--------------------|-----------------------------------------------------------|------|----------------|-------|--| | VI | Input voltage range | | Vact 0.5 | | | | Vo | Output voltage range | | $V_{CC}$ + 0.5 | V | | | V <sub>I</sub> _DC | DC input voltage | | +5.0 | | | | I <sub>O</sub> _DC | DC output current | | 100 | mA | | | Power | Maximum power dissipation at $T_A = 55^{o}C$ in still air | | 1.0 | W | | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | Note: Stress beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. | Parameter | Test Conditions | V <sub>CC</sub> | Min. | Тур. | Max. | Units | |-----------------|--------------------------------------------------|-----------------|------|------|------|-------| | I <sub>CC</sub> | $V_{\rm I} = V_{\rm CC}$ or GND; $I_{\rm O} = 0$ | 3.6V | | | 10 | μΑ | | CI | $V_{I} = V_{CC}$ or GND | 3.3V | | 4 | | nE | | Co | V <sub>O</sub> =V <sub>CC</sub> or GND | 3.3 V | | 6 | | pF | #### **Recommended Operating Conditions** | Symbol | Parameter | Min. | Max. | Units | |-----------------|--------------------------------|------|-----------------|-----------| | V <sub>CC</sub> | Supply voltage | 3.0 | 3.6 | | | V <sub>IH</sub> | High level input voltage | 2.0 | | $_{ m V}$ | | V <sub>IL</sub> | Low level input voltage | | 0.8 | V | | VI | Input voltage | 0.0 | V <sub>CC</sub> | | | TA | Operating free-air temperature | 0 | 70 | °C | # Electrical characteristics over recommended operating free-air temperature range Pull Up/Down Currents of PI6C2510-133, $V_{CC} = 3.0V$ | Symbol | Parameter | Condition | Min. | Max. | Units | |----------|-------------------|-------------------|------|-------|-------| | Love | Pull-up current | $V_{OUT} = 2.4V$ | | -13.6 | | | Іон | Pull-up current | $V_{OUT} = 2.0V$ | | -22 | mA | | T | Pull-down current | $V_{OUT} = 0.8V$ | 19 | | | | $I_{OL}$ | Pull-down current | $V_{OUT} = 0.55V$ | 13 | | | 3 ## **AC Specifications** Timing requirements over recommended ranges of supply voltage and operating free-air temperature. | Symbol | Parameter | Min. | Max. | Units | |-----------------------------------|------------------------|------|------|-------| | F <sub>CLK</sub> | Input clock frequency | 25 | 150 | MHz | | | Input clock duty cycle | 40 | 60 | % | | Stabilization Time after power up | | | 1 | ms | #### Switching characteristics over recommended ranges of supply voltage and operating free-air temperature, CL=30pF | Parameter | From | То | Vcc= | $V_{CC} = 3.3V \pm 0.3V, 0-70^{\circ}C$ | | | |----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------|------|-----------------------------------------|------|-------| | rarameter | From | 10 | Min. | Тур. | Max. | Units | | tphase error, with and without spread spectrum | CLK_IN↑ at 133 MHz | FB_IN↑ | -150 | | +150 | | | Jitter, cycle-to-cycle,<br>with and without spread<br>spectrum | Any Output or FB_OUT in CLK <sub>n</sub> at 133 MHz | Output or FB_OUT in CLK <sub>n+1</sub> | -75 | | +75 | ps | | Skew, at 133 MHz | Any Y or FB_OUT | | | | 150 | | | Duty cycle | | Any Y or FB OUT | 45 | 50 | 55 | % | | tr, rise-time, 0.4V to 2.0V | | 15_001 | | 1.0 | | no | | tf, fall-time, 2.0V to 0.4V | | | | 1.1 | | ns | Note: These switching parameters are guaranteed, but not production tested. # **Package Mechanical Information** Plastic 24-pin Thin Shrink Small-Outline Package (L package) ## **Ordering Information** | Part Number | Operating Freq. Range | Ordering P/N | |--------------|-----------------------|---------------| | PI6C2510-133 | 25 MHz - 150 MHz | PI6C2510-133L | #### **Pericom Semiconductor Corporation** 2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com