# **PCM2702** For most current data sheet and other product information, visit www.burr-brown.com # 16-Bit Stereo DIGITAL-TO-ANALOG CONVERTER with #\$B Interface #### **FEATURES** • INTEGRATED USB INTERFACE: Full-Speed Transceiver Supports 12Mbps Data Transfer. Fully Compliant with the USB 1.0 Specification. Adaptive Mode for Isochronous Transfer. Self-Powered Device. - ACCEPTS 16-BIT STEREO AND MONO USB AUDIO DATA STREAMS. - ANALOG PERFORMANCE (V<sub>CC</sub> = 5V): Dynamic Range: 100dB (typ at 16-bit) SNR: 105dB (typ) THD+N: 0.002% (typ at 16-bit) Full-Scale Output: 3.1Vp-p • 8X OVERSAMPLING DIGITAL FILTER: Passband: 0.454f<sub>S</sub> Stopband: 0.546f<sub>S</sub> Passband Ripple: ±0.002dB Stopband Attenuation: -82dB - SAMPLING RATE (F<sub>S</sub>): 32kHz, 44.1kHz, 48kHz - ON-CHIP CLOCK GENERATOR WITH SINGLE 12MHz CLOCK SOURCE - MULTI-FUNCTIONS: Digital Attenuator: 0dB to -64dB, 1dB/step Soft Mute Zero Flag Suspend Flag Playback Flag - DUAL POWER SUPPLIES: +5V for Analog portion +3.3V for Digital portion - PACKAGE: SSOP-28 #### **APPLICATIONS** - STAND-ALONE USB AUDIO SPEAKERS - CRT/LCD INTEGRATED USB AUDIO SPEAKERS - USB AUDIO AMPLIFIERS - OTHER USB AUDIO APPLICATIONS #### DESCRIPTION The PCM2702 is a single chip digital-to-analog converter offering two D/A output channels and an integrated USB 1.0 compliant interface controller. The newly developed SpAct<sup>TM</sup> (Sampling Period Adaptive Controlled Tracking) system recovers a stable, low-jitter clock for internal PLL and DAC operation from the USB interface audio data. The PCM2702 is based upon Burr-Brown's Enhanced Multi-level Delta-Sigma Modulator, an 8x oversampling digital interpolation filter, and an analog output low-pass filter. The PCM2702 can accept a 48kHz, 44.1kHz and 32kHz sampling rates, using either 16-bit stereo or monaural audio data. Digital attenuation and softmute features are included, and are controlled via USB audio class request. Patents Pending. SpAct™ is a trademark of Burr-Brown Corporation. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85766 • Tel: (520) 746-1111 Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ### **SPECIFICATIONS** At $T_A = +25^{\circ}C$ , $V_{CC} = V_{CC}L = V_{CC}P = 5.0V$ , $V_{DD} = V_{DD}C = 3.3V$ , $f_S = 44.1MHz$ , signal frequency = 1kHz and 16-bit data, unless otherwise specified. | | PCM2702E | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | RESOLUTION | | | 16 | | Bits | | HOST INTERFACE | | Supports U | ISB revision 1.0, | Full Speed | | | DIGITAL FORMAT Audio Data Format Audio Data Bit Length Audio Data Channel Sampling Frequency (f <sub>S</sub> ) | | USB | ISOCHRONOUS<br> 16<br> 1, 2<br> 32, 44.1, 48 | OUT | | | $\begin{array}{c c} \textbf{DIGITAL INPUT/OUTPUT} \\ \\ \textbf{Input Logic Level} & \textbf{V}_{\text{IH}}^{(1)} \\ & \textbf{V}_{\text{IL}}^{(1)} \\ & \textbf{V}_{\text{IL}}^{(2)} \\ & \textbf{V}_{\text{IL}}^{(2)} \\ \\ \textbf{Input Logic Current} & \textbf{I}_{\text{IH}}^{(1)} \\ & \textbf{I}_{\text{IL}}^{(1)} \\ & \textbf{I}_{\text{IH}}^{(2)} \\ \\ \textbf{Output Logic Level} & \textbf{V}_{\text{OH}}^{(3)} \\ & \textbf{V}_{\text{OL}}^{(3)} \end{array}$ | $V_{IN} = V_{DD}$ $V_{IN} = 0V$ $V_{IN} = V_{DD}$ $V_{IN} = 0V$ $I_{OH} = -1 \text{mA}$ $I_{OL} = +1 \text{mA}$ | 2.0<br>0.7 V <sub>DD</sub><br>2.8 | +65 | 0.8<br>0.7 V <sub>DD</sub><br>+100<br>±10<br>±10<br>±10<br>0.5 | VDC<br>VDC<br>VDC<br>VDC<br>µA<br>µA<br>µA<br>VDC<br>VDC | | DYNAMIC PERFORMANCE(4) THD+N at V <sub>OUT</sub> = 0dB THD+N at V <sub>OUT</sub> = -60dB Dynamic Range SIgnal-to-Noise Ratio Channel Seperation | EIAJ, A-Weighted<br>EIAJ, A-Weighted | 96<br>100<br>98 | 0.002<br>1.2<br>100<br>105<br>103 | 0.005 | %<br>%<br>dB<br>dB<br>dB | | DC ACCURACY Gain Error Gain Mismatch, Channel-to-Channel Bipolar Zero Error | V <sub>OUT</sub> = 0.5 V <sub>CC</sub> at BPZ | | ±1.0<br>±1.0<br>±30 | ±3.0<br>±3.0<br>±60 | % of FSR<br>% of FSR<br>mV | | ANALOG OUTPUT Output Voltage Center Voltage Load Impedance | Full-Scale(-0dB) AC-Load | 5 | 62% of V <sub>CC</sub><br>50% of V <sub>CC</sub> | | Vp-p<br>VDC<br>kΩ | | DIGITAL FILTER PERFORMANCE Passband Passband Stopband Passband Ripple Stopband Attenuation Stopband Attenuation Delay Time | $\pm 0.002$ dB $-3$ dB Stopband = $0.546$ f <sub>S</sub> Stopband = $0.567$ f <sub>S</sub> | 0.546f <sub>S</sub><br>-75<br>-82 | 34/f <sub>S</sub> | 0.454f <sub>S</sub><br>0.490f <sub>S</sub><br>±0.002 | dB<br>dB<br>dB<br>s | | ANALOG FILTER PERFORMANCE Frequency Response | at 20kHz | | ≠0.02 | | dB | | POWER SUPPLY REQUIREMENTS Voltage Range V <sub>DD</sub> , V <sub>DD</sub> C V <sub>CC</sub> , V <sub>CC</sub> L, V <sub>CC</sub> R, V <sub>CC</sub> P Supply Current I <sub>DD</sub> I <sub>CC</sub> | | +3.0<br>+4.5 | +3.3<br>+5.0<br>22<br>18 | +3.6<br>+5.5<br>30<br>25 | VDC<br>VDC<br>mA<br>mA | | $ \begin{array}{c} {\sf Power Dissipation} & {\sf V_{\rm DD}} \\ \hline {\sf TEMPERATURE RANGE} \\ {\sf Operation Temperature} \\ {\sf Storage Temperature} \\ {\sf Thermal Resistance}, \theta_{\rm JA} \\ \end{array} $ | = $V_{DD}C$ = 3.3V, and $V_{CC}$ = $V_{CC}L$ = $V_{CC}R$ = $V_{CC}P$ = SSOP-28 | 0<br>-55 | 165 | 70<br>+125 | mW<br>°C<br>°C<br>°C/W | NOTES: (1) Pins 8, 13, 14, 15, 16: $V_{BUS}$ , TEST3 TEST2 TEST1, TEST0. (2) Pin1: XTI. (3) Pins 10, 11, 12, 28: PLYBCK, SSPND, ZERO, XTO. (4) The dynamic performance is based upon ideal host signal quality, and may vary according to the system. Dynamic performance specifications are tested using a Shibasoku #725 THD Meter with 400Hz HPF, 30kHz LPF, Average Mode, and 20kHz Bandwidth limiting. The load connected to the analog output is $5k\Omega$ , or larger, via AC coupling. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. | PIN | NAME | TYPE | DESCRIPTIONS | |-----|--------------------|--------|--------------------------------------------| | PIN | NAME | TIPE | DESCRIPTIONS | | 1 | XTI | IN | Crystal Oscillator Input.(1) | | 2 | V <sub>DD</sub> C | _ | Digital Power Supply for Clock Generator, | | | | | +3.3V. | | 3 | DGNDC | _ | Digital Ground for Clock Generator. | | 4 | V <sub>DD</sub> | _ | Digital Power Supply, +3.3V. | | 5 | DGND | _ | Digital Ground. | | 6 | D+ | IN/OUT | USB Differential Input/Output Plus. | | 7 | D- | IN/OUT | USB Differential Input/Output Minus. | | 8 | V <sub>BUS</sub> | IN | USB Bus Power (this pin NEVER consumes | | | | | USB bus power).(2) | | 9 | DGNDU | _ | Digital Ground for USB Transceiver. | | 10 | PLYBCK | OUT | Playback flag, active LOW (LOW: playback, | | | | | HIGH: idle). | | 11 | SSPND | OUT | Suspend flag, active LOW (LOW: suspend, | | | | | HIGH: operational). | | 12 | ZERO | OUT | Zero flag (LOW: Normal, HIGH: ZERO.) | | 13 | TEST3 | IN | Test pin 3. Connect to digital ground. (2) | | 14 | TEST2 | IN | Test pin 2. Connect to digital ground. (2) | | 15 | TEST1 | IN | Test pin 1. Connect to digital ground. (2) | | 16 | TEST0 | IN | Test pin 0. Connect to digital ground. (2) | | 17 | V <sub>CC</sub> R | _ | Analog Supply for R-channel, +5V. | | 18 | AGNDR | _ | Analog Ground for R-channel. | | 19 | V <sub>OUT</sub> R | OUT | Analog Output for R-channel. | | 20 | AGND | _ | Analog Ground. | | 21 | V <sub>COM</sub> | _ | DC Common-Mode Voltage for DAC. | | 22 | V <sub>cc</sub> | _ | Analog Supply, +5V. | | 23 | V <sub>OUT</sub> L | OUT | Analog Output for L-channel. | | 24 | AGNDL | _ | Analog Ground for L-channel. | | 25 | V <sub>CC</sub> L | - | Analog Supply for L-channel, +5V. | | 26 | AGNDP | _ | Analog Ground for PLL. | | 27 | V <sub>CC</sub> P | - | Analog Supply for PLL, +5V. | | 28 | XTO | OUT | Crystal Oscillator Output. | NOTES: (1) 3.3 V tolerant. (2) Schmitt trigger input with internal pull-down, 5V tolerant. #### **ABSOLUTE MAXIMUM RATINGS(1)** | O | . 6 5)/ | |--------------------------------------------|--------------------------------| | Supply Voltage <sup>(2)</sup> | | | Supply Voltage <sup>(3)</sup> | +4.0V | | Supply Voltage Differences <sup>(4)</sup> | ±0.1V | | Supply Voltage Differences <sup>(5)</sup> | ±0.1V | | Ground Voltage Differences(6) | ±0.1V | | Digital Input Voltage <sup>(7)</sup> | 0.3V to V <sub>DD</sub> + 0.3V | | Digital Input Voltage(8) | 0.3V to 6.5V | | Analog Input Voltage | 0.3V to V <sub>CC</sub> + 0.3V | | Input Current (any pins except supplies) | ±10mA | | Operating Temperature | 25°C to +85°C | | Storage Temperature | 55°C to +125°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, 5s) | +260°C | | Package Temperature (IR reflow, peak, 10s) | +235°C | NOTES: (1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. (2) $V_{\rm CC}, V_{\rm CC}L, V_{\rm CC}R, V_{\rm DD}P$ . (3) $V_{\rm DD}, V_{\rm DD}C$ . (4) Among $V_{\rm CC}, V_{\rm CC}L, V_{\rm CC}R, V_{\rm CC}P$ . (5) Among $V_{\rm DD}$ C. (6) Among AGND, AGNDL, AGNDR, AGNDP, DGND, DGNDC, and DGNDU. (7) XTI, D+, D-, $\overline{\rm PLYBCK}, \overline{\rm SSPND}, {\rm ZERO}, {\rm XTO}.$ (8) $V_{\rm BUS}, {\rm TEST}$ #, TEST2, TEST1, TEST0. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION | PRODUCT | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA | |----------|---------|------------------------------|-----------------------------------|--------------------|-----------------------------------|------------------------| | PCM2702E | SSOP-28 | 324 | 0°C to +70°C | PCM2702E | PCM2702E<br>PCM2702E/2K | Rails<br>Tape and Reel | NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K indicates 2000 devices per reel). Ordering 2000 pieces of "PCM2702E/2K" will get a single 2000-piece Tape and Reel. 3 PCM2702 #### **BLOCK DIAGRAM** ## **TYPICAL PERFORMANCE CURVES** All specifications at $T_A = +25$ °C, $V_{CC} = V_{CC}L = V_{CC}R = V_{CC}P = 5.0V$ , $V_{DD} = V_{DD}C = 3.3V$ , $f_S = 44.1$ MHz, signal frequency = 1kHz and 16-bit data, unless otherwise specified. #### **DIGITAL FILTER PERFORMANCE** #### **ANALOG FILTER PERFORMANCE** 5 # **TYPICAL PERFORMANCE CURVES (Cont.)** All specifications at $T_A = +25^{\circ}C$ , $V_{CC} = V_{CC}L = V_{CC}R = V_{CC}P = 5.0V$ , $V_{DD} = V_{DD}C = 3.3V$ , $f_S = 44.1MHz$ , signal frequency = 1kHz and 16-bit data, unless otherwise specified. #### **ANALOG DYNAMIC PERFORMANCE** # **TYPICAL PERFORMANCE CURVES (Cont.)** All specifications at $T_A = +25$ °C, $V_{CC} = V_{CC}L = V_{CC}R = V_{CC}P = 5.0V$ , $V_{DD} = V_{DD}C = 3.3V$ , $f_S = 44.1MHz$ , signal frequency = 1kHz and 16-bit data, unless otherwise specified. 7 #### THEORY OF OPERATION #### **USB INTERFACE** The description of the USB interface complies with Universal Serial Bus specification Rev. 1.0. Control and audio data are both transferred to the PCM2702 via D+ (pin 6) and D– (pin 7). All data to/from the PCM2702 are transferred at full-speed. $V_{BUS}$ (pin 8) and DGNDU (pin 9) are also connected to the USB bus. $V_{BUS}$ (pin 8) never consumes USB bus power, it is used only for detecting the connection of the USB bus. The following information is provided in the device descriptor. | USB Revision | 1.0 | |--------------------------------|---------------------------------------| | Device Class | 0x00 (device defined interface level) | | Device Subclass | 0x00 (not specified) | | Device Protocol | 0x00 (not specified) | | Max Packet Size for Endpoint 0 | 8 byte | | Vendor ID | 0x08BB | | Device ID | 0x2702 | | Release | 1.0 | | | | TABLE I. Device Definition. #### **DEVICE CONFIGURATION** Figure 1 illustrates USB audio function topology. The PCM2702 has two interfaces. Each interface is constructed by some alternative setting. Interface #0 has one alternative setting. Alternative setting #0 describes the standard audio control interface. The audio control interface is constructed by a terminal. The PCM2702 has the following three terminals. - Input Terminal (IT) - Output Terminal (OT) - Feature Unit (FU) The Input Terminal is defined as "USB stream" (terminal type 0x0101). The Input Terminal can accept 2-channel audio streams comprised of left and right channel data. The Output Terminal is defined as a "speaker" (terminal type 0x0301). The Feature Unit supports the following sound control features. - Volume Control - Mute Control The built-in digital volume controller can be manipulated by an audio class specific request from 0.0dB to -64.0dB in steps of 1.0dB. Each channel can be set independently. The master volume control is also supported. The built-in digital mute controller can be manipulated by an audio class specific request. A master mute-control request is acceptable. A request to an individual channel will be stalled and ignored. Interface #1 has three alternative settings. Alternative setting #0 is the Zero Bandwidth setting. Alternative setting #1 is the 16-Bit Stereo setting, and is an operational setting. Alternative setting #2 is the 16-Bit Monaural setting, and is also an operational setting. The PCM2702 has the following two endpoints. - Control Endpoint (EP #0) - Isochronous Audio Data Stream Endpoint (EP #2) The Control Endpoint is a default endpoint and is used to control all functions of the PCM2702 by the standard USB request and the USB audio class specific request. The Isochronous Audio Data Stream Endpoint is an audio sink endpoint, which receives the PCM audio data, and accepts the adaptive transfer mode. FIGURE 1. USB Audio Function Topology. #### **CLOCK AND RESET** The PCM2702 requires a 12MHz ( $\pm 500$ ppm) clock for USB and audio functions, which may be generated by an on-chip crystal oscillator with external 12MHz crystal resonator, or supplied by an external clock applied at XTI (pin1). The 12MHz crystal resonator must be connected to XTI (pin 1) and XTO (pin 28), along with a 1M $\Omega$ resistor and two small capacitors (value is dependent upon the specified load capacitance of the crystal resonator). If an external clock is used, the clock must be supplied at XTI, and XTO must be left open. The clock signal applied at XTI must be +3.3V logic level, as this input is not +5V tolerant. Figures 2 and 3 illustrate the circuit connections required for crystal and external clock options. The PCM2702 includes an internal power-on reset circuit, which automatically initializes digital logic when $V_{DD}$ exceeds 2.0V typical (range: 1.6V to 2.4V). Initialization requires approximately 350 $\mu$ s for completion. The $V_{DD}$ FIGURE 2. 12MHz Crystal Resonator Connection. supply must rise to 2.0V within 10ms for proper power-on sequence operation. #### INTERFACE SEQUENCE #### Power-on, Attach, and Playback Sequence The PCM2702 is ready for setup when the reset sequence has finished and the USB bus is connected. After connection is established, the PCM2702 is ready to accept USB audio data. While waiting for audio data (idle state), the analog outputs are set to bipolar zero (BPZ) and the zero flag, ZERO (pin 12), is set to HIGH. When receiving the audio data, the PCM2702 stores the first audio packet, which contains 1ms of audio data, into an internal storage buffer. The PCM2702 starts playing the audio data upon detection of the Start of Frame (SOF) packet. See Figures 4 and 5 for the normal operation sequence. FIGURE 3. External 12MHz Clock Input Connection. 9 FIGURE 4. Connecting the PCM2702 to the USB Bus After Power-On. FIGURE 5. Connecting the PCM2702 to the USB Bus Prior to Power-On. #### Play, Stop, and Detach sequence When host finishes or aborts audio playback, the PCM2702 will stop playing after the last transmitted audio data has been received. Figure 6 shows the operation sequence for play, stop, and detach. #### PLYBCK, SSPND, AND ZERO FLAG PLYBCK, SSPND, and Zero flag in Figures 4, 5, and 6 are defined as follows. <u>PLYBCK</u>—while PCM audio input data is playing back, <u>PLYBCK</u> (pin 10) is switched LOW. **SSPND**—upon detection of a suspend state on the USB port, SSPND (pin 11) is switched LOW. **ZERO**—if the PCM audio input data is continuously zero for 1024 sampling periods $(1/f_S)$ , ZERO (pin12) is switched to HIGH. #### **TEST PINS** The PCM2702 has four test pins—TEST0 (pin 16), TEST1 (pin 15), TEST2 (pin 14), and TEST3 (pin 13)—which are used solely for testing at the factory. These pins must be connected to a digital ground for proper operation. FIGURE 6. Play, Stop, and Detach. FIGURE 7. Typical Connection Diagram. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated