## **PGA103** # Programmable Gain AMPLIFIER ## **FEATURES** - DIGITALLY PROGRAMABLE GAINS: G=1, 10, 100V/V - CMOS/TTL-COMPATIBLE INPUTS - LOW GAIN ERROR: ±0.05% max, G=10 - LOW OFFSET VOLTAGE DRIFT: 2µV/°C - LOW QUIESCENT CURRENT: 2.6mA - LOW COST - 8-PIN PLASTIC DIP, SO-8 PACKAGES ## **APPLICATIONS** - DATA ACQUISITION SYSTEMS - GENERAL PURPOSE ANALOG BOARDS - MEDICAL INSTRUMENTATION ## DESCRIPTION The PGA103 is a programmable-gain amplifier for general purpose applications. Gains of 1, 10, or 100 are digitally selected by two CMOS/TTL-compatible inputs. The PGA103 is ideal for systems that must handle wide dynamic range signals. The PGA103's high speed circuitry provides fast settling time, even at G=100 (8 $\mu$ s to 0.01%). Bandwidth is 250kHz at G=100, yet quiescent current is only 2.6mA. It operates from $\pm 4.5$ V to $\pm 18$ V power supplies. The PGA103 is available in 8-pin plastic DIP and SO-8 surface-mount packages, specified for the -40°C to +85°C temperature range. ## **SPECIFICATIONS** ## **ELECTRICAL** $\rm T_{_A}$ = +25°C, $\rm V_{_S}$ = $\pm 15$ V, $\rm R_{_L}$ = 2k $\Omega$ unless otherwise specified. | | | | PGA103P, U | | | |-------------------------------------------------|------------------------------------------|-----------|------------------|-----------------|------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | INPUT | | | | | | | Offset Voltage, RTI | | | | | | | G = 1 | $T_A = +25^{\circ}C$ | | ±200 | ±1500 | μV | | G = 10 | | | ±100 | ±500 | μV | | G = 100 | | | ±100 | ±500 | μV | | vs Temperature | $T_A = T_{MIN}$ to $T_{MAX}$ | | | | | | G = 1 | | | ±5 | | μV/°C | | G = 10 | | | ±2 | | μV/°C | | G = 100 | V 145V(15-140V | | ±2 | | μV/°C | | vs Power Supply | $V_{s} = \pm 4.5 V \text{ to } \pm 18 V$ | | 20 | 70 | | | G = 1<br>G = 10 | | | 30<br>10 | 70<br>35 | μV/V<br>μV/V | | G = 100 | | | 10 | 35 | μV/V<br>μV/V | | Impedance | | | 108 2 | 33 | Ω pF | | • | | | 101 2 | | 22 Pi | | INPUT BIAS CURRENT | | | 150 | 1450 | - ^ | | Initial Bias Current | | | ±50<br>±100 | ±150 | nA<br>pA/°C | | vs Temperature | | | ±100 | | pA/ C | | NOISE VOLTAGE, RTI | $G = 100, R_S = 0\Omega$ | | | | ->4/5 | | f = 10Hz | | | 16 | | nV/√Hz | | f = 100Hz<br>f = 1kHz | | | 11 | | nV/√ <del>Hz</del><br>nV/√ <del>Hz</del> | | | | | 11<br>0.6 | | | | $f_B = 0.1Hz$ to 10Hz | | | 0.6 | | μVр-р | | NOISE CURRENT | | | | | _ | | f = 10Hz | | | 2.8 | | pA/√ <u>Hz</u> | | f = 1kHz | | | 0.3 | | pA/√Hz | | f <sub>B</sub> = 0.1Hz to 10Hz | | | 76 | | рАр-р | | GAIN | | | | | | | Gain Error | | | | | | | G = 1 | | | ±0.005 | ±0.02 | % | | G = 10 | | | ±0.02 | ±0.05 | % | | G = 100 | | | ±0.04 | ±0.2 | % | | Gain vs Temperature | | | | | | | G = 1 | | | ±2 | | ppm/°C | | G = 10 | | | ±10 | | ppm/°C | | G = 100 | | | ±30 | | ppm/°C | | Nonlinearity G = 1 | | | 10.004 | 10.000 | % of FSR | | G = 1<br>G = 10 | | | ±0.001 | ±0.003 | % of FSR | | G = 10<br>G = 100 | | | ±0.002<br>±0.004 | ±0.005<br>±0.01 | % of FSR | | | | | ±0.004 | ±0.01 | % 01 F3K | | OUTPUT | | | | | | | Voltage, Positive | | (V+) -3.5 | (V+) -2.5 | | V | | Negative | | (V-) +3.5 | (V-) +2.5 | | V | | Load Capacitance, max | | | 1000 | | pF | | Short-Circuit Current | | | ±25 | | mA | | FREQUENCY RESPONSE | | | | | | | Bandwidth, –3dB | | | | | | | G = 1 | | | 1.5 | | MHz | | G = 10 | | | 750 | | kHz | | G = 100<br>Slow Pote | V 140V | | 250 | | kHz | | Slew Rate | $V_0 = \pm 10V$ | | 9 | | V/μs | | Settling Time, 0.1% | | | | | | | G = 1<br>G = 10 | | | 2 | | μs | | G = 10<br>G = 100 | | | 2.2<br>6.5 | | μs | | Settling Time, 0.01% | | | 0.5 | | μs | | G = 1 | | | 2.5 | | lie | | G = 10 | | | 2.5 | | μs<br>μs | | G = 10<br>G = 100 | | | 8 | | μs<br>μs | | Overload Recovery | 50% Overdrive | | 2.5 | | μs<br>μs | | • | 30 /0 Overunive | 1 | 2.0 | | μο | | DIGITAL LOGIC INPUTS Digital Low Voltage | | -5.6 | | 0.8 | V | | Digital Low voltage Digital Low or High Current | | -5.0 | 1 | U.0 | ν<br>μ <b>A</b> | | Digital High Voltage | | 2 | ' | V+ | μΑ<br>V | | Digital Flight Voltage | 1 | 1 4 | 1 | V + | ı v | ## **SPECIFICATIONS** (CONT) #### **ELECTRICAL** $T_A$ = +25°C, $V_S$ = ±15V, $R_L$ = 2k $\Omega$ unless otherwise specified. | | | PGA103P, U | | | | |----------------------------------------------------------------------------------------|----------------------|------------|-------------|-------------|------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | POWER SUPPLY<br>Voltage Range<br>Current | V <sub>IN</sub> = 0V | ±4.5 | ±15<br>±2.6 | ±18<br>±3.5 | V<br>mA | | <b>TEMPERATURE RANGE</b> Specification Operating $\theta_{\text{JA}}$ · P or U Package | | -40<br>-40 | 100 | +85<br>+125 | °C<br>°C<br>°C/W | #### PIN CONFIGURATION #### **ORDERING INFORMATION** | MODEL | PACKAGE | TEMPERATURE RANGE | |---------|--------------------|-------------------| | PGA103P | 8-Pin Plastic DIP | -40°C to +85°C | | PGA103U | SO-8 Surface-Mount | -40°C to +85°C | ## ELECTROSTATIC DISCHARGE SENSITIVITY Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications. #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | ±18V | |----------------------------------|----------------| | Analog Input Voltage Range | V– to V+ | | Logic Input Voltage Range | V– to V+ | | Output Short Circuit (to ground) | Continuous | | Operating Temperature | 40°C to +125°C | | Storage Temperature | 40°C to +125°C | | Junction Temperature | +150°C | | Lead Temperature (soldering,10s) | +300°C | | I | | #### **PACKAGE INFORMATION** | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |---------|--------------------|------------------------------------------| | PGA103P | 8-Pin Plastic DIP | 006 | | PGA103U | SO-8 Surface-Mount | 182 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. #### **DICE INFORMATION** **PGA103 DIE TOPOGRAPHY** | PAD | FUNCTION | |---------------------------|-----------------| | 1 | A <sub>0</sub> | | 2 | A <sub>1</sub> | | 3A, 3B, 3C <sup>(1)</sup> | Ground | | 4A, 4B, 4C <sup>(2)</sup> | V <sub>IN</sub> | | 6 | V- | | 7 | Vo | | 8 | V+ | NC: No Connection NOTES: (1) Connect all three indicated pads. (2) Connect all three indicated pads. Substrate Bias: Internally connected to V- power supply. ## **MECHANICAL INFORMATION** | | MILS (0.001") | MILLIMETERS | |---------------|---------------|-------------------| | Die Size | 69 x 105 ±5 | 1.75 x 2.67 ±0.13 | | Die Thickness | 20 ±3 | 0.51 ±0.08 | | Min. Pad Size | 4 x 4 | 0.1 x 0.1 | | Backing | | Gold | ## TYPICAL PERFORMANCE CURVES $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. ## TYPICAL PERFORMANCE CURVES (CONT) $T_A$ = +25°C, $V_S$ = ±15V unless otherwise noted. ## APPLICATION INFORMATION Figure 1 shows the basic connections required for operation of the PGA103. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown. accuracy—see text. FIGURE 1. Basic Connections. The input and output are referred to the ground terminal, pin 3. This must be a low-impedance connection to assure good gain accuracy. A resistance of $0.1\Omega$ in series with the ground pin will cause the gain in G=100 to decrease by approximately 0.2%. #### **DIGITAL INPUTS** The digital inputs, $A_0$ and $A_1$ , select the gain according to the logic table in Figure 1. The digital inputs interface directly to common CMOS and TTL logic components. The logic inputs are referenced to the ground terminal, pin 3. The logic table in Figure 1 shows that logic "1" on both A<sub>0</sub> and A<sub>1</sub> is invalid. This logic code will not cause damage, but the amplifier output will not be predictable while this code is selected. The output will recover when a valid code is selected. The digital inputs are not latched, so a change in logic inputs immediately selects a new gain. Switching time of the logic is approximately 0.5 µs. The time to respond to gain change is equal to the switching time plus the time it takes the amplifier to settle to a new output voltage in the newly selected gain (see settling time specifications). Many applications use an external logic latch to access gain control signals from a high speed data bus. Using an external latch isolates the high speed digital bus from sensitive analog circuitry. Locate the latch circuitry as far as practical from analog circuitry to avoid coupling digital noise into the analog circuitry. Some applications select gain of the PGA103 with switches or jumpers. Figure 2 shows pull-up resistors connected to assure a noise-free logic "1" when the switch or jumper is off or open. Fixed-gain applications can connect the logic inputs directly to V+ or ground (or other valid logic level) without a series resistor. FIGURE 2. Switch or Jumper-Selected Gains. #### **OFFSET TRIMMING** Offset voltage is laser-trimmed to typically less than 200µV (referred to input) in all three gains. The input-referred offset voltage can be different for each gain. FIGURE 3. Offset Voltage Trim Circuit. Figure 3 shows a circuit used to trim the offset voltage of the PGA103. An op amp buffers the trim voltage to provide a low impedance at the ground terminal. This is required to maintain accurate gain. Remember that the logic inputs, A<sub>0</sub> and A<sub>1</sub>, are referenced to this ground connection, so the logic threshold voltage will be affected by the trim voltage. This is insignificant if the offset adjustment is used only to trim offset voltage. If a large offset is used (greater than 0.1V), be sure that the logic input signals provide valid logic levels when referred to the voltage at the ground terminal, pin 3. FIGURE 5. Wide Input Voltage Range Amplifer. FIGURE 4. Programmable Gain Instrumentation Amplifier. FIGURE 6. Instrumentation Amplifier with Programmable Gain Output Amp. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated