# P4C198/P4C198L, P4C198A/P4C198AL ULTRA HIGH SPEED 16K x 4 STATIC CMOS RAMS #### **FEATURES** - Full CMOS, 6T Cell - High Speed (Equal Access and Cycle Times) - 10/12/15/20/25 ns (Commercial) - 12/15/20/25/35 ns (Industrial) - 15/20/25/35/45 ns (Military) - Low Power Operation (Commercial/Military) - 715 mW Active 12/15 - 550/660 mW Active 20/25/35/45/55 - 193/220 mW Standby (TTL Input) - -83/110 mW Standby (CMOS Input) P4C198/198A - 9 mW Standby (CMOS Input) P4C198L/198AL (Military) - 5V $\pm$ 10% Power Supply - Data Retention, 10 µA Typical Current from 2.0V P4C198L/198AL (Military) - Output Enable & Chip Enable Control Functions - Single Chip Enable P4C198 - Dual Chip Enable P4C198A - Common Inputs and Outputs - Fully TTL Compatible Inputs and Outputs - Standard Pinout (JEDEC Approved) - 24-Pin 300 mil DIP - 24-Pin 300 mil SOJ (P4C198 only) - 28-Pin 350 x 550 mil LCC (P4C198 only) #### DESCRIPTION The P4C198/L and P4C198A/L are 65,536-bit ultra high-speed static RAMs organized as 16K x 4. Each device features an active low Output Enable control to eliminate data bus contention. The P4C198/L also have an active low Chip Enable (the P4C198A/L have two Chip Enables, both active low) for easy system expansion. The CMOS memories require no clocks or refreshing and have equal access and cycle times. Inputs are fully TTL-compatible. The RAMs operate from a single 5V $\pm$ 10% tolerance power supply. Data integrity is maintained with supply voltages down to 2.0V. Current drain is typically 10 $\mu$ A from a 2.0V supply. Access times as fast as 12 nanoseconds are available, permitting greatly enhanced system operating speeds. CMOS is used to reduce power consumption to a low 715 mW active, 193 mW standby. The P4C198/L and P4C198A/L are available in 24-pin 300 mil DIP and SOJ, and 28-pin 350 x 550 mil LCC packages providing excellent board level densities. #### **FUNCTIONAL BLOCK DIAGRAM** # **PIN CONFIGURATIONS** Means Quality, Service and Speed ### MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-----------------|---------------------------------------------------------|---------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | ٧ | | $V_{TERM}$ | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to<br>V <sub>cc</sub> +0.5 | V | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |-------------------|---------------------------|-------------|------| | T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | I <sub>OUT</sub> | DC Output Current | 50 | mA | # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade(2) | Ambient<br>Temperature | GND | V <sub>cc</sub> | | | |------------|------------------------|-----|-----------------|--|--| | Military | –55°C to +125°C | 0V | 5.0V ± 10% | | | | Commercial | 0°C to +70°C | 0V | 5.0V ± 10% | | | | Industrial | –40°C to +85°C | 0V | 5.0V ± 10% | | | # CAPACITANCES<sup>(4)</sup> $V_{CC} = 5.0V$ , $T_A = 25^{\circ}C$ , f = 1.0MHz | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|----------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 7 | pF | ### DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | Symbol | Parameter | Test Conditions | P4C19 | 8 / 198A | P4C198L | . / 198AL | Unit | |------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|-------| | Syllibol | raiailletei | rest conditions | Min | Max | Min | Max | Offic | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>cc</sub> +0.5 | 2.2 | V <sub>cc</sub> +0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5(3) | 0.8 | -0.5 <sup>(3)</sup> | 0.8 | V | | V <sub>HC</sub> | CMOS Input High Voltage | | V <sub>cc</sub> -0.2 | V <sub>cc</sub> +0.5 | V <sub>cc</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS Input Low Voltage | | -0.5(3) | 0.2 | -0.5(3) | 0.2 | V | | V <sub>CD</sub> | Input Clamp Diode Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = 18 mA | | -1.2 | | -1.2 | V | | V <sub>OL</sub> | Output Low Voltage (TTL Load) | $I_{OL}$ = +10 mA, $V_{CC}$ = Min.<br>$I_{OL}$ = +8 mA, $V_{CC}$ = Min. | 0.5 | 0.4 | 0.5 | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$ | 2.4 | | 2.4 | | V | | I <sub>LI</sub> | Input Leakage Current | $V_{CC} = Max.$ Mil<br>$V_{IN} = GND \text{ to } V_{CC}$ Com'l | | +10<br>+5 | –5<br>n/a | +5<br>n/a | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., CE = V_{IH},$ Mill $V_{OUT} = GND \text{ to } V_{CC}$ Com'l | | +10<br>+5 | −5<br>n/a | +5<br>n/a | μΑ | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | $CE_1$ , $CE_2 \ge V_{IH}$ Mil $V_{CC} = Max.$ , Ind./Com'l $f = Max.$ , Outputs Open | I | 40<br>35 | | 40<br>n/a | mA | | I <sub>SB1</sub> | Standby Power Supply<br>Current<br>(CMOS Input Levels) | $CE_1$ , $CE_2 \ge V_{IH}$ Mil.<br>$V_{CC} = Max.$ , Ind./Com'l.<br>f = 0, Outputs Open<br>$V_{IN} \le V_{LC}$ or $V_{IN} \ge V_{HC}$ | | 20<br>15 | | 1.5<br>n/a | mA | n/a = Not Applicable #### Notes: - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM ratingconditions for extended periods may affect reliability. - 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{\rm L}$ and $I_{\rm L}$ not more negative than $-3.0{\rm V}$ and $-100{\rm mA}$ , respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. # POWER DISSIPATION CHARACTERISTICS VS. SPEED | Symbol | Parameter | Temperature<br>Range | -10 | -12 | -15 | -20 | -25 | -35 | -45 | Unit | |-----------------|----------------------------|----------------------|-----|-----|-----|-----|-----|-----|-----|------| | | | Commercial | 180 | 170 | 160 | 155 | 150 | N/A | N/A | mA | | I <sub>cc</sub> | Dynamic Operating Current* | Industrial | N/A | 180 | 170 | 160 | 155 | 150 | N/A | mΑ | | | | Military | N/A | N/A | 170 | 160 | 155 | 150 | 145 | mA | $<sup>^{*}</sup>V_{cc}$ = 5.5V. Tested with outputs open. f = Max. Switching inputs are 0V and 3V. 198: $CE = V_{IL}$ , $OE = V_{IH}$ 198A: $CE_1 = V_{IL}$ , $CE_2 = V_{IL}$ . $OE = V_{IH}$ # DATA RETENTION CHARACTERISTICS (P4C198L/P4C198AL Military Temperature Only) | Symbol | Parameter | Test Condition | Min | _ | p.*<br>.c= | Ma<br>V <sub>co</sub> | | Unit | |-------------------|--------------------------------------|-------------------------------------------------------------|-------------------|------|------------|-----------------------|------|------| | | | | | 2.0V | 3.0V | 2.0V | 3.0V | | | V <sub>DR</sub> | V <sub>cc</sub> for Data Retention | | 2.0 | | | | | V | | I <sub>CCDR</sub> | Data Retention Current | | | 10 | 15 | 600 | 900 | μΑ | | t <sub>CDR</sub> | Chip Deselect to Data Retention Time | CE $\geq V_{CC} - 0.2V$ ,<br>$V_{IN} \geq V_{CC} - 0.2V$ or | 0 | | | | | ns | | $t_R^{\dagger}$ | Operation Recovery Time | $V_{IN} \le 0.2V$ | t <sub>RC</sub> § | | | | | ns | $<sup>^*</sup>T_A = +25^{\circ}C$ ### **DATA RETENTION WAVEFORM** <sup>§</sup>t<sub>RC</sub> = Read Cycle Time <sup>&</sup>lt;sup>†</sup>This parameter is guaranteed but not tested. # **AC CHARACTERISTICS—READ CYCLE** $(V_{CC}$ = 5V $\pm$ 10%, All Temperature Ranges)<sup>(2)</sup> | | | -1 | 0 | -1 | 2 | -1 | 5 | -2 | 20 | -2 | 25 | -3 | 35 | -4 | <b>1</b> 5 | | |------------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|------| | Sym. | Parameter | Min | Max Unit | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | | ns | | t <sub>AA</sub> | Address Access<br>Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | ns | | t <sub>AC</sub> | Chip Enable<br>Access Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | ns | | t <sub>oh</sub> | Output Hold from Address Change | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>HZ</sub> | Chip Disable to<br>Output in High Z | | 6 | | 7 | | 8 | | 10 | | 10 | | 14 | | 15 | ns | | t <sub>OE</sub> | Output Enable<br>Low to Data Valid | | 6 | | 7 | | 9 | | 12 | | 15 | | 25 | | 30 | ns | | t <sub>OLZ</sub> | Output Enable to<br>Output in Low Z | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>ohz</sub> | Output Disable to Output in High Z | | 6 | | 7 | | 9 | | 9 | | 10 | | 14 | | 15 | ns | | t <sub>PU</sub> | Chip Enable to<br>Power Up Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to<br>Power Down Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | ns | # READ CYCLE NO.1 (O E controlled)(5) #### Notes: 5. WE is HIGH for READ cycle. # READ CYCLE NO. 2 (ADDRESS Controlled)(5,6) # READ CYCLE NO. 3 (C E<sup>(12)</sup> Controlled)<sup>(5,7,8)</sup> #### Notes: - 6. CE (CE $_1$ CE $_2$ for P4C198A/L) and OE are LOW READ cycle. - 7. OE is LOW for the cycle. - 8. ADDRESS must be valid prior to, or coincident with CE $\,(CE_1)$ and $\,CE_2$ for P4C198A/L) transition LOW. - 9. Transition is measured $\pm$ 200mV from steady state voltage prior to change, with loading as specified in Figure 1. - 10. Read Cycle Time is measured from the last valid address to the first transitioning address. - 11. Transitions caused by a chip enable control have similar delays irrespective of whether CE $_1$ or CE $_2$ causes them (P4C198A/L). - 12. CE $_{\mbox{\tiny 1}},$ CE $_{\mbox{\tiny 2}}$ for P4C198A/L. # AC CHARACTERISTICS—WRITE CYCLE $(V_{CC}$ = 5V $\pm$ 10%, All Temperature Ranges)<sup>(2)</sup> | Sym. | Parameter | -1 | 0 | -1 | 2 | -1 | 5 | -2 | 20 | -2 | 25 | -3 | 35 | -4 | 15 | Unit | |-----------------|-------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | | | Min | Max | | t <sub>wc</sub> | Write Cycle Time | 10 | | 12 | | 13 | | 15 | | 20 | | 30 | | 40 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 7 | | 8 | | 10 | | 15 | | 20 | | 30 | | 35 | | ns | | t <sub>AW</sub> | Address Valid to<br>End of Write | 8 | | 8 | | 10 | | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>AS</sub> | Address Set-up<br>Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | Write Pulse<br>Width | 8 | | 9 | | 10 | | 12 | | 20 | | 25 | | 35 | | ns | | t <sub>AH</sub> | Address Hold<br>Time from End<br>of Write | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 7 | | 6 | | 7 | | 10 | | 13 | | 15 | | 20 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to<br>Output in High Z | | 7 | | 6 | | 7 | | 8 | | 10 | | 10 | | 15 | ns | | t <sub>ow</sub> | Output Active from End of Write | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | ns | # WRITE CYCLE NO. 1 (With O E high) # WRITE CYCLE NO. 2 (W E CONTROLLED)(13,14) # WRITE CYCLE NO. 3 (C E<sup>(12)</sup> CONTROLLED)<sup>(13,14)</sup> ### Notes: - 13. CE (CE $_{\rm 1}$ , CE $_{\rm 2}$ for P4C198A/L) and wE $\,$ must be LOW for WRITE cvcle. - 14. OE is LOW for this WRITE cycle. - 15. If CE $_1$ or CE $_2$ for P4C198A/L) goes HIGH simultaneously with WE $\,$ HIGH, the output remains in a high impedance state. - 16. Write Cycle Time is measured from the last valid address to the first transitioning address. # TRUTH TABLES P4C198/L | CE | WE | OE | Mode | Output | |----|----|----|----------------|------------------| | Н | Х | Х | Standby | High Z | | L | Н | Н | Output Inhibit | High Z | | L | Н | L | READ | D <sub>OUT</sub> | | L | L | Х | WRITE | D <sub>IN</sub> | #### P4C198A/L | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Mode | Output | |-----------------|-----------------|----|----|----------------|------------------| | Н | Х | Х | Х | Standby | High Z | | Х | Н | Х | Х | Standby | High Z | | L | L | Н | Н | Output Inhibit | High Z | | L | L | Н | L | READ | D <sub>out</sub> | | L | L | L | Х | WRITE | D <sub>IN</sub> | ### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Because of the ultra-high speed of the P4C198/L and P4C198A/L, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm CC}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega$ resistor must be used in series with $D_{OUT}$ to match $166\Omega$ (Thevenin Resistance). <sup>\*</sup> including scope and test fixture. # **PACKAGE SUFFIX** | Package<br>Suffix | Description | |-------------------|------------------------------------| | Р | Plastic DIP, 300 mil wide standard | | J | Plastic SOJ, 300 mil wide standard | | L | Leadless Chip Carrier (ceramic) | | D | CERDIP, 300 mil wide standard | ### **TEMPERATURE RANGE SUFFIX** | Temperature<br>Range Suffix | Description | | | | |-----------------------------|----------------------------------------------------|--|--|--| | С | Commercial Temperature Range,<br>0°C to +70°C. | | | | | I | Industrial Temperature Range –40°C to +85°C. | | | | | M | Military Temperature Range, –55°C to +125°C. | | | | | MB | Mil. Temp. with MIL-STD-883D<br>Class B compliance | | | | ### ORDERING INFORMATION - I = Ultra-low standby power designator L, if needed. - ss = Speed (access/cycle time in ns), e.g., 25, 35 - p = Package code, i.e., P, J, L, D. - t = Temperature range, i.e., C, M, MB. The P4C198 and P4C198A are available to Standardized Military Drawings 5962-86859, 5962-89891 and 5962-89892. ### **SELECTION GUIDE** The P4C198 and P4C198A are available in the following temperature, speed and package options. | Temperature | Speed (ns) | | | | | | | | |----------------|---------------------------|-------|-------|--------|--------|--------|--------|--------| | Range | Package | 10 | 12 | 15 | 20 | 25 | 35 | 45 | | Commercial | Plastic DIP | -10PC | -12PC | -15PC | -20PC | -25PC | N/A | N/A | | | Plastic SOJ (P4C198 Only) | -10JC | -12JC | -15JC | -20JC | -25JC | N/A | N/A | | Industrial | Plastic DIP | N/A | -12PI | -15PI | -20PI | -25PI | -35PI | N/A | | | Plastic SOJ (P4C198 Only) | N/A | -12JI | -15JI | -20JI | –25JI | -35JI | N/A | | Military Temp. | CERDIP | N/A | N/A | -15DM | -20DM | -25DM | -35DM | -45DM | | | LCC (P4C198 Only) | N/A | N/A | -15LM | -20LM | –25LM | -35LM | –45LM | | Military | CERDIP | N/A | N/A | -15DMB | -20DMB | -25DMB | -35DMB | -45DMB | | Processed* | LCC (P4C198 Only) | N/A | N/A | -15LMB | -20LMB | -25LMB | -35LMB | –45LMB | $<sup>^{\</sup>star}$ Military temperature range with MIL-STD-883, Class B processing. N/A = Not available