

## 12-Bit 20MSPS Sampling Analog-to-Digital Converter

## nAD1220

## **FEATURES**

- 2.8-3.6V power supply
- SINAD typ. 61dB for  $(f_{in} = 5 \text{MHz})$
- Very low power (70mW@3.0V)
- Sample rate: > 20MSPS
- Internal Sample/Hold

### • Differential input

• Low input capacitance

## APPLICATIONS

- Imaging
- Test equipment
- Computer scanners
- Communications
- Set top boxes

## **GENERAL DESCRIPTION**

The nAD1220 is a compact, high-speed, very low power 12-bit monolithic analog-todigital converter, implemented in a 0.5 $\mu$ m CMOS process. It has 12-bit resolution with close to 10 effective bits, and more than 10 bit dynamic range for video signals. The converter includes sample and hold. The full scale range can be set between ±0.5V and ±1V using external references. It operates from a single 2.8-3.6V supply compatible with modern digital systems. Most converters in this performance range demand at least a +5V supply. Its low distortion and high dynamic range offers the performance needed for demanding imaging, multimedia, telecommunications and instrumentation applications. The conversion rate can be increased to 40MHz while keeping SINAD higher than 50dB. An evaluation kit is available, see ordering information below.

| Symbol          | Parameter                 | Conditions                 | Min. | Тур. | Max. | Unit                   |
|-----------------|---------------------------|----------------------------|------|------|------|------------------------|
| V <sub>DD</sub> | supply voltage            |                            | 2.8  | 3.3  | 3.6  | V                      |
| I <sub>DD</sub> | supply current            |                            |      | 23   |      | mA                     |
| P <sub>D</sub>  | power dissipation         |                            |      | 76   |      | mW                     |
| DNL             | differential nonlinearity | f <sub>IN</sub> =0.9991MHz |      |      | ±0.4 | LSB <sub>(10bit)</sub> |
|                 | differential nonlinearity | f <sub>IN</sub> =0.9991MHz |      |      | ±1   | LSB <sub>(12bit)</sub> |
| INL             | integral nonlinearity     | f <sub>IN</sub> =0.9991MHz |      |      | ±1   | LSB <sub>(10bit)</sub> |
|                 | integral nonlinearity     | f <sub>IN</sub> =0.9991MHz |      |      | ±3   | LSB <sub>(12it)</sub>  |
| f <sub>S</sub>  | conversion rate           |                            | 20   |      |      | MHz                    |
| Ν               | resolution                |                            |      |      | 12   | bit                    |

## **QUICK REFERENCE DATA**

Table 1. Quick reference data

## **ORDERING INFORMATION**

| Type number Name                                                 |      | Description                                       | Version |  |  |
|------------------------------------------------------------------|------|---------------------------------------------------|---------|--|--|
| nAD1220-CORE                                                     | CORE | nAD1220 hard-core; layout available in 0.5µm CMOS | c-1     |  |  |
| nAD1220-KIT KIT nAD1220 evaluation kit with the nAD1220 on board |      | k-1                                               |         |  |  |
|                                                                  |      |                                                   |         |  |  |

Table 2. Ordering information

Main office: Nordic VLSI ASAVestre Rosten 81, N-7075 Tiller, NorwayPhone +4772898900Fax +4772898989Branch office: Nordic VLSI ASAP.O.Box 436 Skøyen, N-0212 Oslo, NorwayPhone +4722511050Fax +4722511099Revision: 3Page 1 of 15November 19th 1998



## **GENERAL DESCRIPTION (Continued)**

The nAD1220 has a pipelined architecture - resulting in low input capacitance. Digital error correction of the 11 most significant bits ensures good linearity for input frequencies approaching Nyquist. The excellent linearity at the color subcarrier frequency makes the converter ideally suited for video. It is also well suited for demanding ultrasonic imaging and flow measurements. The nAD1220 is very compact - occupying less than 1.3mm<sup>2</sup> of die area in a standard dual poly 0.5µm CMOS process. The fully differential architecture makes it insensitive to substrate noise. Thus it is ideal as a mixed signal ASIC macro cell. The modular architecture of the converter and the flexible external biasing scheme means that scaling in number of bits and sampling rate is easily achieved. Power consumption is roughly proportional to the number of bits and to the maximum sampling rate. Thus, nAD1220 is an excellent choice as the core of a product family of very low power high speed converters with resolutions ranging from 8 - 12 bits and sampling rates ranging from 1-40MHz.

## **BLOCK DIAGRAM**



Figure 1. Block diagram nAD1220

## **ELECTRICAL SPECIFICATIONS**

(At  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3$ V, Sampling Rate = 20MHz, Differential input, Input frequency = 4.4995MHz with a 50% duty cycle clock unless otherwise noted )

| Symbol                               | Parameter (condition)                              | Test<br>Level       | Min.                | Тур.                | Max.                | Units        |
|--------------------------------------|----------------------------------------------------|---------------------|---------------------|---------------------|---------------------|--------------|
|                                      | DC Accuracy                                        |                     |                     |                     |                     |              |
| DNL                                  | Differential Nonlinearity                          |                     |                     |                     |                     |              |
|                                      | f <sub>IN</sub> = 0.9991 MHz                       | VI                  |                     | ±0.4                |                     | LSB (10 bit) |
|                                      | 111                                                |                     |                     | ±0.6                |                     | LSB (12bit)  |
| INL                                  | Integral Nonlinearity                              |                     |                     | 20.0                |                     | ()           |
| III                                  | $f_{IN} = 0.9991 \text{ MHz}$                      | VI                  |                     | ±1.0                |                     | LSB (10 bit) |
|                                      |                                                    |                     |                     | ±3.0                |                     | LSB (12bit)  |
|                                      | No Missing Codes                                   | VI                  |                     | Guaranteed          |                     | (12 bit)     |
| V <sub>OS</sub>                      | Midscale offset                                    | V                   |                     | Guaranteeu          | I                   | % FSR        |
|                                      |                                                    |                     |                     |                     | ±1                  |              |
| CMRR                                 | Common Mode Rejection Ratio                        | V                   |                     | 55                  |                     | DB           |
| $\epsilon_{G}$                       | Gain Error                                         | V                   |                     | 0.3                 |                     | % FSR        |
|                                      | Dynamic Performance                                | 1                   | 1                   | 1                   |                     |              |
| SINAD                                | Signal to Noise and Distortion Ratio               |                     |                     |                     |                     |              |
|                                      | $f_{IN} = 5 \text{ MHz}$                           | VI                  | 57                  | 61                  |                     | dB           |
| CNID                                 | $f_{IN} = 10$ MHz                                  | V                   |                     | 56                  |                     | dB           |
| SNR                                  | Signal to Noise Ratio (without harmonics)          |                     | 50                  |                     |                     | 15           |
|                                      | $f_{IN} = 5 \text{ MHz}$                           | VI                  | 59                  | 62                  |                     | dB           |
| GEDD                                 | $f_{IN} = 10 \text{ MHz}$                          | V                   |                     | 58                  |                     | dB           |
| SFDR                                 | Spurious Free Dynamic Range                        | 3.77                | (2)                 | 70                  |                     | ID           |
|                                      | $f_{IN} = 5 \text{ MHz}$                           | VI                  | 62                  | 70                  |                     | dB           |
|                                      | $f_{IN} = 10 \text{ MHz}$                          | V<br>V              |                     | 61                  |                     | dB           |
| DP                                   | Differential Phase                                 | V<br>V              |                     | 0.2                 |                     | degrees      |
| DG<br>PSRR                           | Differential Gain                                  | V<br>V              |                     | 0.5                 |                     | %<br>dD      |
| LOKK                                 | Power Supply Rejection Ratio                       | v                   |                     | 63                  |                     | dB           |
| V                                    | Analog Input<br>Input Voltage Range (Differential) | IV                  | +0.6                | 1                   | ±1 7                | V            |
| V <sub>FSR</sub>                     |                                                    |                     | ±0.6                | ±1                  | ±1.7                |              |
| V <sub>CMI</sub>                     | Common mode input voltage                          | IV<br>V             | 1.2                 | 1.65                | 1.9                 | V<br>nE      |
| C <sub>INA</sub>                     | Input Capacitance (from each input to ground)      | v                   |                     | 1.4                 |                     | pF           |
|                                      | Reference Voltages                                 |                     |                     |                     |                     |              |
| V <sub>REFNO</sub>                   | Negative Input Voltage                             | IV                  |                     | 1.15                |                     | V            |
| V REFNO                              | Positive Input Voltage                             | IV                  |                     | 2.15                |                     | V            |
| V <sub>REFP</sub> -V <sub>REFN</sub> |                                                    | IV                  | 0.6                 | 1.0                 | 1.7                 | V            |
| V <sub>CM</sub>                      |                                                    | VI                  | 1.3                 | 1.65                | 1.7                 | V            |
| • CM                                 | Common mode output voltage ( $I_0$ =-1 $\mu$ A)    | ۷I                  | 1.5                 | 1.05                | 1.0                 | v            |
| * 7                                  | Digital Inputs                                     |                     | T                   | <b></b>             | 2004 14             |              |
| V <sub>IL</sub>                      | Logic "0" voltage                                  | VI                  | 000/ 17             |                     | 20% V <sub>DD</sub> |              |
| V <sub>IH</sub>                      | Logic "1" voltage                                  | VI                  | 80% V <sub>DD</sub> |                     |                     |              |
| IIL                                  | Logic "0" current ( $V_I = V_{SS}$ )               | VI                  |                     |                     | ±1                  | μA           |
| I <sub>IH</sub>                      | Logic "1" current ( $V_I = V_{DD}$ )               | VI                  |                     | 1.0                 | ±1                  | μΑ           |
| C <sub>IND</sub>                     | Input Capacitance                                  | V                   |                     | 1.8                 |                     | pF           |
|                                      | Digital Outputs                                    | <b>.</b>            |                     | 0.1                 | <u>.</u>            |              |
| V <sub>OL</sub>                      | Logic "0" voltage $(I = +2 \text{ mA})$            | VI                  | 0.511               | 0.1                 | 0.4                 | V            |
| V <sub>OH</sub>                      | Logic "1" voltage (I = $-2 \text{ mA}$ )           | VI                  | 85% V <sub>DD</sub> | 95% V <sub>DD</sub> |                     | V            |
| t <sub>H</sub>                       | Output hold time                                   | IV                  |                     | 6                   | 10                  | ns           |
| t <sub>D</sub>                       | Output delay time                                  | IV<br>ad on port of | 4                   | 8                   | 12                  | ns           |

(table continued on next page)





|                     | Switching Performance               |    |      |     |      |        |
|---------------------|-------------------------------------|----|------|-----|------|--------|
| fs                  | Conversion Rate                     | VI | 20   |     | TBD  | MSPS   |
|                     | Pipeline Delay (see timing diagram) | IV |      | 7.5 |      | Clocks |
| $\sigma_{AP}$       | Aperture jitter                     | V  |      | 10  |      | ps     |
| t <sub>AP</sub>     | Aperture delay                      | V  |      | 5   |      | ns     |
|                     | Power Supply                        |    |      |     |      |        |
| $V_{DD}$            | supply voltage                      | IV | 2.8  | 3.3 | 3.6  | V      |
| I <sub>DD</sub>     | supply current                      | VI |      | 24  | 30   | mA     |
| V <sub>SS</sub>     | supply voltage                      |    |      | GND |      |        |
| AV <sub>DD</sub> -  | analog power - digital power pins   | V  | -0.2 |     | +0.2 | V      |
| DV <sub>DD1</sub>   |                                     |    |      |     |      |        |
| DV <sub>DD1</sub> - | digital power - output driver power | V  | -0.2 |     | +0.2 | V      |
| $DV_{DD2}$          |                                     |    |      |     |      |        |
| P <sub>D</sub>      | Power dissipation                   | VI |      | 79  | 100  | mW     |

Table 3. Electrical specifications

#### **Test Levels**

Test Level I: 100% production tested at +25°C

Test Level II: 100% production tested at  $+25^{\circ}$ C and sample tested at specified temperatures

Test Level III: Sample tested only

Test Level IV: Parameter is guaranteed by design and characterization testing

Test Level V: Parameter is typical value only

Test Level VI: 100% production tested at +25°C. Guaranteed by design and characterization testing for industrial temterature range

## **ABSOLUTE MAXIMUM RATINGS**

#### Supply voltages

| AV <sub>DD</sub>  | 0.5V to +6V               |
|-------------------|---------------------------|
| DV <sub>DD1</sub> | - 0.5V to $V_{DD}$ + 0.5V |
| DV <sub>DD2</sub> | - 0.5V to $V_{DD}$ + 0.5V |

#### **Input voltages**

| Analog In        | - 0.5V to $AV_{DD} + 0.5V$  |
|------------------|-----------------------------|
| Digital In       | $0.5V$ to $V_{DD} + 0.5V$   |
| REF <sub>P</sub> | $-0.5V$ to $AV_{DD} + 0.5V$ |
| REF <sub>N</sub> | $-0.5V$ to $AV_{DD} + 0.5V$ |
| CLOCK            | $0.5V$ to $V_{DD} + 0.5V$   |

#### Temperatures

Operating Temperature...-55°C to +95°C Storage Temperature..- 65°C to +125°C

*Note: Stress above one or more of the limiting values may cause permanent damage to the device.* 

| Pin Name                          | Description                                                           |
|-----------------------------------|-----------------------------------------------------------------------|
| IN <sub>P</sub> IN <sub>N</sub>   | Differential input signal pins. Common mode voltage: 1.65V            |
| REF <sub>P</sub> REF <sub>N</sub> | Reference input pins. See Application Information below.              |
| CLOCK                             | Clock input                                                           |
| СМ                                | Common mode voltage output                                            |
| OUTREF                            | Bias current should be $90\mu A$ (V <sub>OUTREF</sub> = 2.6V)         |
| UPREF                             | Bias current should be 9.5 $\mu$ A (V <sub>UPREF</sub> = 0.78V)       |
| BIT11 - BIT0                      | Digital outputs (MSB to LSB)                                          |
| QI, S                             | Connect to ground                                                     |
| AV <sub>DD</sub>                  | Analog power pins. Should be connected to V <sub>DD</sub>             |
| DV <sub>DD1</sub>                 | Digital power pins. Should be connected to V <sub>DD</sub>            |
| DV <sub>DD2</sub>                 | Power pins for output drivers. Should be connected to V <sub>DD</sub> |

## **PIN FUNCTIONS**

Table 4. Pin functions

## **PIN ASSIGNMENT**



Figure 2. Pin assignment

## TIMING DIAGRAM



#### - - - -

### **TYPICAL PERFORMANCE CURVES**

At  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.0$ V, Input frequency = 4.4995MHz , Sampling Rate = 20MHz, with a 50% duty cycle clock with 2.5ns rise and fall times, Full scale range = 2V, unless otherwise noted





 Main office: Nordic VLSI ASA
 Vestre Rosten 81, N-7075 Tiller, Norway
 Phone +4772898900
 Fax +4772898989

 Branch office: Nordic VLSI ASA
 P.O.Box 436 Skøyen, N-0212 Oslo, Norway
 Phone +4722511050
 Fax +4722511099

 Revision: 3
 Page 6 of 15
 November 19th 1998









Main office: Nordic VLSI ASAVestre Rosten 81, N-7075 Tiller, NorwayPhone +4772898900Fax +4772898989Branch office: Nordic VLSI ASAP.O.Box 436 Skøyen, N-0212 Oslo, NorwayPhone +4722511050Fax +4722511099Revision: 3Page 7 of 15November 19th 1998





## **PACKAGE OUTLINE**





All dimensions are in inches and paranthetically in millimeters.

.006(0.165)

.005(0.135)

.528(13.40) .512(13.00)



# Ľ

#### nAD1220 12-Bit 20MSPS Sampling ADC

## DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Objective product specification This datasheet contains target specifications for product development.                                                                                                                                                                                                                                                        |  |  |  |  |
| Preliminary productThis datasheet contains preliminary data; supplementary data may bespecificationpublished from Nordic VLSI ASA later.                                                                                                                                                                                                                      |  |  |  |  |
| Product specification This datasheet contains final product specifications.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Specifications sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Where application information is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                           |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

Table 5. Definitions

## LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Nordic VLSI ASA customers using or selling these products for use in such applications do so at their own risk and agree fully indemnify Nordic VLSI ASA for any damages resulting from such improper use or sale.



## **APPLICATION INFORMATION**

#### References

The nAD1220 has a differential analog input. The input range is determined by the reference pins REF<sub>P</sub> and REF<sub>N</sub>, and is equal to  $\pm(V_{REFP}-V_{REFN})$ . The externally generated reference voltages connected to REF<sub>P</sub> and REF<sub>N</sub> must be symmetric around half the supply voltage. The input range can be defined between  $\pm 0.6V$  and  $\pm 1.5V$ . SNR is higher the higher the signal swing. Linearity is typically optimum for  $V_{REFP}-V_{REFN} = 1.0V$ .

The references should be decoupled as close to the converter pins as possible using 100nF capacitors in parallel with smaller capacitors (e.g. 220pF).

#### **Analog input**

The input of the nAD1220 can be configured in various ways - dependent upon whether a single ended or differential, AC- or DC-coupled input is wanted.

AC-coupled input is most conveniently implemented using a transformer with a center tapped secondary winding. The center tap is connected to the CM-node, as shown in Figure 1. In order to obtain low distortion, it is important that the selected transformer does not exhibit core saturation at full-scale. Excellent results are obtained with the Mini Circuits T1-6T or T1-1T. Proper termination of the input is important for input signal purity. A small capacitor (typ. 68pF) across the inputs attenuates kickbacknoise from the sample and hold. A small capacitor (1nF) between CM and ground has also been proven to be advantageous.



Figure 6. AC coupled input using transformer

If a DC-coupled single ended input is wanted, a solution based on operational amplifiers - as shown in Figure 7, is usually preferred. The AD826 is suggested for low distortion and video bandwidth. Lower cost operational amplifiers may be used if the demands are less strict.





Figure 7. DC-coupled single ended to differential conversion (power supplies and bypassing not shown)

#### Clock

The nAD1220 accepts a CMOS logic level clock at the CLK-node. The duty cycle of the clock should be close to 50%. Consecutive pipeline stages in the ADC are clocked in antiphase. With a 50% duty cycle, every stage has the same time for settling. If the duty cycle deviates from 50%, every second stage has a shorter time for settling - thus it operates less accurately, potentially causing degradation of SNR.

In order to preserve accuracy at high input frequency, it is important that the clock has low jitter and steep edges. Rise/fall times should be kept shorter than 2ns whenever possible. Overshoot should be avoided. Low jitter is especially important when converting high frequency input signals. Jitter causes the noise floor to rise proportionally to input signal frequency. Jitter may be caused by crosstalk on the PCB. It is therefore recommended that the clock trace on the PCB is made as short as possible.

#### **Digital outputs**

The digital output data appears in offset binary code at CMOS logic levels. Full scale negative input results in output code 000...0. Full scale positive input results in output code 111...1. Output data are available 7.5 clock cycles after the data are sampled. The analog input is sampled one aperture delay  $(t_{AP})$  after the high to low clock transition. Output data should be sampled on the low to high clock transition, as shown in the timing diagram. Output data are invalid for the first 20 clock cycles after wake-up from power down mode.



#### PCB layout and decoupling

A well designed PCB is necessary to get good spectral purity from any high performance ADC. A multilayer PCB with a solid ground plane is recommended for optimum performance. If the system has a split analog and digital ground plane, it is recommended that all ground pins on the ADC are connected to the analog ground plane. It is our experience that this gives the best performance. The power supply pins should be bypassed using 100nF surface mounted capacitors as close to the package pins as possible. Analog and digital supply pins should be separately filtered. One should make sure that the analog and digital supply voltages are equal.

#### **Dynamic testing**

Careful testing using high quality instrumentation is necessary to achieve accurate test results on high speed A/D-converters. It is important that the clock source and signal source has low jitter. A spectrally pure, low noise RF signal generator - such as the HP8662A or HP 8644B is recommended for the test signal. Low pass filtering or band pass filtering of the input signal is usually necessary to obtain the required spectral purity (SFDR > 75dB). The clock signal can be obtained from either a crystal oscillator or a low-jitter pulse generator. Alternatively, a low-jitter RF-generator can be used as a clock source. At Nordic VLSI, the Marconi Instruments 2041A is used. The sinewave clock must then be applied to an ultra high speed comparator (e.g. AD9696) and a TTL to CMOS level shifter (e.g. 74LV04) before application to the converter. The most consistent results are obtained if the clock signal is phase locked to the input signal. Phase locking allows testing without windowing of output data. A logic analyzer with deep memory - such as the HP16500-series, is recommended for test data acquisition.

## **YOUR NOTES**

## **DESIGN CENTER**

| Main office:  |              | Branch office:                  |              |  |  |
|---------------|--------------|---------------------------------|--------------|--|--|
| Nordic VLSI   | ASA          | Nordic VLSI ASA                 |              |  |  |
| Vestre Rosten | 81           | Drammensveien 165               |              |  |  |
| N-7075 TILLER |              | P.O.Box 436 Skøyen, N-0212 OSLO |              |  |  |
| NORWAY        |              | NORWAY                          |              |  |  |
| Telephone:    | +47 72898900 | Telephone:                      | +47 22511050 |  |  |
| Telefax:      | +47 72898989 | Telefax:                        | +47 22511099 |  |  |

E-mail: For further information regarding datasheets, please send mail to datasheet@nvlsi.no

World Wide Web/Internet: Visit our site at http://www.nvlsi.no

Product specification. Revision Date: 19.11.98

Datasheet order code: 191198-nAD1220.

All rights reserved <sup>®</sup>. Reproduction in whole or in part is prohibited without the prior written permission of the copyright holder. Company and product names referred to in this datasheet belong to their respective copyright/trademark holders.

