March 1999 Revised May 2003 # NC7WZ07 # TinyLogic® UHS Dual Buffer (Open Drain Outputs) ### **General Description** The NC7WZ07 is a dual buffer with open drain outputs from Fairchild's Ultra High Speed Series of TinyLogic® in the space saving SC70 6-lead package. The device is fabricated with advanced CMOS technology to achieve ultra high speed with high output drive while maintaining low static power dissipation over a very broad $\rm V_{CC}$ operating range. The device is specified to operate over the 1.65V to 5.5V $\rm V_{CC}$ range. The inputs and outputs are high impedance when $\rm V_{CC}$ is 0V. Inputs tolerate voltages up to 7V independent of $\rm V_{CC}$ operating voltage. ### **Features** - Space saving SC70 6-lead package - Ultra small MicroPak™ leadless package - Ultra High Speed: t<sub>PZL</sub> 2.3 ns Typ into 50 pF at 5V V<sub>CC</sub> - High I<sub>OL</sub> Output Drive: +24 mA at 3V V<sub>CC</sub> - Broad V<sub>CC</sub> Operating Range: 1.65V to 5.5V - $\blacksquare$ Matches the performance of LCX when operated at 3.3V $V_{CC}$ - Power down high impedance inputs/outputs - Overvoltage tolerant inputs facilitate 5V to 3V translation - Patented noise/EMI reduction circuitry implemented # **Ordering Code:** | Order<br>Number | Package<br>Number | Product Code<br>Top Mark | Package Description | Supplied As | | | |-----------------|-------------------|--------------------------|-------------------------------------|---------------------------|--|--| | NC7WZ07P6X | MAA06A | Z07 | 6-Lead SC70, EIAJ SC88, 1.25mm Wide | 3k Units on Tape and Reel | | | | NC7WZ07L6X | MAC06A | D3 | 6-Lead MicroPak, 1.0mm Wide | 5k Units on Tape and Reel | | | # **Logic Symbol** ### IEEE/IEC # **Pin Descriptions** | Pin Names | Description | |---------------------------------|-------------| | A <sub>1</sub> , A <sub>2</sub> | Data Inputs | | $Y_1, Y_2$ | Output | ### **Function Table** $$\mathbf{Y} = \mathbf{A}$$ | Input | Output | | | | | |-------|--------|--|--|--|--| | Α | Υ | | | | | | L | L | | | | | | Н | Z | | | | | H = HIGH Logic Level L = LOW Logic Level $\label{eq:total_cond} \mbox{TinyLogio} \mbox{$\mathbb{B}$ is a registered trademark of Fairchild Semiconductor Corporation.} \\ \mbox{MicroPak}^{\mbox{$\mathbb{M}$}} \mbox{$\mathbb{M}$ is a trademark of Fairchild Semiconductor Corporation.} \\$ ## **Connection Diagrams** ### Pin One Orientation Diagram AAA represents Product Code Top Mark - see ordering code Note: Orientation of Top Mark determines Pin One location. Read the top product code mark left to right, Pin One is the lower left pin (see diagram). ### Pad Assignments for MicroPak ### **Absolute Maximum Ratings**(Note 1) #### DC Input Diode Current ( $I_{IK}$ ) @ V<sub>IN</sub> < -0.5V DC Output Diode Current ( $I_{OK}$ ) Junction Temperature under Bias $(T_J)$ Junction Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) 260°C Power Dissipation ( $P_D$ ) @ +85°C 180 mW # Recommended Operating Conditions (Note 2) $$\begin{split} & \text{Supply Voltage Operating (V}_{\text{CC}}) & 1.65\text{V to } 5.5\text{V} \\ & \text{Supply Voltage Data Retention (V}_{\text{CC}}) & 1.5\text{V to } 5.5\text{V} \\ & \text{Input Voltage (V}_{\text{IN}}) & 0\text{V to } 5.5\text{V} \\ & \text{Output Voltage (V}_{\text{OUT}}) & 0\text{V to } 5.5\text{V} \end{split}$$ Operating Temperature (T<sub>A</sub>) $-40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ Input Rise and Fall Time $(t_r, t_f)$ $$\begin{split} &V_{CC} = 1.8 \text{V, } 2.5 \text{V} \pm 0.2 \text{V} & 0 \text{ ns/V to } 20 \text{ ns/V} \\ &V_{CC} = 3.3 \text{V} \pm 0.3 \text{V} & 0 \text{ ns/V to } 10 \text{ ns/V} \\ &V_{CC} = 5.0 \text{V} \pm 0.5 \text{V} & 0 \text{ ns/V to } 5 \text{ ns/V} \end{split}$$ Thermal Resistance $(\theta_{\text{JA}})$ Note 1: Absolute maximum ratings are DC values beyond which the device may be damaged or have its useful life impaired. The datasheet specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside datasheet specifications Note 2: Unused inputs must be held HIGH or LOW. They may not float. ### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | $T_A = +25^{\circ}C$ | | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | Conditions | | |------------------|---------------------------|-----------------|----------------------|------|----------------------|----------------------------------------|-------------------------------|--------|------------------------------------|--------------------------| | Зупівої | Farameter | (V) | Min | Тур | Max | Min | Max | Ullits | Coi | iuitions | | V <sub>IH</sub> | HIGH Level Input Voltage | 1.65 to 1.95 | 0.75 V <sub>CC</sub> | | | 0.75 V <sub>CC</sub> | | V | | | | | | 2.3 to 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | l v | | | | V <sub>IL</sub> | LOW Level Input Voltage | 1.65 to 1.95 | | | 0.25 V <sub>CC</sub> | | 0.25 V <sub>CC</sub> | V | | | | | | 2.3 to 5.5 | | | $0.3 V_{\rm CC}$ | | $0.3\mathrm{V}_{\mathrm{CC}}$ | · · | | | | I <sub>LKG</sub> | HIGH Level Output | 1.65 to 5.5 | | | ±5 | | ±10 | цΑ | $V_{IN} = V_{IH}$ | | | | Leakage Current | 1.00 to 0.0 | | | ±3 | | ±10 | μΛ | $V_{OUT} = V_{CC}$ or GND | | | V <sub>OL</sub> | LOW Level Output Voltage | 1.65 | | 0.0 | 0.1 | | 0.0 | | | | | | | 1.8 | | 0.0 | 0.1 | | 0.1 | | | | | | | 2.3 | | 0.0 | 0.1 | | 0.1 | V | $V_{IN} = V_{IL}$ | $I_{OL}=100\;\mu A$ | | | | 3.0 | | 0.0 | 0.1 | | 0.1 | | | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | 1.65 | | 0.08 | 0.24 | | 0.24 | | | $I_{OL} = 4 \text{ mA}$ | | | | 2.3 | | 0.10 | 0.3 | | 0.3 | | | $I_{OL} = 8 \text{ mA}$ | | | | 3.0 | | 0.16 | 0.4 | | 0.4 | V | | $I_{OL} = 16 \text{ mA}$ | | | | 3.0 | | 0.24 | 0.55 | | 0.55 | | | $I_{OL} = 24 \text{ mA}$ | | | | 4.5 | | 0.25 | 0.55 | | 0.55 | | | $I_{OL} = 32 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 to 5.5 | | | ±0.1 | | ±1.0 | μΑ | $0 \le V_{IN} \le 5$ | 5.5V | | I <sub>OFF</sub> | Power Off Leakage Current | 0.0 | | | 1 | | 10 | μΑ | V <sub>IN</sub> or V <sub>Ol</sub> | <sub>JT</sub> = 5.5V | | I <sub>CC</sub> | Quiescent Supply Current | 1.65 to 5.5 | | | 1.0 | | 10 | μΑ | $V_{IN} = 5.5V$ | , GND | -50 mA 150°C # **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | | T <sub>A</sub> = +25°C | | T <sub>A</sub> = -40° | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Conditions | Figure | | |------------------|--------------------|-----------------|-----|------------------------|------|-----------------------|-----------------------------------------------|-------|-------------------------|-----------------|--| | | | (V) | Min | Тур | Max | Min | Max | Units | Conditions | Number | | | t <sub>PZL</sub> | Propagation Delay | 1.65 | 1.8 | 6.6 | 11.5 | 1.8 | 12.6 | | | | | | | | 1.8 | 1.8 | 5.5 | 9.5 | 1.8 | 10.5 | | $C_L = 50 pF$ | | | | ļ l | | $2.5 \pm 0.2$ | 1.2 | 3.7 | 5.8 | 1.2 | 6.4 | ns | $RU=500\Omega$ | Figures<br>1, 3 | | | | | $3.3 \pm 0.3$ | 0.8 | 2.9 | 4.4 | 0.8 | 4.8 | | $RD=500\Omega$ | ., 0 | | | | | $5.0 \pm 0.5$ | 0.5 | 2.3 | 3.5 | 0.5 | 3.9 | | $V_I = 2 \times V_{CC}$ | | | | t <sub>PLZ</sub> | Propagation Delay | 1.65 | 1.8 | 5.5 | 11.5 | 1.8 | 12.6 | | | | | | | | 1.8 | 1.8 | 4.3 | 9.5 | 1.8 | 10.5 | | $C_L = 50 \text{ pF}$ | _ | | | | | $2.5\pm0.2$ | 1.2 | 2.8 | 5.8 | 1.2 | 6.4 | ns | $RU=500\Omega$ | Figures<br>1, 3 | | | | | $3.3 \pm 0.3$ | 0.8 | 2.1 | 4.4 | 0.8 | 4.8 | | $RD=500\Omega$ | ., 0 | | | | | $5.0 \pm 0.5$ | 0.5 | 1.4 | 3.5 | 0.5 | 3.9 | | $V_I = 2 \times V_{CC}$ | | | | C <sub>IN</sub> | Input Capacitance | 0 | | 2.5 | | | | pF | | | | | C <sub>OUT</sub> | Output Capacitance | 0 | | 4.0 | | | | pF | | | | | C <sub>PD</sub> | Power Dissipation | 3.3 | | 3 | | | | pF | (Note 3) | Figure 2 | | | | Capacitance | 5.0 | | 4 | | | | PΕ | (Note 3) | rigule 2 | | Note 3: $C_{PD}$ is defined as the value of the internal equivalent capacitance which is derived from dynamic operating current consumption ( $I_{CCD}$ ) at no output loading and operating at 50% duty cycle. (See Figure 2.) $C_{PD}$ is related to $I_{CCD}$ dynamic operating current by the expression: $I_{CCD} = (C_{PD})(V_{CC})(f_{|N}) + (I_{CC}static)$ . # **AC Loading and Waveforms** $C_L$ includes load and stray capacitance Input PRR = 1.0 MHz; $t_W = 500 \ \text{ns}$ FIGURE 1. AC Test Circuit $\begin{aligned} & \text{Input} = \text{AC Waveform; } t_r = t_f = 1.8 \text{ ns;} \\ & \text{PRR} = 10 \text{ MHz; Duty Cycle} = 50\% \end{aligned}$ FIGURE 2. $I_{\rm CCD}$ Test Circuit FIGURE 3. AC Waveforms # **Tape and Reel Specification** ## TAPE FORMAT for SC70 | Package | Tape | Number | Cavity | Cover Tape | |------------|--------------------|-----------|--------|------------| | Designator | Section | Cavities | Status | Status | | | Leader (Start End) | 125 (typ) | Empty | Sealed | | P6X | Carrier | 3000 | Filled | Sealed | | | Trailer (Hub End) | 75 (typ) | Empty | Sealed | ### TAPE DIMENSIONS inches (millimeters) BEND RADIUS NOT TO SCALE | Package | Tape Size | DIM A | DIM B | DIM F | DIM K <sub>o</sub> | DIM P1 | DIM W | |---------|-----------|--------|--------|-------------------|--------------------|--------|-------------------| | SC70-6 | 8 mm | 0.093 | 0.096 | $0.138 \pm 0.004$ | $0.053 \pm 0.004$ | 0.157 | $0.315 \pm 0.004$ | | | 0 111111 | (2.35) | (2.45) | $(3.5 \pm 0.10)$ | $(1.35 \pm 0.10)$ | (4) | $(8 \pm 0.1)$ | ### Tape and Reel Specification (Continued) TAPE FORMAT for MicroPak Package Tape Number Cavity Cover Tape Designator Section Cavities Status Status Leader (Start End) 125 (typ) Empty Sealed L6X Carrier 5000 Filled Sealed Trailer (Hub End) 75 (typ) **Empty** Sealed 2.00-1.75±0.10 В 8.00 <sup>+0.30</sup> -0.10 3.50±0.05 1.15±0.05 В ∟ø 0.50 ±0.05 SECTION B-B SCALE:10X 0.254±0.020 ┌ 0.70±0.05 SECTION A-A SCALE:10X **REEL DIMENSIONS** inches (millimeters) TAPE SLOT DETAIL X **DETAIL X** SCALE: 3X W1 W2 W3 Tape В Size 7.0 0.059 0.512 0.795 2.165 0.331 + 0.059/-0.000 0.567 W1 + 0.078/-0.039 8 mm (8.40 + 1.50/-0.00) (W1 + 2.00/-1.00)(177.8)(1.50)(13.00)(20.20)(55.00)(14.40) # Physical Dimensions inches (millimeters) unless otherwise noted ### NOTES: - A. CONFORMS TO EIAJ REGISTERED OUTLINE DRAWING SC88. - B. DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. - C. DIMENSIONS ARE IN MILLIMETERS. MAA06ARevC 6-Lead SC70, EIAJ SC88, 1.25mm Wide Package Number MAA06A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) ### Notes: - 1. JEDEC PACKAGE REGISTRATION IS ANTICIPATED 2. DIMENSIONS ARE IN MILLIMETERS - 3. DRAWING CONFORMS TO ASME Y14.5M-1994 MAC06ARevB 6-Lead MicroPak, 1.0mm Wide Package Number MAC06A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com