# Power MOSFET 1 Amp, 20 Volts # P-Channel TSOP-6 #### **Features** - Ultra Low R<sub>DS(on)</sub> - Higher Efficiency Extending Battery Life - Miniature TSOP-6 Surface Mount Package #### **Applications** Power Management in Portable and Battery-Powered Products, i.e.: Cellular and Cordless Telephones, and PCMCIA Cards #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------|-------------------------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | -20 | Volts | | Gate-to-Source Voltage - Continuous | V <sub>GS</sub> | ±8.0 | Volts | | Thermal Resistance<br>Junction–to–Ambient (Note 1)<br>Total Power Dissipation @ $T_A = 25^{\circ}C$<br>Drain Current – Continuous @ $T_A = 25^{\circ}C$<br>– Pulsed Drain Current ( $T_p < 10 \mu S$ ) | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub> | 244<br>0.5<br>-1.65<br>-10 | °C/W<br>Watts<br>Amps<br>Amps | | Thermal Resistance Junction-to-Ambient (Note 2) Total Power Dissipation @ T <sub>A</sub> = 25°C Drain Current – Continuous @ T <sub>A</sub> = 25°C – Pulsed Drain Current (T <sub>p</sub> < 10 µS) | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub> | 128<br>1.0<br>–2.35<br>–14 | °C/W<br>Watts<br>Amps<br>Amps | | Thermal Resistance Junction-to-Ambient (Note 3) Total Power Dissipation @ T <sub>A</sub> = 25°C Drain Current – Continuous @ T <sub>A</sub> = 25°C – Pulsed Drain Current (T <sub>p</sub> < 10 μS) | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub> | 62.5<br>2.0<br>-3.3<br>-20 | °C/W<br>Watts<br>Amps<br>Amps | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | | Maximum Lead Temperature for Soldering<br>Purposes for 10 Seconds | TL | 260 | °C | - 1. Minimum FR-4 or G-10PCB, operating to steady state. - Mounted onto a 2" square FR-4 board (1" sq. 2 oz. cu. 0.06" thick single sided), operating to steady state. - Mounted onto a 2" square FR-4 board (1" sq. 2 oz. cu. 0.06" thick single sided), t < 5.0 seconds.</li> # ON Semiconductor® http://onsemi.com # 1 AMPERE 20 VOLTS $R_{DS(on)} = 90 \text{ m}\Omega$ #### P-Channel #### MARKING DIAGRAM TSOP-6 CASE 318G STYLE 1 PT W Device CodeWork Week #### **PIN ASSIGNMENT** #### ORDERING INFORMATION | Device | Package | Shipping | | |------------|---------|------------------|--| | NTGS3441T1 | TSOP-6 | 3000 Tape & Reel | | 1 # **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted) (Notes 4 & 5) | Characteristic | | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|--------|----------------|----------------|------| | OFF CHARACTERISTICS | | • | I. | | | u. | | Drain–Source Breakdown Voltage $(V_{GS} = 0 \text{ Vdc}, I_D = -10 \mu\text{A})$ | | V <sub>(BR)DSS</sub> | -20 | _ | _ | Vdc | | Zero Gate Voltage Drain Current<br>$(V_{GS} = 0 \text{ Vdc}, V_{DS} = -20 \text{ Vdc}, T_{J} = 25^{\circ}\text{C})$<br>$(V_{GS} = 0 \text{ Vdc}, V_{DS} = -20 \text{ Vdc}, T_{J} = 70^{\circ}\text{C})$ | | I <sub>DSS</sub> | _<br>_ | _<br>_ | -1.0<br>-5.0 | μAdc | | Gate–Body Leakage Current<br>(V <sub>GS</sub> = -8.0 Vdc, V <sub>DS</sub> = 0 Vdc) | | I <sub>GSS</sub> | - | _ | -100 | nAdd | | Gate–Body Leakage Current<br>(V <sub>GS</sub> = +8.0 Vdc, V <sub>DS</sub> = 0 Vdc) | | I <sub>GSS</sub> | - | _ | 100 | nAdc | | ON CHARACTERISTICS | | | • | | | | | Gate Threshold Voltage $(V_{DS} = V_{GS}, I_D = -250 \mu Adc)$ | | | -0.45 | -1.05 | -1.50 | Vdc | | Static Drain–Source On–State Resistance ( $V_{GS} = -4.5 \text{ Vdc}$ , $I_D = -3.3 \text{ Adc}$ ) ( $V_{GS} = -2.5 \text{ Vdc}$ , $I_D = -2.9 \text{ Adc}$ ) | | R <sub>DS(on)</sub> | -<br>- | 0.069<br>0.117 | 0.090<br>0.135 | Ω | | Forward Transconductance $(V_{DS} = -10 \text{ Vdc}, I_{D} = -3.3 \text{ Adc})$ | | 9FS | - | 6.8 | _ | mhos | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | 480 | - | pF | | Output Capacitance | $(V_{DS} = -5.0 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, f = 1.0 \text{ MHz})$ | C <sub>oss</sub> | - | 265 | - | pF | | Reverse Transfer Capacitance | , | C <sub>rss</sub> | _ | 100 | - | pF | | SWITCHING CHARACTERISTICS | | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | _ | 13 | 25 | ns | | Rise Time | $(V_{DD} = -20 \text{ Vdc}, I_D = -1.6 \text{ Adc},$ | t <sub>r</sub> | _ | 23.5 | 45 | ns | | Turn-Off Delay Time | $V_{GS} = -4.5 \text{ Vdc}, R_g = 6.0 \Omega$ | t <sub>d(off)</sub> | _ | 27 | 50 | ns | | Fall Time | | t <sub>f</sub> | _ | 24 | 45 | ns | | Total Gate Charge | | Q <sub>tot</sub> | _ | 6.2 | 14 | nC | | Gate-Source Charge | $(V_{DS} = -10 \text{ Vdc}, V_{GS} = -4.5 \text{ Vdc}, I_{D} = -3.3 \text{ Adc})$ | Q <sub>gs</sub> | _ | 1.3 | - | nC | | Gate-Drain Charge | | Q <sub>gd</sub> | _ | 2.5 | - | nC | | BODY-DRAIN DIODE RATINGS | | , | | - | - | - | | Diode Forward On-Voltage | $(I_S = -1.6 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$ | V <sub>SD</sub> | - | -0.88 | -1.2 | Vdc | | Diode Forward On-Voltage | $(I_S = -3.3 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$ | V <sub>SD</sub> | - | -0.98 | - | Vdc | | Reverse Recovery Time | $(I_S = -1.6 \text{ Adc}, dI_S/dt = 100 \text{ A/}\mu\text{s})$ | t <sub>rr</sub> | - | 30 | 60 | ns | <sup>4.</sup> Indicates Pulse Test: P.W. = 300 μsec max, Duty Cycle = 2%. 5. Handling precautions to protect against electrostatic discharge is mandatory. #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On–Resistance vs. Gate–to–Source Voltage Figure 4. On–Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage #### TYPICAL ELECTRICAL CHARACTERISTICS VOLTAGE (VOLTS) Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Gate Threshold Voltage Variation with Temperature Figure 10. Diode Forward Voltage vs. Current ### TYPICAL ELECTRICAL CHARACTERISTICS Figure 11. Single Pulse Power Figure 12. Normalized Thermal Transient Impedance, Junction-to-Ambient #### INFORMATION FOR USING THE TSOP-6 SURFACE MOUNT PACKAGE #### MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process. #### **SOLDERING PRECAUTIONS** The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected. - Always preheat the device. - The delta temperature between the preheat and soldering should be 100°C or less.\* - When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference shall be a maximum of 10°C. - The soldering temperature and time shall not exceed 260°C for more than 10 seconds. - When shifting from preheating to soldering, the maximum temperature gradient shall be 5°C or less. - After soldering has been completed, the device should be allowed to cool naturally for at least three minutes. Gradual cooling should be used as the use of forced cooling will increase the temperature gradient and result in latent failure due to mechanical stress. - Mechanical stress or shock should not be applied during cooling. - \* \* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device. ### **PACKAGE DIMENSIONS** #### TSOP-6 CASE 318G-02 ISSUE H - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. | | MILLIMETERS | | INCHES | | | |-----|-------------|-------|--------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 2.90 | 3.10 | 0.1142 | 0.1220 | | | В | 1.30 | 1.70 | 0.0512 | 0.0669 | | | С | 0.90 | 1.10 | 0.0354 | 0.0433 | | | D | 0.25 | 0.50 | 0.0098 | 0.0197 | | | G | 0.85 | 1.05 | 0.0335 | 0.0413 | | | Н | 0.013 | 0.100 | 0.0005 | 0.0040 | | | J | 0.10 | 0.26 | 0.0040 | 0.0102 | | | K | 0.20 | 0.60 | 0.0079 | 0.0236 | | | L | 1.25 | 1.55 | 0.0493 | 0.0610 | | | M | 0 ° | 10° | 0 ° | 10° | | | S | 2.50 | 3.00 | 0.0985 | 0.1181 | | STYLE 1: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SOURCE 5. DRAIN 6. DRAIN ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.