

## / MOS FIELD EFFECT TRANSISTOR NP40N055CLE, NP40N055DLE, NP40N055ELE

### SWITCHING N-CHANNEL POWER MOS FET INDUSTRIAL USE

### **DESCRIPTION**

These products are N-channel MOS Field Effect Transistor designed for high current switching applications.

### **FEATURES**

- Channel temperature 175 degree rated
- Super low on-state resistance
- $\bigstar$  RDS(on)1 = 23 m $\Omega$  MAX. (VGS = 10 V, ID = 20A)
- ★ RDS(on)2 =  $28 \text{ m}\Omega$  MAX. (VGS = 5.0 V, ID = 20 A)
- ★ Low Ciss: Ciss = 1300 pF TYP.
  - Built-in gate protection diode

### **ORDERING INFORMATION**

| PART NUMBER | PACKAGE  |
|-------------|----------|
| NP40N055CLE | TO-220AB |
| NP40N055DLE | TO-262   |
| NP40N055ELE | TO-263   |

### **ABSOLUTE MAXIMUM RATINGS (TA = 25°C)**

|   | Drain to Source Voltage                         | VDSS             | 55            | V  |
|---|-------------------------------------------------|------------------|---------------|----|
|   | Gate to Source Voltage                          | Vgss             | ±20           | V  |
|   | Drain Current (DC)                              | ID(DC)           | ±40           | Α  |
|   | Drain Current (Pulse) Note1                     | D(pulse)         | ±160          | Α  |
|   | Total Power Dissipation (T <sub>A</sub> = 25°C) | Рт               | 1.8           | W  |
| * | Total Power Dissipation (Tc = 25°C)             | Рт               | 66            | W  |
| * | Single Avalanche Current Note2                  | las              | 29 / 21 / 8   | Α  |
| * | Single Avalanche Energy Note2                   | Eas              | 0.8 / 44 / 64 | mJ |
|   | Channel Temperature                             | $T_ch$           | 175           | °C |
|   | Storage Temperature                             | T <sub>stg</sub> | -55 to +175   | °C |

**Notes 1.** PW  $\leq$  10  $\mu$ s, Duty cycle  $\leq$  1 %

2. Starting T<sub>ch</sub> = 25°C, R<sub>G</sub> = 25  $\Omega$  , V<sub>GS</sub> = 20 V $\rightarrow$ 0 V

### THERMAL RESISTANCE

| * | Channel to Case    | Rth(ch-C) | 2.27 | °C/W |
|---|--------------------|-----------|------|------|
|   | Channel to Ambient | Rth(ch-A) | 83.3 | °C/W |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



### **★** ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25 °C)

| CHARACTERISTICS                     | SYMBOL               | TEST CONDITIONS                               | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------|----------------------|-----------------------------------------------|------|------|------|------|
| Drain to Source On-state Resistance | RDS(on)1             | Vgs = 10 V, ID = 20 A                         |      | 18   | 23   | mΩ   |
|                                     | RDS(on)2             | Vgs = 5.0 V, Ip = 20 A                        |      | 21   | 28   | mΩ   |
|                                     | RDS(on)3             | Vgs = 4.5 V, lb = 20 A                        |      | 24   | 32   | mΩ   |
| Gate to Source Threshold Voltage    | V <sub>GS(th)</sub>  | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$    | 1.5  | 2.0  | 2.5  | V    |
| Forward Transfer Admittance         | yfs                  | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 20 A | 9    | 18   |      | S    |
| Drain Leakage Current               | Ipss                 | V <sub>DS</sub> = 55 V, V <sub>GS</sub> = 0 V |      |      | 10   | μΑ   |
| Gate to Source Leakage Current      | lgss                 | Vgs = ±20 V, Vps = 0 V                        |      |      | ±10  | μΑ   |
| Input Capacitance                   | Ciss                 | V <sub>DS</sub> = 25 V                        |      | 1300 | 1950 | pF   |
| Output Capacitance                  | Coss                 | Vgs = 0 V                                     |      | 190  | 280  | pF   |
| Reverse Transfer Capacitance        | Crss                 | f = 1 MHz                                     |      | 92   | 170  | pF   |
| Turn-on Delay Time                  | td(on)               | ID = 20 A                                     |      | 30   | 66   | ns   |
| Rise Time                           | tr                   | V <sub>GS(on)</sub> = 10 V                    |      | 420  | 1050 | ns   |
| Turn-off Delay Time                 | td(off)              | V <sub>DD</sub> = 28 V                        |      | 73   | 150  | ns   |
| Fall Time                           | tf                   | $R_G = 10 \Omega$                             |      | 120  | 300  | ns   |
| Total Gate Charge 1                 | Q <sub>G1</sub>      | ID = 40 A, VDD = 44 V, VGS = 10 V             |      | 27   | 41   | nC   |
| Total Gate Charge 2                 | Q <sub>G2</sub>      | ID = 40 A                                     |      | 15   | 23   | nC   |
| Gate to Source Charge               | Qgs                  | VDD = 44 V                                    |      | 5    |      | nC   |
| Gate to Drain Charge                | Q <sub>GD</sub>      | Vgs = 5.0 V                                   |      | 8    |      | nC   |
| Body Diode Forward Voltage          | V <sub>F</sub> (S-D) | IF = 40 A, VGS = 0 V                          |      | 1.0  |      | V    |
| Reverse Recovery Time               | trr                  | IF = 40 A, VGS = 0 V                          |      | 40   |      | ns   |
| Reverse Recovery Charge             | Qrr                  | di/dt = 100 A/μs                              |      | 50   |      | nC   |

### **TEST CIRCUIT 1 AVALANCHE CAPABILITY**

# $\begin{array}{c} \text{D.U.T.} \\ \text{RG} = 25 \ \Omega \\ \text{VGS} = 20 \rightarrow 0 \ V \end{array} \begin{array}{c} \text{D.U.T.} \\ \text{S} \\ \text{50} \ \Omega \end{array}$



### **TEST CIRCUIT 2 SWITCHING TIME**





### **TEST CIRCUIT 3 GATE CHARGE**

$$\begin{array}{c|c} D.U.T. \\ \hline \\ I_G = 2 \text{ mA} \\ \hline \\ \hline \\ PG. \\ \hline \\ \end{array} \begin{array}{c} S_{DL} \\ \hline \\ \\ \end{array} \begin{array}{c} R_L \\ \hline \\ \\ \end{array} \\ \begin{array}{c} V_{DD} \\ \hline \end{array}$$

### PACKAGE DRAWINGS (Unit: mm)

### 1) TO-220AB (MP-25)



### 2) TO-262 (MP-25 Fin Cut)



### 3) TO-263 (MP-25ZJ)



### **EQUIVALENT CIRCUIT**



**Remark** The diode connected between the gate and source of the transistor serves as a protector against ESD. When this device actually used, an additional protection circuit is externally required if a voltage exceeding the rated voltage may be applied to this device.

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property
  rights of third parties by or arising from use of a device described herein or any other liability arising from use
  of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other
  intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
  - "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
    - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

M7 98.8