# Integrated PNP/NPN Digital Transistors Array This new option of integrated digital transistors is designed to replace a discrete solution array of three transistors and their external resistor bias network. BRTs (Bias Resistor Transistors) contain a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. The BRT technology eliminates these individual components by integrating them into a single device, therefore the integration of three BRTs results in a significant reduction of both system cost & board space. This new device is packaged in the SC–74/Case 318F package which is designed for low power surface mount applications. #### **Features** - Integrated Design - Reduces Board Space & Components Count - Simplifies Circuitry Design - Offered in Surface Mount Package Technology (SC-74) - Available in 3000 Unit Tape and Reel # **Typical Applications** - Audio Muting Applications - Drive Circuits Applications - Industrial: Small Appliances, Security Systems, Automated Test - Consumer: TVs and VCRs, Stereo Receivers, CD Players, Cassette Recorders **MAXIMUM RATINGS** (Maximum Ratings are those values beyond which damage to the device may occur. Electrical Characteristics are not guaranteed over this range.) | Rating | Symbol | Value | Unit | |--------------------------------|----------------------|-------|------| | Collector–Base Voltage | V <sub>(BR)CBO</sub> | 60 | Vdc | | Collector–Emitter Voltage | V <sub>(BR)CEO</sub> | 50 | Vdc | | Emitter-Base Voltage | V <sub>(BR)EBO</sub> | 7.0 | Vdc | | Collector Current – Continuous | Ic | 200 | mAdc | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |----------------------|------------------|-------------|------| | Power Dissipation | $P_{D}$ | 350 | mW | | Junction Temperature | $T_J$ | 150 | °C | | Storage Temperature | T <sub>stg</sub> | -55 to +150 | °C | # ON Semiconductor® #### http://onsemi.com SC-74 CASE 318F STYLE 4 ## **MARKING DIAGRAM** 50 = Specific Device Code M = Date Code ## **ORDERING INFORMATION** | Device | Package | Shipping | | | |-------------|---------|------------------|--|--| | NUS2401SNT1 | SC-74 | 3000/Tape & Reel | | | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted: $T_J = 25^{\circ}C$ for typical values, common for Q1, Q2, and Q3, – minus signed for Q3 (PNP) omitted.) | Characteristic | Symbol | Min | Тур | Max | Unit | | |------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------|-------------|-------------|--------------|------| | OFF CHARACTERISTICS | | | | | | _ | | Collector–Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0) | | I <sub>CBO</sub> | - | - | 100 | nAdc | | Collector–Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0) | | I <sub>CEO</sub> | - | - | 500 | nAdc | | Emitter–Base Cutoff Current (V <sub>CE</sub> = 6.0 V, I <sub>C</sub> = 0) | Q3<br>Q1, Q2 | I <sub>EBO</sub> | _<br>_ | _<br>_ | 500<br>0.1 | μА | | Collector–Base Breakdown Voltage (I <sub>C</sub> = 10 μA, I <sub>E</sub> = 0) | | V <sub>(BR)CBO</sub> | 50 | - | _ | V | | Collector–Emitter Breakdown Voltage (Note 1) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0) | | V <sub>(BR)CEO</sub> | 50 | - | _ | V | | ON CHARACTERISTICS (Note 1) | | | | | | | | DC Current Gain | Q3<br>Q1, Q2 | h <sub>FE</sub> | 35<br>150 | 60<br>350 | -<br>- | | | Collector–Emitter Saturation Voltage ( $I_C = 10 \text{ mA}, I_B = 0.3 \text{ mA}$ ) Q1 ( $I_C = 10 \text{ mA}, I_B = 1.0 \text{ mA}$ ) Q2, Q3 | | V <sub>CE(sat)</sub> | -<br>- | -<br>- | 0.25<br>0.25 | Vdc | | Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | | V <sub>OL</sub> | _ | - | 0.2 | V | | Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 0.25 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | | V <sub>OH</sub> | 4.9 | - | - | V | | Input Resistor | Q3<br>Q1, Q2 | R1 | 7.0<br>0.13 | 10<br>0.175 | 13<br>0.22 | kΩ | | Resistor Ratio | Q3<br>Q1, Q2 | R1/R2 | -<br>- | 1.0<br>∞ | | | <sup>1.</sup> Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2%. Figure 1. Derating Curve Figure 2. Maximum Collector Voltage versus Collector Current Figure 3. DC Current Gain Figure 4. Output Capacitance Figure 5. Output Current versus Input Voltage Figure 6. Input Voltage versus Output Current # TYPICAL ELECTRICAL CHARACTERISTICS - Q3 (PNP) Figure 7. V<sub>CE(sat)</sub> versus I<sub>C</sub> Figure 8. DC Current Gain Figure 9. Output Capacitance Figure 10. Output Current versus Input Voltage Figure 11. Input Voltage versus Output Current # INFORMATION FOR USING THE SC-74 SURFACE MOUNT PACKAGE # MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to ensure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self-align when subjected to a solder reflow process. SC-74 #### **SC-74 POWER DISSIPATION** The power dissipation of the SC-74 is a function of the pad size. This can vary from the minimum pad size for soldering to a pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by $T_{J(max)}$ , the maximum rated junction temperature of the die, $R_{\theta JA}$ , the thermal resistance from the device junction to ambient, and the operating temperature, $T_A$ . Using the values provided on the data sheet for the SC-74 package, $P_D$ can be calculated as follows: $$P_D = \frac{T_{J(max)} - T_A}{R_{\theta, I\Delta}}$$ The values for the equation are found in the maximum ratings table on the data sheet. Substituting these values into the equation for an ambient temperature $T_A$ of 25°C, one can calculate the power dissipation of the device which in this case is 350 milliwatts. $$P_D = \frac{150^{\circ}C - 25^{\circ}C}{357^{\circ}C/W} = 350 \text{ milliwatts}$$ The 357°C/W for the SC-74 package assumes the use of the recommended footprint on a glass epoxy printed circuit board to achieve a power dissipation of 350 milliwatts. There are other alternatives to achieving higher power dissipation from the SC-74 package. Another alternative would be to use a ceramic substrate or an aluminum core board such as Thermal Clad. Using a board material such as Thermal Clad, an aluminum core board, the power dissipation can be doubled using the same footprint. ## **SOLDER STENCIL GUIDELINES** Prior to placing surface mount components onto a printed circuit board, solder paste must be applied to the pads. Solder stencils are used to screen the optimum amount. These stencils are typically 0.008 inches thick and may be made of brass or stainless steel. For packages such as the SC-59, SC-74, SC-70/SOT-323, SOD-123, SOT-23, SOT-143, SOT-223, SO-8, SO-14, SO-16, and SMB/SMC diode packages, the stencil opening should be the same as the pad size or a 1:1 registration. #### SOLDERING PRECAUTIONS The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected. - Always preheat the device. - The delta temperature between the preheat and soldering should be 100°C or less.\* - When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference should be a maximum of 10°C. - The soldering temperature and time should not exceed 260°C for more than 10 seconds. - When shifting from preheating to soldering, the maximum temperature gradient should be 5°C or less. - After soldering has been completed, the device should be allowed to cool naturally for at least three minutes. Gradual cooling should be used since the use of forced cooling will increase the temperature gradient and will result in latent failure due to mechanical stress. - Mechanical stress or shock should not be applied during cooling. - \* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device. #### TYPICAL SOLDER HEATING PROFILE For any given circuit board, there will be a group of control settings that will give the desired heat pattern. The operator must set temperatures for several heating zones and a figure for belt speed. Taken together, these control settings make up a heating "profile" for that particular circuit board. On machines controlled by a computer, the computer remembers these profiles from one operating session to the next. Figure 12 shows a typical heating profile for use when soldering a surface mount device to a printed circuit board. This profile will vary among soldering systems, but it is a good starting point. Factors that can affect the profile include the type of soldering system in use, density and types of components on the board, type of solder used, and the type of board or substrate material being used. This profile shows temperature versus time. The line on the graph shows the actual temperature that might be experienced on the surface of a test board at or near a central solder joint. The two profiles are based on a high density and a low density board. The Vitronics SMD310 convection/infrared reflow soldering system was used to generate this profile. The type of solder used was 62/36/2 Tin Lead Silver with a melting point between 177–189°C. When this type of furnace is used for solder reflow work, the circuit boards and solder joints tend to heat first. The components on the board are then heated by conduction. The circuit board, because it has a large surface area, absorbs the thermal energy more efficiently, then distributes this energy to the components. Because of this effect, the main body of a component may be up to 30 degrees cooler than the adjacent solder joints. Figure 12. Typical Solder Heating Profile # **PACKAGE DIMENSIONS** SC-74 CASE 318F-03 ISSUE F - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. 4. 318F-01 AND -02 OBSOLETE. NEW STANDARD 318F-03. | | INCHES | | MILLIMETERS | | | |-----|--------|--------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.1142 | 0.1220 | 2.90 | 3.10 | | | В | 0.0512 | 0.0669 | 1.30 | 1.70 | | | С | 0.0354 | 0.0433 | 0.90 | 1.10 | | | D | 0.0098 | 0.0197 | 0.25 | 0.50 | | | G | 0.0335 | 0.0413 | 0.85 | 1.05 | | | Н | 0.0005 | 0.0040 | 0.013 | 0.100 | | | J | 0.0040 | 0.0102 | 0.10 | 0.26 | | | K | 0.0079 | 0.0236 | 0.20 | 0.60 | | | L | 0.0493 | 0.0649 | 1.25 | 1.65 | | | M | 0 ° | 10° | 0° | 10° | | | S | 0.0985 | 0.1181 | 2.50 | 3.00 | | - STYLE 4: PIN 1. COLLECTOR 2 2. EMITTER 1/EMITTER 2 3. COLLECTOR 1 4. EMITTER 3 5. BASE 1/BASE 2/COLLECTOR 3 6. BASE 3 Thermal Clad is a registered trademark of the Bergquist Company ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.