# **Power MOSFET** # Complementary, 20 V, +3.1 A / -2.1 A, ChipFET™ Package This complementary (N and P channel) device was designed with a small footprint package and ON Semiconductor's leading low $R_{DS(on)}$ technology for increased circuit efficiency. The performance is ideally suited for portable or handheld applications. # **Features** - Small Size, 40% Smaller than TSOP-6 Package - Leadless SMD package Featuring Complementary Pair - ChipFET Package Provides Great Thermal Characteristics Similar to Larger Packages - Low R<sub>DS(on)</sub> in a ChipFET Package for High Efficiency Performance - Low Profile (< 1.10 mm) Allows Placement in Extremely Thin Environments Such as Portable Electronics #### **Applications** - Load Switch Applications Requiring Level Shift - DC-to-DC Conversion Circuits - Drive Small Brushless DC Motors - Designed for Power Management Applications in Portable, Battery Powered Products # MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Parame | Symbol | Value | Unit | | | |-----------------------------------------------------|--------------------------------------|-----------------------|-----------------|------|---| | Drain-to-Source Voltage | V <sub>DSS</sub> 20 | | V | | | | Gate-to-Source Voltage | | | $V_{GS}$ | ±12 | V | | Continuous Drain | I <sub>D</sub> | 3.1 | Α | | | | Current (Note 1) | Steady<br>State | T <sub>A</sub> = 85°C | | 2.15 | | | | P-Ch<br>Steady | $T_A = 25^{\circ}C$ | | -2.1 | | | | State | $T_A = 85^{\circ}C$ | | -1.5 | | | Pulsed Drain Current | N-Ch | t = 10 μs | I <sub>DM</sub> | 10 | Α | | (Note 1) | P-Ch | t = 10 μs | | -7.0 | | | Power Dissipation -Steady (Note 1) | P <sub>D</sub> | 1.13 | W | | | | Operating Junction and St<br>Temperature | T <sub>J</sub> ,<br>T <sub>STG</sub> | -55 to<br>150 | °C | | | | Lead Temperature for Solo from case for 10 seconds) | TL | 260 | °C | | | #### THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Unit | | |-------------------------------------------|-----------------|-----|------|--| | Junction-to-Ambient Steady-State (Note 1) | $R_{\theta JA}$ | 110 | °C/W | | 1. Surface-mounted on FR4 board using 1 in sq. pad size (Cu area = 1.127 in sq. [1 oz] including traces). # ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX<br>(Note 1) | |----------------------|-------------------------|--------------------------------| | N-Channel | 60 mΩ @ 4.5 V | 3.1 A | | 20 V | 80 mΩ @ 2.5 V | | | P-Channel | 130 mΩ @ -4.5 V | -2.1 A | | -20 V | 200 mΩ @ -2.5 V | -2.1 A | # N-Channel MOSFET P-Channel MOSFET ChipFET CASE 1206A STYLE 2 #### **ORDERING INFORMATION** | Device | Package | Shipping | |------------|---------|------------------| | NTHC5513T1 | ChipFET | 3000/Tape & Reel | # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25 °C unless otherwise specified) | Parameter | Symbol | N/P | Test Conditions | | Min | Тур | Max | Unit | |-----------------------------------|----------------------|-----|---------------------------------------------------------------------------------------------|----------------------------|------|-------|-------|------| | OFF CHARACTERISTICS (Note 2) | | | | | ı | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | N | | I <sub>D</sub> = 250 μA | 20 | | | V | | | | Р | $V_{GS} = 0 V$ | I <sub>D</sub> = -250 μA | -20 | | | | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | N | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = | = 16 V | | | 1.0 | μΑ | | | | Р | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = | -16 V | | | -1.0 | 1 | | | | N | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 16 V, | T <sub>J</sub> = 125 °C | | | 10 | | | | | Р | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -16 V | ′, T <sub>J</sub> = 125 °C | | | -10 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | | $V_{DS} = 0 V, V_{GS} =$ | = ±12 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 2) | • | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | N | ., ., | I <sub>D</sub> = 250 μA | 0.6 | | 1.2 | V | | | | Р | $V_{GS} = V_{DS}$ | I <sub>D</sub> = -250 μA | -0.6 | | -1.2 | 1 | | Drain-to-Source On Resistance | R <sub>DS</sub> (on) | N | V <sub>GS</sub> = 4.5 V , I <sub>D</sub> = | = 3.0 A | | 0.060 | 0.080 | | | | | Р | V <sub>GS</sub> = -4.5 V , I <sub>D</sub> : | = -2.1 A | | 0.130 | 0.155 | Ω | | | | N | V <sub>GS</sub> = 2.5 V , I <sub>D</sub> = | = 2.3 A | | 0.080 | 0.115 | | | | | Р | V <sub>GS</sub> = -2.5 V, I <sub>D</sub> = | = -1.7 A | | 0.200 | 0.240 | | | Forward Transconductance | 9FS | N | $V_{DS} = 10 \text{ V}, I_D = 3.0 \text{ A}$ $V_{DS} = -10 \text{ V}, I_D = -2.1 \text{ A}$ | | | 6.0 | | S | | | | Р | | | | 6.0 | | | | CHARGES AND CAPACITANCES | • | | | | 1 | | | | | Input Capacitance | C <sub>ISS</sub> | N | N P | V <sub>DS</sub> = 10 V | | 180 | | pF | | | | Р | | V <sub>DS</sub> = -10 V | | 185 | | | | Output Capacitance | C <sub>OSS</sub> | N | f = 1 MHz, V <sub>GS</sub> = 0 V | V <sub>DS</sub> = 10 V | | 80 | | | | | | Р | | V <sub>DS</sub> = -10 V | | 95 | | 1 | | Reverse Transfer Capacitance | C <sub>RSS</sub> | N | | V <sub>DS</sub> = 10 V | | 25 | | | | | | Р | | V <sub>DS</sub> = -10 V | | 30 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | N | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 10 | V, I <sub>D</sub> = 3.1 A | | 2.6 | 4.0 | nC | | | | Р | V <sub>GS</sub> = -4.5 V, V <sub>DS</sub> = -10 | V, I <sub>D</sub> = -2.1 A | | 3.1 | 6.0 | | | Gate-to-Source Gate Charge | Q <sub>GS</sub> | N | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 10 | V, I <sub>D</sub> = 3.1 A | | 0.6 | | | | | | Р | V <sub>GS</sub> = -4.5 V, V <sub>DS</sub> = -10 | V, I <sub>D</sub> = -2.1 A | | 0.5 | | | | Gate-to-Drain "Miller" Charge | $Q_{GD}$ | N | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 10 | V, I <sub>D</sub> = 3.1 A | | 0.7 | | | | | | Р | $V_{GS} = -4.5 \text{ V}, V_{DS} = -10 \text{ V}, I_{D} = -2.1 \text{ A}$ | | | 1.1 | | | | SWITCHING CHARACTERISTICS (Note | ∋ 3) | | | | 1 | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | | 5.0 | 10 | ns | | Rise Time | t <sub>r</sub> | N | Vpp = 16 V Vcc = 4.5 | V I <sub>D</sub> = 3.1 A | | 15 | 30 | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | 1 | $V_{DD} = 16 \text{ V}, V_{GS} = 4.5 \text{ R}_{G} = 2.5 \Omega$ | ) | | 10 | 20 | | | Fall Time | t <sub>f</sub> | 1 | | | | 3.0 | 6.0 | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | | 7.0 | 15 | | | Rise Time | t <sub>r</sub> | 1 | $V_{DD}$ = -16 V, $V_{GS}$ = -4.5 V, $I_{D}$ = -2.1 A, $R_{G}$ = 2.5 $\Omega$ | | | 13 | 25 | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | Р | | | | 33 | 50 | | | Fall Time | t <sub>f</sub> | 1 | | | | 27 | 58 | | # NOTES: - 2. Pulse Test: pulse width $\leq$ 250 $\mu$ s, duty cycle $\leq$ 2%. 3. Switching characteristics are independent of operating junction temperatures. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25$ °C unless otherwise specified) | Parameter | Symbol | N/P | Test Conditions | | Min | Тур | Max | Unit | | |------------------------------------|-----------------|-----|------------------------------------------------------------------------|-------------------------|-----|------|-------|------|--| | DRAIN-SOURCE DIODE CHARACTERISTICS | | | | | | | | | | | Forward Diode Voltage (Note 2) | V <sub>SD</sub> | N | V 0V | I <sub>S</sub> = 3.1 A | | 0.8 | 1.15 | V | | | | | Р | $V_{GS} = 0 V$ | I <sub>S</sub> = -2.1 A | | -0.8 | -1.15 | | | | Reverse Recovery Time (Note 3) | t <sub>RR</sub> | N | | I <sub>S</sub> = 1.5 A | | 12.5 | | ns | | | | | Р | | I <sub>S</sub> = -1.5 A | | 12.5 | | | | | Charge Time | ta | N | | I <sub>S</sub> = 1.5 A | | 9.0 | | | | | | | Р | $V_{GS} = 0 V$ | I <sub>S</sub> = -1.5 A | | 9.0 | | | | | Discharge Time | t <sub>b</sub> | N | $V_{GS} = 0 \text{ V},$<br>$d_{ISD} / d_t = 100 \text{ A/}\mu\text{s}$ | I <sub>S</sub> = 1.5 A | | 3.5 | | | | | | | Р | | I <sub>S</sub> = -1.5 A | | 3.5 | | | | | Reverse Recovery Charge | $Q_{RR}$ | N | | I <sub>S</sub> = 1.5 A | | 6.0 | | nC | | | | | Р | | I <sub>S</sub> = -1.5 A | | 6.0 | | | | # NOTES: - Pulse Test: pulse width ≤ 250 μs, duty cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. #### PACKAGE DIMENSIONS - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - CONTROLLING DIMENSION: MILLIMETER. - MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE. - LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL AND VERTICAL SHALL NOT EXCEED 0.08 MM. - 5. DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS. - 6. NO MOLD FLASH ALLOWED ON THE TOP AND BOTTOM LEAD SURFACE. - 1206A-01 AND 1206A-02 OBSOLETE. NEW STANDARD IS 1206A-03. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 2.95 | 3.10 | 0.116 | 0.122 | | | В | 1.55 | 1.70 | 0.061 | 0.067 | | | С | 1.00 | 1.10 | 0.039 | 0.043 | | | D | 0.25 | 0.35 | 0.010 | 0.014 | | | G | 0.65 | BSC | 0.025 BSC | | | | J | 0.10 | 0.20 | 0.004 | 0.008 | | | K | 0.28 | 0.42 | 0.011 | 0.017 | | | L | 0.55 | BSC | 0.022 BSC | | | | M | 5° | 5° NOM | | NOM | | | S | 1.80 | 2.00 | 0.072 | 0.080 | | ChipFET is a trademark of Vishay Siliconix. ON Semiconductor and War registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.