# 150 mA CMOS Low Iq Low-Dropout Voltage Regulator The NCP551 series of fixed output low dropout linear regulators are designed for handheld communication equipment and portable battery powered applications which require low quiescent. The NCP551 series features an ultra–low quiescent current of 4.0 $\mu$ A. Each device contains a voltage reference unit, an error amplifier, a PMOS power transistor, resistors for setting output voltage, current limit, and temperature limit protection circuits. The NCP551 has been designed to be used with low cost ceramic capacitors and requires a minimum output capacitor of 0.1 $\mu$ F. The device is housed in the micro–miniature TSOP–5 surface mount package. Standard voltage versions are 1.5, 1.8, 2.5, 2.7, 2.8, 3.0, 3.3, and 5.0 V. Other voltages are available in 100 mV steps. #### Features - Low Quiescent Current of 4.0 μA Typical - Maximum Operating Voltage of 12 V - Low Output Voltage Option - High Accuracy Output Voltage of 2.0% - Industrial Temperature Range of –40°C to 85°C #### **Typical Applications** - Battery Powered Instruments - Hand-Held Instruments - Camcorders and Cameras Figure 1. Representative Block Diagram # http://onsemi.com TSOP-5 (SOT23-5, SC59-5) SN SUFFIX CASE 483 # PIN CONNECTIONS AND MARKING DIAGRAM Y = Year W = Work Week (Top View) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. ### PIN FUNCTION DESCRIPTION | Pin No. | Pin Name | Description | | | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | V <sub>in</sub> | Positive power supply input voltage | | | | 2 | Gnd | Power supply ground | | | | 3 | Enable | This input is used to place the device into low–power standby. When this input is pulled low, the device is disabled. If this function is not used, Enable should be connected to $V_{\rm in}$ . | | | | 4 | N/C | No Internal Connection | | | | 5 | V <sub>out</sub> | Regulated output voltage | | | # **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------|-----------| | Input Voltage | V <sub>in</sub> | 0 to 12 | V | | Enable Voltage | V <sub>EN</sub> | −0.3 to V <sub>in</sub> +0.3 | V | | Output Voltage | V <sub>out</sub> | −0.3 to V <sub>in</sub> +0.3 | V | | Power Dissipation and Thermal Characteristics Power Dissipation Thermal Resistance, Junction–to–Ambient | P <sub>D</sub><br>R <sub>θJA</sub> | Internally Limited<br>250 | W<br>°C/W | | Operating Junction Temperature | TJ | +125 | °C | | Operating Ambient Temperature | T <sub>A</sub> | -40 to +85 | °C | | Storage Temperature | T <sub>stg</sub> | -55 to +150 | °C | This device series contains ESD protection and exceeds the following tests: Human Body Model 2000 V per MIL–STD–883, Method 3015 Machine Model Method 200 V Latch up capability (85°C) ± 100 mA DC with trigger voltage. ### **ELECTRICAL CHARACTERISTICS** $(V_{in} = V_{out(nom.)} + 1.0 \text{ V}, V_{EN} = V_{in}, C_{in} = 1.0 \text{ } \mu\text{F}, C_{out} = 1.0 \text{ } \mu\text{F}, T_J = 25^{\circ}\text{C}, unless otherwise noted.})$ | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------|--------| | Output Voltage (T <sub>A</sub> = 25°C, I <sub>out</sub> = 10 mA) 1.5 V 1.8 V 2.5 V 2.7 V 2.8 V 3.0 V 3.3 V 5.0 V | V <sub>out</sub> | 1.455<br>1.746<br>2.425<br>2.646<br>2.744<br>2.94<br>3.234<br>4.90 | 1.5<br>1.8<br>2.5<br>2.7<br>2.8<br>3.0<br>3.3<br>5.0 | 1.545<br>1.854<br>2.575<br>2.754<br>2.856<br>3.06<br>3.366<br>5.10 | V | | Output Voltage (T <sub>A</sub> = -40°C to 85°C, I <sub>out</sub> = 10 mA) 1.5 V 1.8 V 2.5 V 2.7 V 2.8 V 3.0 V 3.3 V 5.0 V | V <sub>out</sub> | 1.440<br>1.728<br>2.400<br>2.619<br>2.716<br>2.910<br>3.201<br>4.850 | 1.5<br>1.8<br>2.5<br>2.7<br>2.8<br>3.0<br>3.3<br>5.0 | 1.560<br>1.872<br>2.600<br>2.781<br>2.884<br>3.09<br>3.399<br>5.150 | V | | Line Regulation (V <sub>in</sub> = V <sub>out</sub> + 1.0 V to 12 V, I <sub>out</sub> = 10 mA) | Reg <sub>line</sub> | _ | 10 | 30 | mV | | Load Regulation (I <sub>out</sub> = 10 mA to 150 mA, V <sub>in</sub> = V <sub>out</sub> + 2.0 V) | Reg <sub>load</sub> | _ | 40 | 65 | mV | | Output Current ( $V_{out}$ = ( $V_{out}$ at $I_{out}$ = 100 mA) -3%)<br>1.5 V-2.0 V ( $V_{in}$ = 4.0 V)<br>2.1 V-3.0 V ( $V_{in}$ = 5.0 V)<br>3.1 V-4.0 V ( $V_{in}$ = 6.0 V)<br>4.1 V-5.0 V ( $V_{in}$ = 8.0 V) | I <sub>o(nom.)</sub> | 150<br>150<br>150<br>150 | -<br>-<br>- | -<br>-<br>-<br>- | mA | | Dropout Voltage (I <sub>out</sub> = 10 mA, Measured at V <sub>out</sub> -3.0%)<br>1.5 V, 1.8 V, 2.5 V<br>2.7 V, 2.8 V, 3.0 V, 3.3 V, 5.0 V | V <sub>in</sub> –V <sub>out</sub> | -<br>- | 130<br>40 | 220<br>150 | mV | | Quiescent Current (Enable Input = 0 V) (Enable Input = V <sub>in</sub> , I <sub>out</sub> = 1.0 mA to I <sub>o(nom.)</sub> ) | Ι <sub>Q</sub> | 1 1 | 0.1<br>4.0 | 1.0<br>8.0 | μА | | Output Voltage Temperature Coefficient | T <sub>c</sub> | - | ±100 | - | ppm/°C | | Enable Input Threshold Voltage<br>(Voltage Increasing, Output Turns On, Logic High)<br>(Voltage Decreasing, Output Turns Off, Logic Low) | V <sub>th(en)</sub> | 1.3<br>- | _<br>_ | _<br>0.3 | V | | Output Short Circuit Current ( $V_{out} = 0 \text{ V}$ )<br>1.5 V-2.0 V ( $V_{in} = 4.0 \text{ V}$ )<br>2.1 V-3.0 V ( $V_{in} = 5.0 \text{ V}$ )<br>3.1 V-4.0 V ( $V_{in} = 6.0 \text{ V}$ )<br>4.1 V-5.0 V ( $V_{in} = 8.0 \text{ V}$ ) | I <sub>out(max)</sub> | 160<br>160<br>160<br>160 | 350<br>350<br>350<br>350 | 600<br>600<br>600<br>600 | mA | <sup>3.</sup> Maximum package power dissipation limits must be observed. $$PD = \frac{TJ(max) - TA}{R_{\theta}JA}$$ $PD = \frac{TJ(max) - TA}{R_{\theta}JA}$ 4. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. #### **DEFINITIONS** #### **Load Regulation** The change in output voltage for a change in output current at a constant temperature. #### **Dropout Voltage** The input/output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. Measured when the output drops 3% below its nominal. The junction temperature, load current, and minimum input supply requirements affect the dropout level. #### **Maximum Power Dissipation** The maximum total dissipation for which the regulator will operate within its specifications. #### **Quiescent Current** The quiescent current is the current which flows through the ground when the LDO operates without a load on its output: internal IC operation, bias, etc. When the LDO becomes loaded, this term is called the Ground current. It is actually the difference between the input current (measured through the LDO input pin) and the output current. ### **Line Regulation** The change in output voltage for a change in input voltage. The measurement is made under conditions of low dissipation or by using pulse technique such that the average chip temperature is not significantly affected. #### **Line Transient Response** Typical over and undershoot response when input voltage is excited with a given slope. #### **Thermal Protection** Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 160°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating. #### **Maximum Package Power Dissipation** The maximum power package dissipation is the power dissipation level at which the junction temperature reaches its maximum operating value, i.e. 125°C. Depending on the ambient power dissipation and thus the maximum available output current. 3.45 $V_{out} = 3.3 V$ 3.4 GROUND CURRENT (µA) 3.35 3.3 3.25 3.2 3.15 25 50 75 100 125 0 150 I<sub>out</sub>, OUTPUT CURRENT (mA) Figure 2. Ground Pin Current versus Output Current Figure 3. Ground Pin Current versus Output Current Figure 4. Ground Pin Current versus Input Voltage Figure 5. Ground Pin Current versus Input Voltage **Figure 6. Line Transient Response** Figure 7. Line Transient Response Figure 8. Line Transient Response Figure 9. Line Transient Response Figure 10. Line Transient Response Figure 11. Line Transient Response Figure 12. Load Transient Response ON Figure 13. Load Transient Response OFF Figure 14. Load Transient Response OFF Figure 15. Load Transient Response ON Figure 16. Turn-On Response Figure 17. Turn-On Response Figure 18. Output Voltage versus Input Voltage Figure 19. Output Voltage versus Input Voltage 3.5 #### APPLICATIONS INFORMATION A typical application circuit for the NCP551 series is shown in Figure 20. ### Input Decoupling (C1) A $0.1~\mu F$ capacitor either ceramic or tantalum is recommended and should be connected close to the NCP551 package. Higher values and lower ESR will improve the overall line transient response. #### **Output Decoupling (C2)** The NCP551 is a stable Regulator and does not require any specific Equivalent Series Resistance (ESR) or a minimum output current. Capacitors exhibiting ESRs ranging from a few m $\Omega$ up to 3.0 $\Omega$ can thus safely be used. The minimum decoupling value is 0.1 $\mu$ F and can be augmented to fulfill stringent load transient requirements. The regulator accepts ceramic chip capacitors as well as tantalum devices. Larger values improve noise rejection and load regulation transient response. #### **Enable Operation** The enable pin will turn on or off the regulator. These limits of threshold are covered in the electrical specification section of this data sheet. If the enable is not used then the pin should be connected to $V_{\rm in}$ . #### Hints Please be sure the Vin and Gnd lines are sufficiently wide. When the impedance of these lines is high, there is a chance to pick up noise or cause the regulator to malfunction. Set external components, especially the output capacitor, as close as possible to the circuit, and make leads as short as possible. #### **Thermal** or As power across the NCP551 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and also the ambient temperature effect the rate of temperature rise for the part. This is stating that when the NCP551 has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power dissipation applications. The maximum dissipation the package can handle is given by: $$PD = \frac{TJ(max) - TA}{R_{\theta}JA}$$ If junction temperature is not allowed above the maximum 125°C, then the NCP551 can dissipate up to 400 mW @ 25°C. The power dissipated by the NCP551 can be calculated from the following equation: $$P_{tot} = [V_{in} * I_{gnd} (I_{out})] + [V_{in} - V_{out}] * I_{out}$$ $$V_{\text{InMAX}} = \frac{P_{\text{tot}} + V_{\text{out}} * I_{\text{out}}}{I_{\text{gnd}} + I_{\text{out}}}$$ If a 150 mA output current is needed then the ground current from the data sheet is 4.0 $\mu$ A. For an NCP551SN30T1 (3.0 V), the maximum input voltage will then be 5.6 V. Figure 20. Typical Application Circuit Figure 21. Current Boost Regulator The NCP551 series can be current boosted with a PNP transistor. Resistor R in conjunction with $V_{BE}$ of the PNP determines when the pass transistor begins conducting; this circuit is not short circuit proof. Input/Output differential voltage minimum is increased by $V_{BE}$ of the pass resistor. Figure 22. Current Boost Regulator with Short Circuit Limit Short circuit current limit is essentially set by the $V_{BE}$ of Q2 and R1. $I_{SC}$ = (( $V_{BEQ2}$ – ib \* R2) / R1) + $I_{O(max)}$ Regulator Figure 23. Delayed Turn-on If a delayed turn—on is needed during power up of several voltages then the above schematic can be used. Resistor R, and capacitor C, will delay the turn—on of the bottom regulator. Figure 24. Input Voltages Greater than 12 V A regulated output can be achieved with input voltages that exceed the 12 V maximum rating of the NCP551 series with the addition of a simple pre—regulator circuit. Care must be taken to prevent Q1 from overheating when the regulated output ( $V_{out}$ ) is shorted to $G_{nd}$ . ### MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process. TSOP-5 (Footprint Compatible with SOT23-5) ### **ORDERING INFORMATION** | Device | Nominal<br>Output Voltage | Marking | Package | Shipping | |--------------|---------------------------|---------|---------|---------------------------| | NCP551SN15T1 | 1.5 | LAO | | 3000 Units/7" Tape & Reel | | NCP551SN18T1 | 1.8 | LAP | | | | NCP551SN25T1 | 2.5 | LAQ | | | | NCP551SN27T1 | 2.7 | LAR | T00D 5 | | | NCP551SN28T1 | 2.8 | LAS | TSOP-5 | | | NCP551SN30T1 | 3.0 | LAT | | | | NCP551SN33T1 | 3.3 | LAU | | | | NCP551SN50T1 | 5.0 | LAV | | | Additional voltages in 100 mV steps are available upon request by contacting your ON Semiconductor representative. # **PACKAGE DIMENSIONS** TSOP-5 (SOT23-5, SC59-5) **SN SUFFIX** PLASTIC PACKAGE CASE 483-01 ISSUE B - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL | | MILLIN | IETERS | INCHES | | |-----|--------|--------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 2.90 | 3.10 | 0.1142 | 0.1220 | | В | 1.30 | 1.70 | 0.0512 | 0.0669 | | С | 0.90 | 1.10 | 0.0354 | 0.0433 | | D | 0.25 | 0.50 | 0.0098 | 0.0197 | | G | 0.85 | 1.05 | 0.0335 | 0.0413 | | Н | 0.013 | 0.100 | 0.0005 | 0.0040 | | J | 0.10 | 0.26 | 0.0040 | 0.0102 | | K | 0.20 | 0.60 | 0.0079 | 0.0236 | | L | 1.25 | 1.55 | 0.0493 | 0.0610 | | M | 0 ° | 10° | 0° | 10° | | S | 2.50 | 3.00 | 0.0985 | 0.1181 | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone:** 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax:** 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.