# 8x931AA/8x931HA Universal Serial Bus Peripheral Controller ### **Advanced Information Datasheet** ### **Product Features** - 8*x*931AA Hubless USB Peripheral Controller - On-chip USB Transceivers - On-chip Phase-locked loop - FIFO Data Buffers - —Two Pairs of 8-byte Transmit and Receive FIFOs - —One Pair of 16-byte Transmit and Receive FIFOs - —Supports Isochronous and Non-isochronous Data - Automatic FIFO Management - Three USB Interrupt Vectors - -Endpoint Transmit/Receive Done - -Start of Frame - -Global Suspend/Resume/USB Reset - Regulated 3V Output for Root Port Pullup Resistor - On-chip ROM Options - —0 or 8 Kbytes - 256 bytes On-chip Data RAM - Four Input/Output Ports - MCS<sup>®</sup> 51 UART - Three 16-bit Timer/Counters - Keyboard Control Interface - Four Dedicated LED Driver Outputs - 6- or 12-MHz Crystal Operation - —Low Clock Mode (3MHz) - 8x931HA Includes all 8x931AA Features - 8x931HA USB Hub has One Internal Downstream, and Four External Downstream Ports - —Universal Serial Bus Specification 1.0 Compliant - —Serves as both USB Hub and USB Embedded Function (Internal Port) - USB Hub - -Connectivity Management - Downstream Device Connect/ Disconnect Detection - —Power Management, Including Suspend and Resume - —Bus Fault Detection and Recovery - Full and Low Speed Downstream Device Support - Hub Endpoint Done Interrupt - Output Pin for Port Power Switching - Input Pin for Overcurrent Detection - Hub FIFO Data Buffers - —One Pair of 8-byte Transmit and Receive FIFOs - -One 1-byte Transmit Register - Embedded Function FIFO Data Buffers - —Same as the 8x931AA - 12-MHz Crystal Operation - —Low Clock Mode (3MHz) The 8x931AA and 8x931HA USB peripheral controllers are based on the MCS<sup>®</sup>51 microcontroller. They consist of standard 8XC51Fx peripherals plus a USB module. The 8x931HA USB module provides both USB hub and USB embedded function capabilities. The 8x931HA supports USB hub functionality, embedded function, suspend/resume modes, isochronous/non-isochronous transfers, and is USB rev 1.0 specification compliant. The USB **Notice:** This document contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design. Order Number: 273108-003 March 1998 module contains one internal and 4 external downstream ports and integrates the USB transceivers, serial bus interface engine (SIE), hub interface unit (HIU), function interface unit (FIU), and transmit/receive FIFOs. The 8x931AA is a hubless USB peripheral controller which contains the same feature set as the 8x931HA hub controller except for the hub module. The 8x931AA/8x931HA Universal Serial Bus Peripheral Controller uses the standard instruction set of the MCS<sup>®</sup>51 architecture. Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The 8x931AA/8x931HA Universal Serial Bus Peripheral Controller may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 1998 \*Third-party brands and names are the property of their respective owners. | 1.0 | Abo | ut This Document | 5 | |-----|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | | 1.1<br>1.2<br>1.3 | Additional Information Sources Electronic Information | 5 | | 2.0 | Nom | nenclature Overview | 8 | | 3.0 | Pinc | out | c | | | 3.1<br>3.2 | 8x931HA 68-pin PLCC Package<br>8x931AA 68-pin PLCC Package | 9 | | 4.0 | Sign | nals | 13 | | 5.0 | _ | trical Characteristics | | | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7 | Operating Frequencies DC Characteristics Explanation of Timing Symbols System Bus AC Characteristics 5.4.1 System Bus Timing Diagrams AC Characteristics — Synchronous Mode 0 External Clock Drive Testing Waveforms | 18202122 | | 6.0 | The | rmal Characteristics | 24 | | 7.0 | Desi | ign Considerations | 24 | | | 7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6<br>7.7 | Low Clock Mode Frequency | 25<br>25<br>25<br>25 | | 8.0 | 8x93 | 31 Errata | 26 | | 9.0 | Data | sheet Revision History | 26 | | Fi | a | | r | Δ | C | |----|---|---|---|---|---| | | y | ч | • | C | 3 | **Tables** 19 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | 8x931 Functional Block Diagram 8x931HA USB Module Block Diagram Product Nomenclature 8x931HA 68-pin PLCC Package 8x931AA 68-pin PLCC Package 8x931 External Program Memory Read 8x931 External Data Memory Read 8x931 External Data Memory Write Serial Port Waveform — Synchronous Mode 0 External Clock Drive Waveforms AC Testing Input, Output Waveforms Float Waveforms | 7892122222223 | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 1 | Related Documentation | 5 | | 2 | Electronic Information | 6 | | 3 | Description of Product Nomenclature | 8 | | 4 | 8x931HA Proliferation Options | 8 | | 5 | 8x931AA Proliferation Options | 9 | | 6 | 68-pin PLCC Pin Assignment | | | 7 | 68-pin PLCC Signal Assignments Arranged by Functional Category | | | 8 | Signal Descriptions | | | 9 | Absolute Maximum Ratings† | | | 10 | Operating Conditions† | | | 11 | 8x931AA/8x931HA Supply Voltages | | | 12<br>13 | 8x931HA Operating Frequency | | | 14 | 8x931AA Operating Frequency | | | 15 | DC Characteristics at Operating Conditions | | | 16 | External Bus Characteristics | | | 17 | Serial Port Timing — Synchronous Mode 0 | | | 18 | External Clock Drive | | | . – | | | ### 1.0 About This Document This data sheet contains advance information about Intel's 8x931AA and 8x931HA Universal Serial Bus peripheral controllers, based on the MCS®51 architecture, which includes a functional overview, mechanical data, targeted electrical specifications (simulated), and bus functional waveforms. A detailed functional description, other than parametric performance, is published in the 8x931AA, 8x931HA Universal Serial Bus Peripheral Controller User's Manual (273102-001). ### 1.1 Additional Information Sources Intel documentation is available from your local Intel Sales Representative or Intel Literature Sales. Intel Corporation Literature Sales PO Box 5937 Denver, CO 80217-9808 or call 1-800-548-4725 ### 1.2 Electronic Information We offer a variety of technical and product information through the World Wide Web (see Table for URL) and through FaxBack service which is an on-demand publishing system that sends documents to your fax machine. You can get product announcements, change notifications, product literature, device characteristics, design recommendations, and quality and reliability information 24 hours a day, 7 days a week. Just dial the telephone number and respond to the system prompts. #### **Table 1. Related Documentation** | Document Title | Order/Contact | |------------------------------------------------------------------------------|-------------------------| | 8x931AA, 8x931HA Universal Serial Bus Peripheral<br>Controller User's Manual | Intel Order #273102-001 | | Universal Serial Bus Specification, Rev. 1.0 | Intel Order #272904 | **Table 2. Electronic Information** | Document Title | Order/Contact | | |----------------------------------------|----------------------------------|--| | Intel's World-Wide Web (WWW) Location: | http://www.intel.com/design/usb/ | | | Customer Support (US and Canada): | 800-628-8686 | | | FaxBack Service: | | | | US and Canada | 800-628-2283 | | | Europe | +44(0)793-496646 | | | worldwide | 916-356-3105 | | | Application Bulletin Board Service: | | | | up to 14.4-Kbaud line, worldwide | 916-356-3600 | | | dedicated 2400-baud line, worldwide | 916-356-7209 | | | Europe | +44(0)793-496340 | | ### 1.3 Product Summary Figure 1. 8x931 Functional Block Diagram Figure 2. 8x931HA USB Module Block Diagram ### 2.0 Nomenclature Overview Figure 3. Product Nomenclature **Table 3. Description of Product Nomenclature** | Parameter | Options | Description | |---------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Temperature and Burn-in | no mark | Commercial operating temperature range (0°C to 70°C) with Intel standard burn-in | | Packaging Options | N | Plastic Leaded Chip Carrier (PLCC) | | Program Memory Options | 0 | Without ROM | | Flogram Memory Options | 3 | With ROM | | Process and Voltage Information | no mark | CHMOS | | Product Family | 931Hx | Advanced 8-bit microcontroller architecture with on-chip Universal Serial Bus Hub and Function capability. Indicates ROM size, RAM size, and quantity of external downstream ports (see Table). | | Flouder anily | 931Ax | Advanced 8-bit microcontroller architecture with on-chip Universal Serial Bus Function capability. Indicates ROM size, RAM size, and quantity of external downstream ports (see Table). | | Stepping Information | see spec<br>update | Identification for product stepping revisions. | Table 4. 8x931HA Proliferation Options | Part Name | ROM Size | RAM Size | Package | |-----------|----------|-----------|-------------| | N80931HA | 0 | 256 bytes | 68-pin PLCC | | N83931HA | 8 Kbytes | 256 bytes | 68-pin PLCC | Table 5. 8x931AA Proliferation Options | Part Name | ROM Size | RAM Size | Package | |-----------|----------|-----------|-------------| | N80931AA | 0 | 256 bytes | 68-pin PLCC | | N83931AA | 8 Kbytes | 256 bytes | 68-pin PLCC | ### 3.0 Pinout ### 3.1 8x931HA 68-pin PLCC Package Figure 4 illustrates a diagram of the 8x931HA PLCC package. Table 6 and Table contain indexes of the pin arrangement. Table 8 contains the signal descriptions for all pins. Figure 4. 8x931HA 68-pin PLCC Package ### 3.2 8x931AA 68-pin PLCC Package Figure 5 illustrates a diagram of the 8x931AA PLCC package. Table 6 and Table 7 contain indexes of the pin arrangement. Table 8 contains the signal descriptions for all pins. Figure 5. 8x931AA 68-pin PLCC Package Table 6. 68-pin PLCC Pin Assignment | | + | | † | | 1 | |-----|-----------------|-----|-------------------------------|-----|-------------------------------| | Pin | Name | Pin | Name | Pin | Name | | 1 | V <sub>SS</sub> | 24 | P3.4/T0/KSO16 | 47 | V <sub>SS</sub> | | 2 | A15/P2.7/KSO15 | 25 | P3.5/T1/KSO17 | 48 | Reserved†/ D <sub>M3</sub> †† | | 3 | A14/P2.6/KSO14 | 26 | P3.6/WR#/KSO18 | 49 | Reserved†/ D <sub>P3</sub> †† | | 4 | A13/P2.5/KSO13 | 27 | P3.7/RD#/KSO19 | 50 | V <sub>SS</sub> | | 5 | A12/P2.4/KSO12 | 28 | P1.0/T2/KSO0 | 51 | V <sub>cc</sub> | | 6 | A11/P2.3/KSO11 | 29 | P1.1/T2EX/KSO1 | 52 | V <sub>SS</sub> | | 7 | A10/P2.2/KSO10 | 30 | P1.2/KSO2 | 53 | ECAP | | 8 | A9/P2.1/KSO9 | 31 | P1.3/KSO3 | 54 | D <sub>MO</sub> | | 9 | A8/P2.0/KSO8 | 32 | P1.4/KSO4 | 55 | D <sub>P0</sub> | | 10 | AD7/P0.7/KSI7 | 33 | P1.5/KSO5 | 56 | V <sub>cc</sub> | | 11 | AD6/P0.6/KSI6 | 34 | P1.6/KSO6/RXD | 57 | Reserved†/ D <sub>M5</sub> †† | | 12 | AD5/P0.5/KSI5 | 35 | P1.7/KSO7/TXD | 58 | Reserved†/ D <sub>P5</sub> †† | | 13 | AD4/P0.4/KSI4 | 36 | LED3 | 59 | Reserved†/ D <sub>M4</sub> †† | | 14 | AD3/P0.3/KSI3 | 37 | LED2 | 60 | Reserved†/ D <sub>P4</sub> †† | | 15 | AD2/P0.2/KSI2 | 38 | XTAL1 | 61 | Reserved (NC) | | 16 | AD1/P0.1/KSI1 | 39 | XTAL2 | 62 | Reserved (NC) | | 17 | AD0/P0.0/KSI0 | 40 | AV <sub>CC</sub> | 63 | V <sub>SS</sub> | | 18 | V <sub>SS</sub> | 41 | RST | 64 | FSSEL†/ UPWEN# | | 19 | V <sub>cc</sub> | 42 | PLLSEL | 65 | PSEN# | | 20 | P3.0/ OVRI#†† | 43 | LED1 | 66 | ALE | | 21 | P3.1/SOF# | 44 | LED0 | 67 | EA# | | 22 | P3.2/INT0# | 45 | Reserved†/ D <sub>M2</sub> †† | 68 | V <sub>cc</sub> | | 23 | P3.3/INT1# | 46 | Reserved†/ D <sub>P2</sub> †† | | - 1 | <sup>†</sup> Specific to the 8x931AA <sup>††</sup> Specific to the 8x931HA Table 7. 68-pin PLCC Signal Assignments Arranged by Functional Category | Address & Dat | ta | | | | |-------------------------------------------------|----------------|--|--|--| | Name | Pin | | | | | A15/P2.7/KSO15 | 2 | | | | | A14/P2.6/KSO14 | 3 | | | | | A13/P2.5/KSO13 | 4 | | | | | A12/P2.4/KSO12 | 5 | | | | | A11/P2.3/KSO11 | 6 | | | | | A10/P2.2/KSO10 | 7 | | | | | A9/P2.1/KSO9 | 8 | | | | | Address & Data | | | | | | Name | Pin | | | | | A8/P2.0/KSO8 | 9 | | | | | AD7/P0.7/KSI7 | 10 | | | | | 100/000 | | | | | | AD6/P0.6/KSI6 | 11 | | | | | AD5/P0.6/KSI6<br>AD5/P0.5/KSI5 | 11 | | | | | | 1 | | | | | AD5/P0.5/KSI5 | 12 | | | | | AD5/P0.5/KSI5<br>AD4/P0.4/KSI4 | 12 | | | | | AD5/P0.5/KSI5<br>AD4/P0.4/KSI4<br>AD3/P0.3/KSI3 | 12<br>13<br>14 | | | | | Input/Output | | | | | |----------------|-----|--|--|--| | Name | Pin | | | | | P1.0/T2/KSO0 | 28 | | | | | P1.1/T2EX/KSO1 | 29 | | | | | P1.2/KSO2 | 30 | | | | | P1.3/KSO3 | 31 | | | | | P1.4/KSO4 | 32 | | | | | P1.5/KSO5 | 33 | | | | | P1.6/KSO6 | 34 | | | | | Input/Output | | | | | | Name | Pin | | | | | P1.7/KSO7 | 35 | | | | | P3.0/ OVRI#†† | 20 | | | | | P3.1/SOF# | 21 | | | | | P3.2/INT0# | 22 | | | | | P3.3/INT1# | 23 | | | | | P3.4/T0/KSO16 | 24 | | | | | P3.5/T1/KSO17 | 25 | | | | | P3.6/WR#/KSO18 | 26 | | | | | | | | | | | USB | | | | | |-------------------------------|-----|--|--|--| | Name | Pin | | | | | PLLSEL | 42 | | | | | D <sub>MO</sub> | 54 | | | | | D <sub>P0</sub> | 55 | | | | | Reserved†/ D <sub>M5</sub> †† | 57 | | | | | Reserved†/ D <sub>P5</sub> †† | 58 | | | | | Reserved†/ D <sub>M2</sub> †† | 45 | | | | | Reserved†/ D <sub>P2</sub> †† | 46 | | | | | USB | | | | | | Name | Pin | | | | | Reserved†/ D <sub>M3</sub> †† | 48 | | | | | Reserved†/ D <sub>P3</sub> †† | 49 | | | | | ECAP | 53 | | | | | Reserved†/ D <sub>M4</sub> †† | 59 | | | | | Reserved†/ D <sub>P4</sub> †† | 60 | | | | | FSSEL†/UPWEN#†† | 64 | | | | | OVRI#†† | 20 | | | | | Processor Control | | | | | | |-------------------|-----|--|--|--|--| | Name | Pin | | | | | | P3.2/INT0# | 22 | | | | | | P3.3/INT1# | 23 | | | | | | RST | 41 | | | | | | XTAL1 | 38 | | | | | | XTAL2 | 39 | | | | | | Power & Ground | | | | | |------------------|--------------------------|--|--|--| | Name | Pin | | | | | V <sub>cc</sub> | 19,51,5<br>6,68 | | | | | AV <sub>CC</sub> | 40 | | | | | V <sub>ss</sub> | 1,18,<br>47,50,<br>52,63 | | | | | Bus Control & Status | | | | | | |----------------------|-----|--|--|--|--| | Name | Pin | | | | | | P3.6/WR#/KSO18 | 26 | | | | | | P3.7/RD#/KSO19 | 27 | | | | | | PSEN# | 65 | | | | | | ALE | 66 | | | | | | EA# | 67 | | | | | <sup>†</sup> Specific to the 8x931AA †† Specific to the 8x931HA ## 4.0 Signals Table 8. Signal Descriptions (Sheet 1 of 3) | Signal<br>Name | Туре | Description | Alternate<br>Function | |--------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | A15:8 | 0 | Address Lines. Upper byte of external memory address. | P2.7:0/KS08:15 | | AD7:0 | I/O | Address/Data Lines. Lower byte of external memory address multiplexed with data | P0.7:0/KSI0:7 | | ALE | 0 | Address Latch Enable. ALE signals the start of an external bus cycle and indicates that valid address information is available on lines A15:8 and AD7:0. An external latch can use ALE to demultiplex the address from the address/data bus. | _ | | AV <sub>CC</sub> | PWR | <b>Analog V</b> $_{\rm CC}$ . A separate V $_{\rm CC}$ input for the phase-locked loop circuitry. | _ | | D <sub>M0</sub> , D <sub>P0</sub> | I/O | <b>USB Port 0.</b> Root port. Upstream port to the host PC. $D_{P0}$ and $D_{M0}$ are the differential data plus and data minus signals of USB port 0. These lines do not have internal pullup resistors. Provide an external 1.5 KΩ pullup resistor at $D_{P0}$ so the device indicates to the host that it is a full-speed device; or provide an external 1.5 KΩ pullup resistor at $D_{M0}$ so the device indicates to the host that it is a low-speed device. <b>NOTE:</b> $D_{P0}$ low AND $D_{M0}$ low signals an SE0 (USB reset), causing the 8x931 to stay in reset. | _ | | D <sub>M2</sub> , D <sub>P2</sub><br>D <sub>M3</sub> , D <sub>P3</sub><br>D <sub>M4</sub> , D <sub>P4</sub><br>D <sub>M5</sub> , D <sub>P5</sub> | I/O | USB External Downstream Ports 2, 3, 4,5. These pins are the differential data plus and data minus lines for the four USB external downstream ports. These lines do not have internal pulldown resistors. Provide an external 15 K $\Omega$ pulldown resistor at each of these pins. See Design Considerations on page 24. | _ | | EA# | I | <b>External Access.</b> Directs program memory accesses to onchip or off-chip code memory. For EA# strapped to ground, all program memory accesses are off-chip. For EA# strapped to $V_{CC}$ , program accesses on-chip ROM if the address is within the range of the on-chip ROM; otherwise the access is off-chip. The value of EA# is latched at reset. For devices without on-chip ROM, EA# must be strapped to ground. | _ | | ECAP | I | <b>External Capacitor</b> . Connect a 1 $\mu$ F or larger capacitor between this pin and V <sub>SS</sub> to ensure proper operation of the differential line drivers. May be used to supply 3.0v to 3.1v for 1.5K pullup resistor connected to USB Port 0. See "Design Considerations" on page 24. | _ | | FSSEL | | Full Speed Select. Applies to the 8x931AA only. If this pin is high, full speed USB data rate is selected (12Mbps). If pin is low, low speed USB data rate is selected (1.5 Mbps). Refer to Table 11. | _ | | INT1:0# | I | External Interrupts 0 and 1. These inputs set the IE1:0 interrupt flags in the TCON register. Bits IT1:0 in TCON select the triggering method: edge-triggered (high-to-low) or level triggered (active low). INT1:0 also serves as external run control for timer1:0 when selected by GATE1:0# in TCON. | P3.3:2 | | KSI7:0 | I | <b>Keyboard Scan Input.</b> Schmitt-trigger inputs with firmware-enabled internal pullup resistors used for the input side of the keyboard scan matrix. | AD7:0/P0.7:0 | Table 8. Signal Descriptions (Sheet 2 of 3) | Signal<br>Name | Туре | Description | Alternate<br>Function | |--------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | KSO19<br>KSO18<br>KSO17:16<br>KSO15:8<br>KSO7:0 | 0 | <b>Keyboard Scan Output.</b> Quasi-bidirectional ports with weak internal pullup resistors used for the output side of the keyboard scan matrix. | P3.7/RD#<br>P3.6/WR#<br>P3.5:4/T1:0<br>A15:8/P2.7:0<br>P1.7:0 | | LED3:0 | 0 | <b>LED Drivers.</b> Designed to drive LEDs connected directly to $V_{\text{CC}}$ . The current each driver is capable of sinking is given as $V_{\text{OL2}}$ in the datasheet. | _ | | OVRI# | I | Overcurrent Sense. Sense input to indicate an overcurrent condition on an external down-stream port. Active low with an internal pullup. | P3.0 | | P0.7:0 | I/O | Port 0. Eight-bit, open-drain, bidirectional I/O port. Port 0 pins have Schmitt trigger inputs. | AD7:0/KSI7:0 | | P1.7:0 | I/O | Port 1. Eight-bit quasi-bidirectional I/O port with internal pullups. | KSO7:0 | | P2.7:0 | I/O | Port 2. Eight-bit quasi-bidirectional I/O port with internal pullups. | A15:8/KSO15:8 | | P3.0<br>P3.1<br>P3.2<br>P3.3<br>P3.4<br>P3.5<br>P3.6<br>P3.7 | I/O | Port 3. Eight-bit quasi-bidirectional I/O port with internal pullups. | OVRI#<br>SOF#<br>INT0#<br>INT1#<br>T0/KSO16<br>T1/KSO17<br>WR#/KSO18<br>RD#/KSO19 | | PLLSEL | I | Phase-locked Loop Select. For normal operation using the 8x931HA, connect PLLSEL to logic high. PLLSEL = 0 is used for factory test only. (See Table 10). For 8x931AA operation, see Table 11. | _ | | PSEN# | 0 | <b>Program Store Enable</b> . Read signal output. Asserted for read accesses to external program memory. | _ | | RD# | 0 | <b>Read.</b> Read signal output. Asserted for read accesses to external data memory. | P3.7/KSO19 | | RXD | I/O | Receive Serial Data. RXD sends and receives data in serial I/O mode 0 and receives data in serial I/O modes 1, 2, and 3. | P1.6 | | RST | I | <b>Reset</b> . Reset input to the chip. Holding this pin high for two machine cycles while the oscillator is running resets the device. The port pins are driven to their reset conditions when a voltage greater than $V_{\text{IH}1}$ is applied, whether or not the oscillator is running. This pin has an internal pulldown resistor which allows the device to be reset by connecting a capacitor between this pin and $V_{\text{CC}}$ . Asserting RST when the chip is in idle mode or powerdown mode returns the chip to normal operation. | | | SOF# | 0 | Start of Frame. Start of frame pulse. Active low. Asserted for 8 states when frame timer is locked to USB frame timing and SOF token or artificial SOF is detected. | P3.1 | | T1:0 | ı | Timer 1:0 External Clock Input. When timer 1:0 operates as a counter, a falling edge on the T1:0 pin increments the count. | P3.5:4/KSO17:16 | | T2 | I/O | <b>Timer 2 Clock Input/Output</b> . For the timer 2 capture mode, this signal is the external clock input. For the clock-out mode, it is the timer 2 clock output. | P1.0 | ### Table 8. Signal Descriptions (Sheet 3 of 3) | Signal<br>Name | Туре | Description | Alternate<br>Function | |-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | T2EX | ı | <b>Timer 2 External Input</b> . In timer 2 capture mode, a falling edge initiates a capture of the timer 2 registers. In auto-reload mode, a falling edge causes the timer 2 registers to be reloaded. In the up-down counter mode, this signal determines the count direction: 1 = up, 0 = down. | P1.1 | | TXD | 0 | <b>Transmit Serial Data</b> . TXD outputs the shift clock in serial I/O mode 0 and transmits serial data in serial I/O modes 1, 2, and 3. | P1.7 | | UPWEN# | 0 | <b>USB Power Enable</b> . A low signal on this pin applies power to the external downstream ports. | _ | | V <sub>cc</sub> | PWR | Supply Voltage. Connect this pin to the +5v supply voltage. Use a 0.1µf decoupling capacitor for each Vcc pin. | _ | | V <sub>SS</sub> | GND | Circuit Ground. Connect this pin to ground. | _ | | WR# | 0 | Write. Write signal output to external memory. | P3.6/KSO19 | | XTAL1 | ı | Oscillator Amplifier Input. When implementing the on-chip oscillator, connect the external crystal or ceramic resonator across XTAL1 and XTAL2. If an external clock source is used, connect it to this pin. | _ | | XTAL2 | 0 | Oscillator Amplifier Output. When implementing the on-chip oscillator, connect the external crystal or ceramic resonator across XTAL1 and XTAL2. If an external oscillator is used, leave XTAL2 unconnected. | _ | ### 5.0 Electrical Characteristics **Note:** This document contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design. Table 9. Absolute Maximum Ratings† | Parameter | Maximum Rating | | | |----------------------------------------|------------------|--|--| | Ambient Temperature Under Bias | -40°C to +85°C | | | | Storage Temperature | -65°C to +150°C | | | | Voltage on Any Pins to V <sub>SS</sub> | -0.5 V to +6.5 V | | | | I <sub>OL</sub> per I/O Pin | 15 mA | | | | Power Dissipation <sup>a</sup> | 1.5 W | | | a. Maximum power dissipation is based on package heat-transfer limitations, not device power consumption. † Warning: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. **Table 10. Operating Conditions**† | Symbol | Parameter | Min | Max | | |------------------|-------------------------------------|----------------|--------|--| | T <sub>A</sub> | Ambient Temperature Under Bias | -0°C | +70°C | | | V <sub>cc</sub> | Digital Supply Voltage | 4.40 V | 5.25 V | | | V <sub>SS</sub> | Digital Supply Voltage | 0V | | | | AV <sub>CC</sub> | Analog Supply Voltage 4.40 V 5.25 V | | | | | Fosc | XTAL1 Frequency | 12 MHz ± 0.25% | | | Table 11. 8x931AA/8x931HA Supply Voltages | Parameter | Condition | Symbol | Min | Max | |----------------|-----------|------------------|--------|-------| | Supply Voltage | | 8x931HA Vcc/Vbus | 4.40V | 5.25V | | Supply Voltage | | 8x931AA Vcc/Vbus | 4.15V† | 5.25V | <sup>†</sup>For bus-powered device, voltage droop during hot plug may cause the supply voltage to drop to 4V worst case. The functionality of the device is supported at this voltage. ### 5.1 Operating Frequencies Table 12. 8x931HA Operating Frequency | PLLSEL | XTAL1<br>Frequency<br>(F <sub>osc</sub> ) | uency USB Rate Frequency State | | Comments | | |--------|-------------------------------------------|--------------------------------|-----------|----------|--------| | 0 (4) | _ | - | _ | - | - | | 1 | 12 MHz | 12 Mbps (Full<br>Speed) | 6 MHz (3) | 2 | PLL On | #### NOTES: - 1. The sampling rate is 4 times the USB rate. - The internal frequency, F<sub>CLK</sub> = 1/T<sub>CLK</sub>, is the clock signal distributed to the CPU and the on-chip peripherals, - Following device reset, the CPU and on-chip peripherals operate in low-clock mode (F<sub>CLK</sub> = 3 MHz) until the LC bit in the PCON register is cleared. In low clock mode, there are four T<sub>OSC</sub> periods per state. Low-clock mode does not affect the USB rate. - 4. PLLSEL = 0 is used during factory test only. Table 13. 8x931AA Operating Frequency | PLLSEL<br>Pin | FSSEL<br>Pin | LC Bit | XTAL1<br>Frequency<br>(MHz) | USB Rate<br>(FS/LS)<br>(2) | Core<br>Frequency<br>F <sub>CLK</sub><br>(Mhz) | Comment | |---------------|--------------|--------|-----------------------------|----------------------------|------------------------------------------------|---------| | 0 | 0 | 0 | 6 | LS | 3 | PLL Off | | 0 | 0 | 1 | 6 | LS | 3 | PLL Off | | 1 | 0 | 0 | 12 | LS | 6 | PLL Off | | 1 | 0 | 1 | 12 | LS | 3 | PLL Off | | 1 | 1 | 0 | 12 | FS | 6 | PLL On | | 1 | 1 | 1 | 12 | FS | 3 | PLL On | #### NOTES - 1. Reset and power up routines set the LC bit in PCON to put the 8x931AA in low-clock mode (core frequency = 3 MHz) for lower I<sub>CC</sub> prior to device enumeration. Following completion of device enumeration, firmware should clear the LC bit to exit the low-clock mode. The user may switch the core frequency back and forth at any time, as needed. - 2. USB rates: Low speed = 1.5 Mbps; Full speed = 12 Mbps. The USB sample rate is 4X the USB rate. #### 5.2 **DC Characteristics** Table 14. DC Characteristics at Operating Conditions (Sheet 1 of 2) | Symbol | Parameter | Min | Typical<br>(1) | Max | Units | Test Conditions | |------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------|----------------|---------------------------|-------|--------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage (except EA#) | -0.5 | | 0.2 V <sub>CC</sub> - 0.1 | V | | | V <sub>IL1</sub> | Input Low Voltage<br>(EA#) | 0 | | 0.2 V <sub>CC</sub> - 0.3 | V | | | V <sub>IH</sub> | Input High Voltage (except XTAL1, RST) | 0.2 V <sub>CC</sub> + 0.9 | | V <sub>cc</sub> + 0.5 | V | | | V <sub>IH1</sub> | Input High Voltage<br>(XTAL1, RST) | 0.7 V <sub>CC</sub> | | V <sub>cc</sub> + 0.5 | V | | | V <sub>OL</sub> | Output Low Voltage (port 1, 2, 3) (2) | | | 0.3<br>0.45<br>1.0 | V | $I_{OL} = 100 \mu A$<br>$I_{OL} = 1.6 \text{ mA}$<br>$I_{OL} = 3.5 \text{ mA}$ | | V <sub>OL1</sub> | Output Low Voltage<br>(port 0, ALE, PSEN#,<br>SOF#)<br>(2) | | | 0.3<br>0.45<br>1.0 | V | $I_{OL} = 200 \mu A$ $I_{OL} = 3.2 \text{ mA}$ $I_{OL} = 7.0 \text{ mA}$ | | V <sub>OL2</sub> | Output Low Voltage (LED 0, 1, 2, 3) | | | 2.0<br>3.0 | V | $I_{OL} = 6 \text{ mA}$<br>$I_{OL} = 22 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage<br>(port 1, 2, 3, ALE,<br>PSEN#, SOF#)<br>(3) | $V_{cc} - 0.3$<br>$V_{cc} - 0.7$<br>$V_{cc} - 1.5$ | | | V | $I_{OH} = -10 \mu A$ $I_{OH} = -30 \mu A$ $I_{OH} = -60 \mu A$ | | V <sub>OH1</sub> | Output High Voltage<br>(port 0 in external<br>address space)<br>(3) | V <sub>cc</sub> - 0.3<br>V <sub>cc</sub> - 0.7<br>V <sub>cc</sub> - 1.5 | | | V | $I_{OH} = -200 \mu A$ $I_{OH} = -3.2 \text{ mA}$ $I_{OH} = -7.0 \text{ mA}$ | | I <sub>IL</sub> | Logical 0 Input<br>Current<br>(port 1,2,3) | | | -50 | μA | V <sub>IN</sub> = 0.45 V | | ILI | Input Leakage Current (port 0) | | | ±10 | μA | $V_{IN} = V_{IL}$ or $V_{IH}$ | | I <sub>TL</sub> | Logical 1-to-0<br>Transition Current<br>(Port 1, 2,3) | | | -650 | μA | V <sub>IN</sub> = 2.0 V | | R <sub>RST</sub> | RST Pulldown<br>Resistor | 40 | | 100 | ΚΩ | | | C <sub>IO</sub> | Pin Capacitance | _ | 10 | | pF | $F_{OSC} = 12 \text{ MHz}$<br>$T_A = 25^{\circ}\text{C}$ | - 1. Typical values are obtained using $V_{CC}$ = 5.0V, $T_A$ = 25°C and are not guaranteed. 2. Capacitive loading on ports 0 and 2 may cause spurious noise pulses above 0.4 V on the low-level outputs of ALE and ports 1, 2 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins change from 1 to 0. In applications where capacitive loading exceeds 100 pF, the noise pulses on these signals may exceed 0.8 V. It may be desirable to qualify ALE or other signals with a Schmitt trigger or CMOS-level input logic. - 3. Capacitive loading on ports 0 and 2 causes the $V_{OH}$ on ALE and PSEN to drop below the $V_{CC}$ specification when the address lines are stabilizing. Table 14. DC Characteristics at Operating Conditions (Sheet 2 of 2) | Symbol | Parameter | Min | Typical<br>(1) | Max | Units | Test Conditions | |-------------------|----------------------------------|-----|----------------|-----|-------|--------------------------| | I <sub>PD</sub> | Powerdown Current<br>USB suspend | | 145 | 175 | μA | | | | Idle Mode I <sub>cc</sub> | | | 40 | mA - | F <sub>CLK</sub> =6 MHz | | I <sub>DL</sub> | lale Mode I <sub>CC</sub> | | | 30 | | F <sub>CLK</sub> =3 MHz | | I <sub>cc</sub> | Active I <sub>CC</sub> | | | 70 | mA | F <sub>CLK</sub> = 6 MHz | | | | | | 50 | | F <sub>CLK</sub> = 3MHz | | U <sub>ZDRV</sub> | USB Drivers Output | 10 | | 25 | ΚΩ | | #### NOTES: - 1. Typical values are obtained using $V_{CC} = 5.0V$ , $T_A = 25^{\circ}C$ and are not guaranteed. 2. Capacitive loading on ports 0 and 2 may cause spurious noise pulses above 0.4 V on the low-level outputs of ALE and ports 1, 2 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins change from 1 to 0. In applications where capacitive loading exceeds 100 pF, the noise pulses on these signals may exceed 0.8 V. It may be desirable to qualify ALE or other signals with a Schmitt trigger or CMOS-level input logic. - 3. Capacitive loading on ports 0 and 2 causes the $\rm V_{OH}$ on ALE and PSEN to drop below the $\rm V_{CC}$ specification when the address lines are stabilizing. #### 5.3 **Explanation of Timing Symbols** Table defines the timing symbols used in Tables 14 through and the associated timing diagrams. They have the form Txxyy, where the character pairs represent a signal and its condition. Timing symbols represent the time between two signal / condition points. **Table 15. AC Timing Symbol Definitions** | Symbol | Definition | | |--------|------------------------------|--| | Α | Address: A15:8, A7:0 | | | С | External Clock (XTAL1) | | | D | Data In: D7:0 | | | L | ALE: Address Latch Enable | | | Р | Program Store Enable (PSEN#) | | | Q | Data Out: D7:0 | | | R | Read: RD# | | | W | Write: WR# | | | Character | Condition | | |-----------|--------------------------|--| | Н | High | | | L | Low | | | V | Valid, Setup | | | Х | No Longer Valid, Hold | | | Z | Floating (low impedance) | | ### 5.4 System Bus AC Characteristics Test Conditions: Fosc = 12 MHz. Rise and fall times = 10 ns. Capacitive loading on ALE, PSEN#, and port P0 = 100 pF. Capacitive loading on all other outputs = 80 pF. Table 16. External Bus Characteristics (Sheet 1 of 2) | Symbol | Parameter | F <sub>OSC</sub> = 12 MHz,<br>F <sub>CLK</sub> = 6 MHz | | Variable F <sub>CLK</sub> | | Units | |---------------------------------------|---------------------------------------|--------------------------------------------------------|-----------|---------------------------|---------------------------|-------| | | | Min | Max | Min | Max | 1 | | Fosc | XTAL1 Frequency | 12 ± | 0.25% | | | MHz | | T <sub>CLK</sub> | 1/F <sub>CLK</sub> = 1/CPU Frequency | 166.67 | (Typical) | | | ns | | T <sub>LHLL</sub> | ALE Pulse Width | 127 | | T <sub>CLK</sub> - 40 | | ns | | T <sub>AVLL</sub> | Address Valid to ALE Low | 43 | | 0.5T <sub>CLK</sub> - 40 | | ns | | T <sub>LLAX</sub> | Address Hold after ALE<br>Low | 53 | | 0.5T <sub>CLK</sub> - 30 | | ns | | T <sub>PLAZ</sub> | PSEN# Low to Address<br>Float | | 10 | | 10 | ns | | T <sub>LLIV</sub> | ALE Low to Instruction In Valid | | 259 | | 2T <sub>CLK</sub> – 75 | ns | | T <sub>LLPL</sub> | ALE Low to PSEN# Low | 53 | | 0.5T <sub>CLK</sub> - 30 | | ns | | T <sub>PLPH</sub> | PSEN# Pulse Width | 205 | | 1.5T <sub>CLK</sub> - 45 | | ns | | T <sub>PLIV</sub> | PSEN# Low to Instruction<br>In Valid | | 77 | | T <sub>CLK</sub> – 90 | ns | | T <sub>PHIX</sub> | Instruction Hold after<br>PSEN# High | 0 | | 0 | | ns | | T <sub>PHIZ</sub> | Instruction Float after<br>PSEN# High | | 63 | | 0.5T <sub>CLK</sub> - 20 | ns | | T <sub>AVIV</sub> | Address Valid to<br>Instruction Valid | | 312 | | 2.5T <sub>CLK</sub> – 105 | ns | | T <sub>LLRL</sub> , T <sub>LLWL</sub> | ALE Low to RD# or WR#<br>Low | 200 | 300 | 1.5T <sub>CLK</sub> – 50 | 1.5T <sub>CLK</sub> + 50 | ns | | T <sub>RLRH</sub> , T <sub>WLWH</sub> | RD# and WR# Pulse<br>Width | 400 | | 3T <sub>CLK</sub> – 100 | | ns | | T <sub>LLDV</sub> | ALE Low to Data In Valid | | 578 | | 4T <sub>CLK</sub> - 90 | ns | | T <sub>RLDV</sub> | RD# Low to Data In Valid | | 322 | | 2.5T <sub>CLK</sub> - 95 | ns | | T <sub>RLAZ</sub> | RD# Low to Address Float | | 0 | | 0 | ns | | T <sub>RHDX</sub> | Data Hold After RD# High | 0 | | 0 | | ns | | T <sub>RHDZ</sub> | Data Float After RD# High | | 23 | | 0.5T <sub>CLK</sub> - 60 | ns | | T <sub>AVRL</sub> , T <sub>AVWL</sub> | Address Valid to RD# or WR# Low | 244 | | 2T <sub>CLK</sub> – 90 | | ns | | T <sub>AVDV</sub> | Address Valid to Data In<br>Valid | | 661 | | 4.5T <sub>CLK</sub> - 90 | ns | | T <sub>RHLH</sub> , T <sub>WHLH</sub> | RD# or WR# High to ALE<br>High | 43 | 123 | 0.5T <sub>CLK</sub> - 40 | 0.5T <sub>CLK</sub> + 40 | ns | Table 16. External Bus Characteristics (Sheet 2 of 2) | Symbol | Parameter | F <sub>OSC</sub> = 12 MHz,<br>F <sub>CLK</sub> = 6 MHz | | Variable F <sub>CLK</sub> | | Units | |-------------------|---------------------------------|--------------------------------------------------------|-----|---------------------------|-----|-------| | | | Min | Max | Min | Max | | | T <sub>QVWX</sub> | Data Valid to WR#<br>Transition | 48 | | 0.5T <sub>CLK</sub> - 35 | | ns | | T <sub>QVWH</sub> | Data Valid to WR# High | 514 | | 3.5T <sub>CLK</sub> - 70 | | ns | | T <sub>WHQX</sub> | Data Hold After WR# High | 43 | | 0.5T <sub>CLK</sub> - 40 | | ns | ### 5.4.1 System Bus Timing Diagrams Figure 6. 8x931 External Program Memory Read Figure 7. 8x931 External Data Memory Read Figure 8. 8x931 External Data Memory Write ### 5.5 AC Characteristics — Synchronous Mode 0 Figure 9. Serial Port Waveform — Synchronous Mode 0 Table 17. Serial Port Timing — Synchronous Mode 0 | Symbol | Parameter | Min | Max | Units | |-------------------|------------------------------------------|---------------------------|---------------------------|-------| | T <sub>xlxl</sub> | Serial Port Clock Cycle Time | 12 T <sub>osc</sub> | | ns | | T <sub>qvxh</sub> | Output Data Setup to Clock Rising Edge | 10 T <sub>OSC</sub> - 133 | | ns | | T <sub>xhqx</sub> | Output Data Hold after Clock Rising Edge | 2 T <sub>osc</sub> – 50 | | ns | | T <sub>xhdx</sub> | Input Data Hold after Clock Rising Edge | 0 | | ns | | T <sub>xhdv</sub> | Clock Rising Edge to Input Data Valid | | 10 T <sub>OSC</sub> – 133 | ns | ### 5.6 External Clock Drive Figure 10. External Clock Drive Waveforms **Table 18. External Clock Drive** | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------------|-----|-----|-------| | 1/T <sub>osc</sub> | Oscillator Frequency (F <sub>OSC</sub> ) | 6 | 12 | MHz | | T <sub>CHCX</sub> | High Time | 20 | | ns | | T <sub>CLCX</sub> | Low Time | 20 | | ns | | T <sub>CLCH</sub> | Rise Time | | 20 | ns | | T <sub>CHCL</sub> | Fall Time | | 20 | ns | ### 5.7 Testing Waveforms Figure 11. AC Testing Input, Output Waveforms Figure 12. Float Waveforms ### 6.0 Thermal Characteristics The microcontroller operates over the commercial temperature range from 0oC to 70oC. All thermal impedance data (see Table 17) is approximate for static air conditions at 1 watt of power dissipation. Values change depending on operating conditions and application requirements. The Intel Packaging Handbook (order number 240800) describes Intel's thermal impedance test methodology. The Components Quality and Reliability Handbook (order number 210997) provides quality and reliability information. **Table 19. Thermal Characteristics** | Package Type | $\theta$ JA $\dagger$ | θ <b>JC</b> † | |--------------|-----------------------|---------------| | 68-pin PLCC | N/A | N/A | <sup>†</sup> Data unavailable at time of publication. ### 7.0 Design Considerations ### 7.1 Low Clock Mode Frequency During low clock mode, the internal clock $F_{CLK}$ distributed to the CPU and peripherals is 3 MHz. Peripheral timing and external bus accesses (including instruction fetch and data read/write) are affected. Refer to Table 10 and Table 11 for clock rates. # 7.2 Setting RXFFRC Bit Clears Only the Oldest Packet in the FIFO If the receive FIFO is set as a dual packet mode, then it can receive two packets. Setting RXFFRC (in RXCON registers) to indicate FIFO Read Complete will **not** flush the entire FIFO; it will flush only the oldest packet. The read marker will be advanced to the location of the read pointer. ### 7.3 Series Resistor Requirement for Impedance Matching Per USB rev. 1.0 specification (page 111, section 7.1.1.1), the impedance of the differential driver must be between $29\Omega$ and $44\Omega$ . To match the cable impedance, a series resistor of $27\Omega$ to $33\Omega$ should be connected to each USB line; i.e., on $D_{P0}$ and on $D_{M0}$ . If the USB line is improperly terminated or not matched, then signal fidelity will suffer. This condition can be seen on the oscilloscopes as excessive overshoot and undershoot. This condition can potentially introduce bit errors. ### 7.4 Pullup Resistor Requirement for 8x931 devices The USB specification requires a pullup resistor to allow the host to identify which devices are low speed and which are full speed in order to communicate at the appropriate data rate. For 8x931HA hub devices (12 Mbps), use a $1.5K\Omega$ pullup resistor (to 3.0~V-3.6~V; may use the ECAP pin.) on the $D_{P0}$ line. 8x931AA devices can be either full speed or low speed; add a $1.5K\Omega$ pullup to the appropriate USB line. ### 7.5 Powerdown Mode Cannot Be Invoked Before USB Suspend If the 8x931 is put into powerdown mode before receiving a USB suspend signal from the host, then a USB resume will not properly wake up the 8x931 from powerdown mode. #### 7.6 Unused Downstream Ports If the USB downstream ports are not used, it is still required that the two data lines be pulled low externally (similar to a disconnect) so that the inputs are not floating. This will eliminate the possibility of induced system noise. All USB data lines require $15K\Omega$ external pulldown resistors. Do **not** leave unused port(s) disconnected. ### 7.7 ECAP Usage to Supply 3.0 to 3.1 Volts for 1.5K Ohm Pullup For a self-powered or bus-powered device, the voltage at ECAP pin is maintained at 3.0v-3.1v. The capability for this pin to supply the 3.0v to 3.1v voltage to the $1.5K\Omega$ USB pullup terminator is not dependent upon the $V_{CC}$ voltage level. ### 8.0 8*x*931 Errata The 8x931 may contain design defects or errors known as errata. Characterized errata that may cause the 8x931's operational behavior to deviate from published specifications are documented in a specification update. Specification updates can be obtained from your local Intel sales office or from the World Wide Web (www.intel.com). ### 9.0 Datasheet Revision History Datasheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices. This (-002) revision of the 8x931 datasheet replaces earlier product information. The following changes were made in this version: - 1. Changed product nomenclature parameter information in Figure 3 and Table on page 8. Changed the Device Speed parameter to Stepping Identifier and changed the description. - 2. Changed ECAP voltage range to 3.0 3.1 on page 25. - 3. Changed Figure 12 "Float Waveforms" on page 24 to reflect a reduction to the $I_{OL}/I_{OH}$ load value from +/- 20mA to +/- 1mA.