# Design Guide for LXT901/907 Ethernet Interface Connection to Motorola MC68EN360 Controller **Application Note** January 2001 Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The LXT901/907 Ethernet Interface may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 2001 \*Third-party brands and names are the property of their respective owners. | 1.0 | General Description | | | | | |---------|-----------------------------------------------|-----------------------------------------------------------------------------------|--------|--|--| | | 1.1<br>1.2 | FeaturesApplications | | | | | 2.0 | LXT90x / QUICC Interface | | | | | | | <ul><li>2.1</li><li>2.2</li><li>2.3</li></ul> | Setting QUICC Parameters External Components 2.2.1 Magnetics Layout Guidelines | 8<br>8 | | | | Figures | 1 2 | Typical LXT901/LXT907 Device and MC68EN360 QUICC Connection | | | | | Tables | | | | | | | | 1 | Pin Connections | 7 | | | #### 1.0 General Description This application note describes a method for connecting the LXT901 or LXT907 Ethernet Interface Adapter to the Motorola MC68EN360 Quad Integrated Communications Controller (QUICC) with Ethernet capability. The QUICC/LXT901 combination makes designing routers, bridges, print servers and other, similar products simple and fast. The LXT901 and LXT907 devices have advanced features that make design and fabrication faster and cheaper than typical competitors' products. These two devices meet all of the Motorola QUICC design requirements with minimal external circuitry needed to use the MC68EN360 features. Either of these devices gives the lowest cost, highest performance possible with the Motorola QUICC. #### 1.1 Features - Glueless interface to the MC68EN360 QUICC controller in 10 Mbps Ethernet/IEEE 802.3 LAN with either twisted- pair connection or AUI transceiver - Integrated filters make design faster, fabrication cheaper - Integrated LED drivers for operation monitoring - Supports full duplex operation - Automatic port selection makes choosing between the twisted-pair and AUI options seamless #### 1.2 Applications This application note addresses the Ethernet LAN side of the circuit only. Intel also offers a complete line of T1/E1 and XDSL transceivers for WAN connections. Figure 1. Typical LXT901/LXT907 Device and MC68EN360 QUICC Connection #### 2.0 LXT90x / QUICC Interface The LXT901 is available in either a 44-pin PLCC or a 64-pin TQFP package. The LXT907 is available in a 44-pin PLCC package. The PLCC package is pin compatible for both devices except for pin 37. This pin is \$\overline{STP}\$ (unshielded/shielded twisted-pair select) on the LXT901 and DSQE (Disable SQE) on the LXT907 device. The following pins on the LXT901 or LXT907 device connect to the MC68EN360 SCC1 signals as shown in Table 1. **Table 1. Pin Connections** | LXT | 901/LXT90 | Motorola QUICC | | | |-------------|-------------|----------------|-----------------------------------------------|--| | PLCC<br>Pin | TQFP<br>Pin | Signal | MC68EN360<br>SCC1 Signal | | | 28 | 47 | RCLK | CLK1-4 <sup>1</sup> | | | 11 | 23 | TCLK | CLK1-4 <sup>1</sup> | | | 12 | 24 | TXD | TXD | | | 26 | 45 | RXD | RXD | | | 13 | 25 | TEN | RTS <sup>2</sup> | | | 27 | 46 | CD | CD <sup>2</sup> | | | 16 | 28 | COL | CTS <sup>2</sup> | | | 22 | 38 | LBK | Consortations hits to | | | 40 | 3 | PAUI | | | | 17 | 29 | AUTOSEL | Connect these bits to the Parallel I/O bus on | | | 4 | 13 | NTH | the QUICC <sup>3</sup> and program as needed. | | | 37 (901) | 59 | STP | program as needed. | | | 37 (907) | n/a | DSQE | | | The design must provide separate clocks for TCLK and RCLK. Any of the clocks on the QUICC will do. ## 2.1 Setting QUICC Parameters Refer to the Motorola MC68360 Quad Integrated Communications Controller User's Manual for the QUICC function settings. The following considerations should be reviewed for an optimized design: - Bypass both the Digital Phase-Locked Loop (DPLL) and Manchester Encoding/Decoding function for Ethernet operation. - The TCI (Time Clock Invert) bit must be High to allow the QUICC to clock the data out to the LXT901 or LXT907 device on the rising edge of the clock pulse. This improves data setup time at the 10 Mbps speed used by Ethernet. TCI is bit 28 of the General SCC Mode Register (GSMR). <sup>2.</sup> These signals are active high in this application. <sup>3.</sup> Please check the Motorola specification for the connections needed for the desired result. - The MODE bits (0:3) must be set to 1, 1, 0, 0 respectively. The Transparent Receiver (TRX) and Transparent Transmitter bits (TTX), bits 43 and 44, must both be 0 (normal operation) or 1 (transparent operation). Do not mix TRX and TTX values. The 0 setting is recommended; in transparent mode, the QUICC does not manipulate protocols in the data stream. - The Transmit FIFO Length (TFL) bit should be 0. TFL is bit 38 in the GSMR. The Receive FIFO Width (RFW) bit, bit 37, should also be 0. - GSMR bits 19 and 20 are the Transmit Preamble Pattern (TPP) bits. For Ethernet operation, set them to 0, 1 to transmit a repeating 10 pattern as a preamble. - Figure 2 shows a typical set up for a full-duplex 10BASE-T LAN connection, using the LXT907 device. This application requires only the TP transformer, two 18 pF capacitors, two 330 $\Omega$ resistors, two 24.9 $\Omega$ 1% resistors, one 12.4 k $\Omega$ 1% resistor, and a green LED. The 20 MHz clock signal is common in all 10BASE-T applications, so no crystal is required. All QUICC parameters remain the same. - This completes the Ethernet/IEEE 802.3 LAN side of the circuit setup. There are other steps in designing a working circuit that go beyond the scope of this application note. #### 2.2 External Components The application on page 1 requires two DIP transformer packages for isolation and impedance matching on the AUI or twisted-pair transmit and receive lines. Additional components for the connection include: - 20 MHz crystal (one each, or external 20 MHz clock) - 300 $\Omega$ , 1% resistor (four each) - 50 $\Omega$ , 1% resistor (two each) - 75 $\Omega$ , 1% resistor (two each) - $78 \Omega$ , 1% resistor (three each) - 37.5 $\Omega$ , 1% resistor (two each) - 12.4 k $\Omega$ 1% resistor (one each) - 0.1 µF capacitor (three each) - 20 pF capacitor (two each, required with Xtal only) - Red LED (three each, optional) - Green LED (one each, optional) #### 2.2.1 Magnetics Refer to Application Note 73, Magnetic Manufacturers for Networking Product Applications, for a list of magnetic manufacturers and part numbers. The latest version is located on the Intel web site, developer.intel.com/design/network/. This listing constitutes a reference only, and is not a recommendation. It is the responsibility of the system designer to ensure that all components, both individually and collectively, are suitable for the intended application. ## 2.3 Layout Guidelines Fabricate the circuit as shown in the diagram on page 1. Isolate the bias circuit at RBIAS and locate the resistor as close as possible to the pin. If this resistor is not positioned properly it may act as an antenna and cause erratic performance. Keep it away from other components or signal traces, and do not run any signals under the resistor. Be sure to use a bypass capacitor at each Vcc pin. Figure 2. Typical Full-Duplex 10BASE-T Connection