June 1999 ## LMX2330L/LMX2331L/LMX2332L PLLatinum<sup>™</sup> Low Power Dual Frequency Synthesizer for **RF Personal Communications** LMX2330L 2.5 GHz/510 MHz LMX2331L 2.0 GHz/510 MHz LMX2332L 1.2 GHz/510 MHz ## **General Description** The LMX233XL family of monolithic, integrated dual frequency synthesizers, including prescalers, is to be used as a local oscillator for RF and first IF of a dual conversion transceiver. It is fabricated using National's 0.5µ ABiC V silicon BiCMOS process. The LMX233XL contains dual modulus prescalers. A 64/65 or a 128/129 prescaler (32/33 or 64/65 in the 2.5 GHz LMX2330L) can be selected for the RF synthesizer and a 8/9 or a 16/17 prescaler can be selected for the IF synthesizer. LMX233XL, which employs a digital phase locked loop technique, combined with a high quality reference oscillator, provides the tuning voltages for voltage controlled oscillators to generate very stable, low noise signals for RF and IF local oscillators. Serial data is transferred into the LMX233XL via a three wire interface (Data, Enable, Clock). Supply voltage can range from 2.7V to 5.5V. The LMX233XL family features very low current consumption; LMX2330L-5.0 mA at 3V, LMX2331L-4.0 mA at 3V, LMX2332L - 3.0 mA at 3V. The LMX233XL are available in a TSSOP 20-pin and CSP 24-pin surface mount plastic package. #### **Features** - Ultra low current consumption - 2.7V to 5.5V operation - Selectable synchronous or asynchronous powerdown $I_{CC}$ = 1 $\mu$ A typical at 3V ■ Dual modulus prescaler: LMX2330L (RF) 32/33 or 64/65 LMX2331L/32L (RF) 64/65 or 128/129 LMX2330L/31L/32L (IF) 8/9 or 16/17 - Selectable charge pump TRI-STATE® mode - Selectable charge pump current levels - Selectable Fastlock<sup>™</sup> mode - Upgrade and compatible to LMX233XA family ### **Applications** - Portable Wireless Communications (PCS/PCN, cordless) - Cordless and cellular telephone systems - Wireless Local Area Networks (WLANs) - Cable TV tuners (CATV) - Other wireless communication systems ## **Functional Block Diagram** TRI-STATE® is a registered trademark of National Semiconductor Corporation. Fastlock™, MICROWIRE™ and PLLatinum™ are trademarks of National Semiconductor Corporation. ## **Connection Diagrams** Chip Scale Package (SLB) (Top View) Thin Shrink Small Outline Package (TM) (Top View) Order Number LMX2330LTM, LMX2331LTM or LMX2332LTM NS Package Number MTC20 Order Number LMX2330LSLB, LMX2331LSLB or LMX2332LSLB NS Package Number SLB24A ## **Pin Descriptions** | Pin No.<br>LMX233XLSLB<br>24-pinCSP<br>Package | Pin No.<br>LMX233XLTM<br>20-pin TSSOP<br>Package | Pin<br>Name | I/O | Description | |------------------------------------------------|--------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | 1 | V <sub>cc</sub> 1 | _ | Power supply voltage input for RF analog and RF digital circuits. Input may range from 2.7V to 5.5V. $V_{\rm CC}$ 1 must equal $V_{\rm CC}$ 2. Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. | | 2 | 2 | V <sub>P</sub> 1 | _ | Power Supply for RF charge pump. Must be $\geq V_{CC}$ . | | 3 | 3 | D <sub>o</sub> RF | 0 | Internal charge pump output. For connection to a loop filter for driving the input of an external VCO. | | 4 | 4 | GND | _ | Ground for RF digital circuitry. | | 5 | 5 | f <sub>IN</sub> RF | - 1 | RF prescaler input. Small signal input from the VCO. | | 6 | 6 | f <sub>IN</sub> RF | I | RF prescaler complementary input. A bypass capacitor should be placed as close as possible to this pin and be connected directly to the ground plane. Capacitor is optional with some loss of sensitivity. | | 7 | 7 | GND | _ | Ground for RF analog circuitry. | | 8 | 8 | OSC <sub>in</sub> | I | Oscillator input. The input has a $V_{\rm CC}/2$ input threshold and can be driven from an external CMOS or TTL logic gate. | | 10 | 9 | GND | _ | Ground for IF digital, MICROWIRE™, F <sub>o</sub> LD, and oscillator circuits. | | 11 | 10 | F <sub>o</sub> LD | 0 | Multiplexed output of the RF/IF programmable or reference dividers, RF/IF lock detect signals and Fastlock mode. CMOS output (see Programmable Modes). | | 12 | 11 | Clock | I High impedance CMOS Clock input. Data for the various conclocked in on the rising edge, into the 22-bit shift register. | | | 14 | 12 | Data | I | Binary serial data input. Data entered MSB first. The last two bits are the control bits. High impedance CMOS input. | ## Pin Descriptions (Continued) | Pin No.<br>LMX233XLSLB<br>24-pinCSP<br>Package | Pin No.<br>LMX233XLTM<br>20-pin TSSOP<br>Package | Pin<br>Name | I/O | Description | |------------------------------------------------|--------------------------------------------------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 13 | LE | I | Load enable high impedance CMOS input. When LE goes HIGH, data stored in the shift registers is loaded into one of the 4 appropriate latches (control bit dependent). | | 16 | 14 | GND | _ | Ground for IF analog circuitry. | | 17 | 15 | f <sub>IN</sub> IF | I | IF prescaler complementary input. A bypass capacitor should be placed as close as possible to this pin and be connected directly to the ground plane. Capacitor is optional with some loss of sensitivity. | | 18 | 16 | f <sub>IN</sub> IF | ı | IF prescaler input. Small signal input from the VCO. | | 19 | 17 | GND | _ | Ground for IF digital, MICROWIRE, F <sub>o</sub> LD, and oscillator circuits. | | 20 | 18 | D <sub>o</sub> IF | 0 | IF charge pump output. For connection to a loop filter for driving the input of an external VCO. | | 22 | 19 | V <sub>P</sub> 2 | _ | Power Supply for IF charge pump. Must be $\geq V_{CC}$ . | | 23 | 20 | V <sub>CC</sub> 2 | _ | Power supply voltage input for IF analog, IF digital, MICROWIRE, $F_oLD$ , and oscillator circuits. Input may range from 2.7V to 5.5V. $V_{CC}2$ must equal $V_{CC}1$ . Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. | | 1, 9, 13, 21 | Х | NC | _ | No connect. | #### **Block Diagram** Fout/ 4X **▼** 1X RF Charge Lock Detect/ IF Charge Fastlock Pump Lock Lock Detect RF IF Fp 1 Fp 2 Phase Phase Detector Detector 17 GND Swallow Control Swallow Control Programmable 18-Bit (RF) Programmable 15-Bit (IF) IF Prescaler RF Prescale (8/9 or N-Counter N-Counter 16/17) √ RF 6 (RF) 18-Bit N-Latch (IF) 15-Bit N-Latch 1-Bit RF PWDN 1-Bit P1 1-Bit P2 1-Bit IF PWDN Latch Latch \_\_\_\_\_ GND GND 7 15-Bit R1-Latch 5-Bit Mode Latch 13 LE Latch Programmable 15-Bit (R1) Reference Counter Decode Programmable 15-Bit (R2) Reference Counter 12 Data 20-Bit Shift Register 2-Bit Control Latch 5-Bit Mode Latch 15-Bit R2 Latch 11 Clock F₀LD ◆ Note: The RF prescaler for the LMX2331L/32L is either 64/65 or 128/129, while the prescaler for the LMX2330L is 32/33 or 64/65. Note: $V_{CC}1$ supplies power to the RF prescaler, N-counter, R-counter and phase detector. $V_{CC}2$ supplies power to the IF prescaler, N-counter, phase detector, R-counter along with the OSC<sub>in</sub> buffer, MICROWIRE, and $F_{o}$ LD. $V_{CC}1$ and $V_{CC}2$ are clamped to each other by diodes and must be run at the same voltage level. Note: $V_{P}1$ and $V_{P}2$ can be run separately as long as $V_{P}2$ over $V_{CC}1$ . ## Absolute Maximum Ratings (Notes 1, If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Power Supply Voltage $V_{\text{CC}}$ -0.3V to +6.5V -0.3V to +6.5V Voltage on Any Pin with $GND = 0V(V_I)$ -0.3V to $V_{\rm CC}$ +0.3V Storage Temperature Range $(T_S)$ -65°C to +150°C +260°C Lead Temperature (solder 4 sec.) (T<sub>L</sub>) ## **Recommended Operating Conditions** Power Supply Voltage $\rm V_{\rm CC}$ 2.7V to 5.5V $V_{\rm CC}$ to +5.5V Operating Temperature (T<sub>A</sub>) -40°C to +85°C Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Note 2: This device is a high performance RF integrated circuit with an ESD rating <2 keV and is ESD sensitive. Handling and assembly of this device should only be done at ESD protected work stations. ## **Electrical Characteristics** $V_{CC}$ = 3.0V, $V_{P}$ = 3.0V; -40°C < $T_{A}$ < 85°C, except as specified | Completed | D | | 0 | V | /alue | | Units | |----------------------|-----------------------------------------------------------------|------------------|----------------------------------------------------------|-----------------------|-------|---------------------|-----------------| | Symbol | Paramet | er | Conditions | Min | Тур | Max | Units | | I <sub>CC</sub> | Power | LMX2330L RF + IF | $V_{CC} = 2.7V \text{ to } 5.5V$ | | 5.0 | 6.6 | | | | Supply | LMX2330L RF Only | | | 4.0 | 5.2 | | | | Current | LMX2331L RF + IF | 1 | | 4.0 | 5.4 | | | | | LMX2331L RF Only | 1 | | 3.0 | 4.0 | mA | | | | LMX2332L IF + RF | | | 3.0 | 4.1 | | | | | LMX2332L RF Only | | | 2.0 | 2.7 | | | | | LMX233xL IF Only | ] | | 1.0 | 1.4 | | | I <sub>CC-PWDN</sub> | Powerdown Current | • | (Note 3) | | 1 | 10 | μA | | f <sub>IN</sub> RF | Operating | LMX2330L | | 0.5 | | 2.5 | | | | Frequency | LMX2331L | | 0.2 | | 2.0 | GHz | | | | LMX2332L | ] | 0.1 | | 1.2 | | | f <sub>IN</sub> IF | Operating | LMX233xL | | 45 | | 510 | MHz | | | Frequency | | | | | | | | f <sub>osc</sub> | Oscillator Frequency | • | | 5 | | 40 | MHz | | $f_{\phi}$ | Maximum Phase Detector | | | 10 | | | MHz | | | Frequency | | | | | | | | Pf <sub>IN</sub> RF | RF Input Sensitivity | | V <sub>CC</sub> = 3.0V | -15 | | 0 | dBm | | | | | V <sub>CC</sub> = 5.0V | -10 | | 0 | dBm | | Pf <sub>IN</sub> IF | IF Input Sensitivity | | $V_{CC} = 2.7V \text{ to } 5.5V$ | -10 | | 0 | dBm | | V <sub>osc</sub> | Oscillator Sensitivity | | OSC <sub>in</sub> | 0.5 | | | V <sub>PP</sub> | | V <sub>IH</sub> | High-Level Input Voltage | | (Note 4) | 0.8 V <sub>CC</sub> | | | V | | V <sub>IL</sub> | Low-Level Input Voltage | | (Note 4) | | | 0.2 V <sub>CC</sub> | V | | I <sub>IH</sub> | High-Level Input Current | | V <sub>IH</sub> = V <sub>CC</sub> = 5.5V<br>(Note 4) | -1.0 | | 1.0 | μA | | I <sub>IL</sub> | Low-Level Input Current | | V <sub>IL</sub> = 0V, V <sub>CC</sub> = 5.5V<br>(Note 4) | -1.0 | | 1.0 | μA | | I <sub>IH</sub> | Oscillator Input Current | | $V_{IH} = V_{CC} = 5.5V$ | | | 100 | μA | | I <sub>IL</sub> | Oscillator Input Current | | $V_{IL} = 0V, V_{CC} = 5.5V$ | -100 | | | μA | | V <sub>OH</sub> | High-Level Output Voltage | | I <sub>OH</sub> = -500 μA | V <sub>CC</sub> - 0.4 | | | V | | | (for F <sub>o</sub> LD, pin number 10) | | | | | | | | V <sub>OL</sub> | Low-Level Output Voltage (for F <sub>o</sub> LD, pin number 10) | | I <sub>OL</sub> = 500 μA | | | 0.4 | V | | t <sub>CS</sub> | Data to Clock Set Up Time | | See Data Input Timing | 50 | | | ns | | t <sub>CH</sub> | Data to Clock Hold Time | | See Data Input Timing | 10 | | | ns | | t <sub>CWH</sub> | Clock Pulse Width High | | See Data Input Timing | 50 | | | ns | | t <sub>CWL</sub> | Clock Pulse Width Low | | See Data Input Timing | 50 | | | ns | | - | | | | | | | | ## **Electrical Characteristics** (Continued) $V_{\rm CC}$ = 3.0V, $V_{\rm P}$ = 3.0V; -40°C < $T_{\rm A}$ < 85°C, except as specified | Symbol | Parameter | Conditions | V | Units | | | |-----------------|----------------------------------|-----------------------|-----|-------|-----|--------| | Syllibol | Faranietei | Conditions | Min | Тур | Max | Ullits | | t <sub>ES</sub> | Clock to Load Enable Set Up Time | See Data Input Timing | 50 | | | ns | | t <sub>EW</sub> | Load Enable Pulse Width | See Data Input Timing | 50 | | | ns | Note 3: Clock, Data and LE = GND or $V_{CC}$ . Note 4: Clock, Data and LE does not include $f_{\mbox{\scriptsize IN}}$ RF, $f_{\mbox{\scriptsize IN}}$ IF and OSC $_{\mbox{\scriptsize IN}}.$ # Charge Pump Characteristics $V_{CC}$ = 3.0V, $V_P$ = 3.0V; -40°C < $T_A$ ≤ 85°C, except as specified | Cumbal | Parameter | Conditions | | Value | | Units | |------------------------------------|--------------------------|----------------------------------------------|------|-------|-----|-------| | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | I <sub>Do</sub> -SOURCE | Charge Pump Output | $V_{Do} = V_P/2$ , $I_{CPo} = HIGH$ (Note 5) | | -4.0 | | mA | | I <sub>Do</sub> -SINK | Current | $V_{Do} = V_P/2$ , $I_{CPo} = HIGH$ (Note 5) | | 4.0 | | mA | | I <sub>Do</sub> -SOURCE | | $V_{Do} = V_P/2$ , $I_{CPo} = LOW$ (Note 5) | | -1 | | mA | | I <sub>Do</sub> -SINK | | $V_{Do} = V_P/2$ , $I_{CPo} = LOW$ (Note 5) | | 1 | | mA | | I <sub>Do</sub> -TRI | Charge Pump | $0.5V \le V_{Do} \le V_{P} - 0.5V$ | -2.5 | | 2.5 | nA | | | TRI-STATE Current | -40°C < T <sub>A</sub> < 85°C | | | | IIA | | I <sub>Do</sub> -SINK vs | CP Sink vs | $V_{Do} = V_{P}/2$ | | 3 | 10 | % | | I <sub>Do-</sub> SOURCE | Source Mismatch (Note 7) | $T_A = 25^{\circ}C$ | | | | | | I <sub>Do</sub> vs V <sub>Do</sub> | CP Current vs Voltage | $0.5 \le V_{Do} \le V_{P} - 0.5V$ | | 10 | 15 | % | | | (Note 6) | T <sub>A</sub> = 25°C | | | | | | I <sub>Do</sub> vs T <sub>A</sub> | CP Current vs | $V_{Do} = V_{P}/2$ | | 10 | | % | | | Temperature (Note 8) | -40°C ≤ T <sub>A</sub> ≤ 85°C | | | | | Note 5: See PROGRAMMABLE MODES for $I_{\mbox{\footnotesize{CPo}}}$ description. ${\rm D_O}$ Voltage DS012806-37 I1 = CP sink current at $V_{Do} = V_P - \Delta V$ I2 = CP sink current at $V_{D0} = V_P/2$ I3 = CP sink current at $V_{Do} = \Delta V$ 14 = CP source current at $V_{Do} = V_P - \Delta V$ 15 = CP source current at $V_{Do} = V_P/2$ 16 = CP source current at $V_{Do} = \Delta V$ ΔV = Voltage offset from positive and negative rails. Dependent on VCO tuning range relative to V<sub>CC</sub> and ground. Typical values are between 0.5V and 1.0V. Note 6: $I_{Do}$ vs $V_{Do}$ = Charge Pump Output Current magnitude variation vs Voltage = $[\frac{1}{2} * {||1| - ||3|}]/[\frac{1}{2} * {||1| + ||3|}] * 100\% \text{ and } [\frac{1}{2} * {||4| - ||6|}]/[\frac{1}{2} * {||4| + ||6|}] * 100\%$ Note 7: I<sub>Do-sink</sub> vs I<sub>Do-source</sub> = Charge Pump Output Current Sink vs Source Mismatch = [||2| - ||5|]/[½ \* {||2| + ||5|}] \* 100% Note 8: $I_{Do}$ vs $T_A$ = Charge Pump Output Current magnitude variation vs Temperature = $[||12 @ temp| - ||12 @ 25^{\circ}C|]/||12 @ 25^{\circ}C| * 100\% \quad and \quad [||15 @ temp| - ||15 @ 25^{\circ}C|]/||15 @ 25^{\circ}C| * 100\%]$ **Note 1:** N = 10,000 R = 50 P = 64 Note 2: Sensitivity limit is reached when the error of the divided RF output, $F_0LD$ , is $\geq 1~Hz$ . ## **Typical Performance Characteristics** ## **Typical Performance Characteristics** (Continued) ## Charge Pump Current vs $D_o$ Voltage $I_{CP}$ = HIGH ## Charge Pump Current vs $D_o$ Voltage $I_{CP}$ = LOW #### Charge Pump Current Variation (See (Note 6) under Charge Pump Current Specification Definitions) #### Sink vs Source Mismatch (See (Note 7) under Charge Pump Current Specification Definitions) ## **Typical Performance Characteristics** (Continued) RF Input Impedance IF Input Impedance $V_{\rm CC}$ = 2.7V to 5.5V, $f_{\rm IN}$ = 50 MHz to 3 GHz $V_{\rm CC}$ = 2.7V to 5.5V, $f_{\rm IN}$ = 50 MHz to 1000 MHz Marker 1 = 1 GHz, Real = 123, Imaginary = -141Marker 1 = 100 MHz, Real = 443, Imaginary = -249 Marker 2 = 2 GHz, Real = 39, Imaginary = -52 Marker 2 = 200 MHz, Real = 348, Imaginary = -214Marker 3 = 3 GHz, Real = 21, Imaginary = -3Marker 3 = 300 MHz, Real = 297, Imaginary = -208 Marker 4 = 500 MHz, Real = 237, Imaginary = -185Marker 4 = 500 MHz, Real = 222, Imaginary = -198Marker 5 = 1 GHz, Real = 128, Imaginary = -144Marker 6 = 2 GHz, Real = 38, Imaginary = -64Marker 7 = 3 GHz, Real = 24, Imaginary = -18 Marker / = 3 6Hz, Real = 207, Imaginary = -184 DS012806-27 LMX2331L RF Sensitivity vs Frequency LMX2330L RF Sensitivity vs Frequency -10 -15 -15 Sensitivity (dBm) Sensitivity (dBm) -20 -20 -25 -25 -30 -30 -40 -40 1400 1800 2200 2600 500 1300 1700 1500 1600 2000 Frequency (MHz) Frequency (MHz) DS012806-29 DS012806-30 ## **Typical Performance Characteristics** (Continued) ### LMX2332L RF Sensitivity vs Frequency ## IF Input Sensitivity vs Frequency ## Oscillator Input Sensitivity vs Frequency ## **Functional Description** The simplified block diagram below shows the 22-bit data register, two 15-bit R Counters and the 15- and 18-bit N Counters (intermediate latches are not shown). The data stream is clocked (on the rising edge of Clock) into the DATA register, MSB first. The data stored in the shift register is loaded into one of 4 appropriate latches on the rising edge of LE. The last two bits are the Control Bits. The DATA is transferred into the counters as follows: | Contr | ol Bits | DATA Location | |-------|---------|---------------| | C1 | C2 | | | 0 | 0 | IF R Counter | | 0 | 1 | RF R Counter | | 1 | 0 | IF N Counter | | 1 | 1 | RF N Counter | ### PROGRAMMABLE REFERENCE DIVIDERS (IF AND RF R COUNTERS) If the Control Bits are 00 or 01 (00 for IF and 01 for RF) data is transferred from the 22-bit shift register into a latch which sets the 15-bit R Counter. Serial data format is shown below. ### 15-BIT PROGRAMMABLE REFERENCE DIVIDER RATIO (R COUNTER) | Divide | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | |--------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---| | Ratio | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 32767 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### Notes: Divide ratios less than 3 are prohibited. Divide ratio: 3 to 32767 R1 to R15: These bits select the divide ratio of the programmable reference divider. Data is shifted in MSB first. #### PROGRAMMABLE DIVIDER (N COUNTER) The N counter consists of the 7-bit swallow counter (A counter) and the 11-bit programmable counter (B counter). If the Control Bits are 10 or 11 (10 for IF counter and 11 for RF counter) data is transferred from the 22-bit shift register into a 4-bit or 7-bit latch (which sets the Swallow (A) Counter) and an 11-bit latch (which sets the 11-bit programmable (B) Counter), MSB first. Serial data format is shown below. For the IF N counter bits 5, 6, and 7 are don't care bits. The RF N counter does not have don't care bits. #### 7-BIT SWALLOW COUNTER DIVIDE RATIO (A COUNTER) #### RF | Divide<br>Ratio<br>A | N<br>7 | N<br>6 | N<br>5 | N<br>4 | N<br>3 | N<br>2 | N<br>1 | |----------------------|--------|--------|--------|--------|--------|--------|--------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | • | • | • | • | • | • | • | • | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Notes: Divide ratio: 0 to 127 #### IF | Divide<br>Ratio<br>A | N<br>7 | N<br>6 | N<br>5 | N<br>4 | N<br>3 | N<br>2 | N<br>1 | |----------------------|--------|--------|--------|--------|--------|--------|--------| | 0 | Х | Х | Х | 0 | 0 | 0 | 0 | | 1 | Х | Х | Х | 0 | 0 | 0 | 1 | | • | • | • | • | • | • | • | • | | 15 | Χ | Х | Х | 1 | 1 | 1 | 1 | X = DON'T CARE condition #### 11-BIT PROGRAMMABLE COUNTER DIVIDE RATIO (B COUNTER) | Divide<br>Ratio<br>B | N<br>18 | N<br>17 | N<br>16 | N<br>15 | N<br>14 | N<br>13 | N<br>12 | N<br>11 | N<br>10 | N<br>9 | N<br>8 | |----------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|--------|--------| | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | • | • | • | • | • | • | • | • | • | • | • | • | | 2047 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: Divide ratio: 3 to 2047 (Divide ratios less than 3 are prohibited) B $\geq$ A #### PULSE SWALLOW FUNCTION $f_{VCO} = [(P \times B) + A] \times f_{OSC}/R$ $f_{\text{VCO}}$ : Output frequency of external voltage controlled oscillator (VCO) B: Preset divide ratio of binary 11-bit programmable counter (3 to 2047) A: Preset divide ratio of binary 7-bit swallow counter $(0 \le A \le 127 \ \{RF\}, \ 0 \le A \le 15 \ \{IF\}, \ A \le B)$ $f_{\mbox{\scriptsize OSC}} {:}~$ Output frequency of the external reference frequency oscillator R: Preset divide ratio of binary 15-bit programmable reference counter (3 to 32767) P: Preset modulus of dual modulus prescaler (for **IF**; P = 8 or 16; for **RF**; LMX2330L: P = 32 or 64 LMX2331L/32L: P = 64 or 128) #### PROGRAMMABLE MODES Several modes of operation can be programmed with bits R16–R20 including the phase detector polarity, charge pump TRI-STATE and the output of the $F_oLD$ pin. The prescaler and powerdown modes are selected with bits N19 and N20. The programmable modes are shown in *Table 1*. Truth table for the programmable modes and $F_oLD$ output are shown in *Table 2* and *Table 3* **TABLE 1. Programmable Modes** | C1 | C2 | R16 | R17 | R18 | R19 | R20 | |----|----|-------------------|---------------------|-------------------|-------|-------------------| | 0 | 0 | IF Phase | IF I <sub>CPo</sub> | IF D <sub>o</sub> | IF LD | IF F <sub>o</sub> | | | | Detector Polarity | | TRI-STATE | | | | 0 | 1 | RF Phase | RF I <sub>CPo</sub> | RF D <sub>o</sub> | RF LD | RF F <sub>o</sub> | | | | Detector Polarity | | TRI-STATE | | | | C1 | C2 | N19 | N20 | | | | |----|----|--------------|---------|--|--|--| | 1 | 0 | IF Prescaler | Pwdn IF | | | | | 1 | 1 | RF Prescaler | Pwdn RF | | | | **TABLE 2. Mode Select Truth Table** | | Phase Detector Polarity | D <sub>o</sub> TRI-STATE | I <sub>CPo</sub> | IF | 2330L RF | 2331L/32L RF | Pwdn | |---|-------------------------|--------------------------|------------------|-----------|-----------|--------------|----------| | | (Note 11) | (Note 9) | (Note 10) | Prescaler | Prescaler | Prescaler | (Note 9) | | 0 | Negative | Normal Operation | LOW | 8/9 | 32/33 | 64/65 | Pwrd Up | | 1 | Positive | TRI-STATE | HIGH | 16/17 | 64/65 | 128/129 | Pwrd Dn | Note 9: Refer to POWERDOWN OPERATION in Functional Description. Note 10: The $I_{CPo}$ LOW current state = 1/4 x $I_{CPo}$ HIGH current. Note 11: PHASE DETECTOR POLARITY Depending upon VCO characteristics, R16 bit should be set accordingly: (see figure right) When VCO characteristics are positive like (1), R16 should be set HIGH; When VCO characteristics are negative like (2), R16 should be set LOW. #### VCO Characteristics TABLE 3. The FoLD (Pin 10) Output Truth Table | RF R[19] | IF R[19] | RF R[20] | IF R[20] | F <sub>o</sub> Output State | | |----------|----------|----------------------|-------------------------------------|--------------------------------|--| | (RF LD) | (IF LD) | (RF F <sub>o</sub> ) | (IF F <sub>o</sub> ) | | | | 0 | 0 | 0 | 0 | Disabled (Note 12) | | | 0 | 1 | 0 | 0 | IF Lock Detect (Note 13) | | | 1 | 0 | 0 | 0 | RF Lock Detect (Note 13) | | | 1 | 1 | 0 | 0 | RF/IF Lock Detect (Note 13) | | | X | 0 | 0 | 1 | IF Reference Divider Output | | | X | 0 | 1 | 0 RF Reference Divider Output | | | | X | 1 | 0 | 1 IF Programmable Divider Output | | | | X | 1 | 1 | 0 | RF Programmable Divider Output | | | 0 | 0 | 1 | 1 | Fastlock (Note 14) | | | 0 | 1 | 1 | 1 IF Counter Reset (Note 15) | | | | 1 | 0 | 1 | 1 RF Counter Reset (Note 15) | | | | 1 | 1 | 1 | 1 IF and RF Counter Reset (Note 15) | | | X = don't care condition Note 12: When the FoLD output is disabled, it is actively pulled to a low logic state. Note 13: Lock detect output provided to indicate when the VCO frequency is in "lock." When the loop is locked and a lock detect mode is selected, the pins output is HIGH, with narrow pulses LOW. In the RF/IF lock detect mode a locked condition is indicated when RF and IF are both locked. Note 14: The Fastlock mode utilizes the F<sub>0</sub>LD output pin to switch a second loop filter damping resistor to ground during fastlock operation. Activation of Fastlock occurs whenever the RF loop's lcpo magnitude bit #17 is selected HIGH (while the #19 and #20 mode bits are set for Fastlock). Note 15: The IF Counter Reset mode resets IF PLL's R and N counters and brings IF charge pump output to a TRI-STATE condition. The RF Counter Reset mode resets RF PLL's R and N counters and brings RF charge pump output to a TRI-STATE condition. The IF and RF Counter Reset mode resets all counters and brings both charge pump outputs to a TRI-STATE condition. Upon removal of the Reset bits then N counter resumes counting in "close" alignment with the R counter. (The maximum error is one prescaler cycle.) #### POWERDOWN OPERATION Synchronous and asynchronous powerdown modes are both available by MICROWIRE selection. Synchronously powerdown occurs if the respective loop's R18 bit (Do TRI-STATE) is LOW when its N20 bit (Pwdn) becomes HI. Asynchronous powerdown occurs if the loop's R18 bit is HI when its N20 bit becomes HI. In the synchronous powerdown mode, the powerdown function is gated by the charge pump to prevent unwanted frequency jumps. Once the powerdown program bit N20 is loaded, the part will go into powerdown mode when the charge pump reaches a TRI-STATE condition. In the asynchronous powerdown mode, the device powers down immediately after the LE pin latches in a HI condition on the powerdown bit N20. Activation of either the IF or RF PLL powerdown conditions in either synchronous or asynchronous modes forces the respective loop's R and N dividers to their load state condition and debiasing of its respective $f_{\rm IN}$ input to a high impedance state. The oscillator circuitry function does not become disabled until both IF and RF powerdown bits are activated. The MICROWIRE control register remains active and capable of loading and latching data during all of the powerdown The device returns to an actively powered up condition in either synchronous or asynchronous modes immediately upon LE latching LOW data into bit N20. #### **Powerdown Mode Select Table** | R18 | N20 | Powerdown Status | | |-----|-----|----------------------------------------------|--| | 0 | 0 | PLL Active | | | 1 | 0 | PLL Active<br>(Charge Pump Output TRI-STATE) | | | 0 | 1 | Synchronous Powerdown Initiated | | | 1 | 1 | Asynchronous Powerdown Initiated | | #### **SERIAL DATA INPUT TIMING** Note 1: Parenthesis data indicates programmable reference divider data. Data shifted into register on clock rising edge. Data is shifted in MSB first. Note 2: $t_{CS}$ = Data to Clock Set-Up Time toH = Data to Clock Getey Inflet tCH = Data to Clock Hold Time tCWH = Clock Pulse Width High tCWL = Clock Pulse Width Low tES = Clock to Load Enable Set-Up Time tEW = Load Enable Pulse Width Test Conditions: The Serial Data Input Timing is tested using a symmetrical waveform around $V_{CC}/2$ . The test waveform has an edge rate of 0.6 V/ns with amplitudes of 2.2V @ $V_{CC}$ = 2.7V and 2.6V @ $V_{CC}$ = 5.5V. #### PHASE COMPARATOR AND INTERNAL CHARGE PUMP CHARACTERISTICS Notes: Phase difference detection range: $-2\pi$ to $+2\pi$ The minimum width pump up and pump down current pulses occur at the Do pin when the loop is locked. ## **Typical Application Example** - Operational Notes: \* VCO is assumed AC coupled. \*\* R<sub>IN</sub> increases impedance so that VCO output power is provided to the load rather than the PLL. Typical values are 10Ω to 200Ω depending on the VCO power level. f<sub>IN</sub> RF impedance ranges from 40Ω to 100Ω. f<sub>IN</sub> IF impedances are higher. \*\*\*\* Adding RC filters to the V<sub>CC</sub> lines is recommended to reduce loop-to-loop noise coupling. ## Application Hints: Proper use of grounds and bypass capacitors is essential to achieve a high level of performance. Crosstalk between pins can be reduced by careful This is an electrostatic sensitive device. It should be handled only at static free work stations. ## **Application Information** A block diagram of the basic phase locked loop is shown in Figure 1. FIGURE 1. Basic Charge Pump Phase Locked Loop #### LOOP GAIN EQUATIONS A linear control system model of the phase feedback for a PLL in the locked state is shown in Figure 2. The open loop gain is the product of the phase comparator gain (K $\phi$ ), the VCO gain (K<sub>VCO</sub>/s), and the loop filter gain Z(s) divided by the gain of the feedback counter modulus (N). The passive loop filter configuration used is displayed in Figure 3, while the complex impedance of the filter is given in Equation (1). FIGURE 2. PLL Linear Model FIGURE 3. Passive Loop Filter Open loop gain = $$H(s) G(s) = \Thetai/\Thetae$$ = $K_{\phi}Z(s) K_{VCO}/Ns$ $$Z(s) = \frac{s(C2 \cdot R2) + 1}{s^2 (C1 \cdot C2 \cdot R2) + sC1 + sC2}$$ (1) The time constants which determine the pole and zero frequencies of the filter transfer function can be defined as $$T1 = R2 \bullet \frac{C1 \bullet C2}{C1 + C2} \tag{2}$$ and $$T2 = R2 \cdot C2$$ (3) The 3rd order PLL Open Loop Gain can be calculated in terms of frequency, $\omega,$ the filter time constants T1 and T2, and the design constants $K_{\varphi},~K_{\rm VCO},$ and N. $$G(s) \bullet H(s)|_{s = j \bullet \omega} = \frac{-K_{\phi} \bullet K_{VCO} (1 + j\omega \bullet T2)}{\omega^2 C1 \bullet N (1 + j\omega \bullet T1)} \bullet \frac{T1}{T2}$$ (4) From Equations (2), (3) we can see that the phase term will be dependent on the single pole and zero such that the phase margin is determined in Equation (5). $$\phi(\omega) = \tan^{-1} (\omega \cdot T2) - \tan^{-1} (\omega \cdot T1) + 180^{\circ}$$ (5) A plot of the magnitude and phase of G(s)H(s) for a stable loop, is shown in *Figure 4* with a solid trace. The parameter $\phi_p$ shows the amount of phase margin that exists at the point the gain drops below zero (the cutoff frequency wp of the loop). In a critically damped system, the amount of phase margin would be approximately 45 degrees. If we were now to redefine the cut off frequency, wp', as double the frequency which gave us our original loop bandwidth, wp. the loop response time would be approximately halved. Because the filter attenuation at the comparison frequency also diminishes, the spurs would have increased by approximately 6 dB. In the proposed Fastlock scheme, the higher spur levels and wider loop filter conditions would exist only during the initial lock-on phase - just long enough to reap the benefits of locking faster. The objective would be to open up the loop bandwidth but not introduce any additional complications or compromises related to our original design criteria. We would ideally like to momentarily shift the curve of Figure 4 over to a different cutoff frequency, illustrated by the dotted line, without affecting the relative open loop gain and phase relationships. To maintain the same gain/phase relationship at twice the original cutoff frequency, other terms in the gain and phase Equation (4) and Equation (5) will have to compensate by the corresponding "1/w" or "1/w2" factor. Examination of equations Equations (2), (3) and Equation (5) indicates the damping resistor variable R2 could be chosen to compensate the "w" terms for the phase margin. This implies that another resistor of equal value to R2 will need to be switched in parallel with R2 during the initial lock period. We must also insure that the magnitude of the open loop gain, H(s)G(s) is equal to zero at wp' = 2wp. $K_{vco}$ , $K\phi$ , N, or the net product of these terms can be changed by a factor of 4, to counteract the w2 term present in the denominator of Equation (2) and Equation (3). The Ko term was chosen to complete the transformation because it can readily be switched ## **Application Information** (Continued) between 1X and 4X values. This is accomplished by increasing the charge pump output current from 1 mA in the standard mode to 4 mA in Fastlock. FIGURE 4. Open Loop Response Bode Plot #### **FASTLOCK CIRCUIT IMPLEMENTATION** A diagram of the Fastlock scheme as implemented in National Semiconductors LMX233XL PLL is shown in Figure 5. When a new frequency is loaded, and the RF $lcp_o$ bit is set high the charge pump circuit receives an input to deliver 4 times the normal current per unit phase error while an open drain NMOS on chip device switches in a second R2 resistor element to ground. The user calculates the loop filter component values for the normal steady state considerations. The device configuration ensures that as long as a second iden- tical damping resistor is wired in appropriately, the loop will lock faster without any additional stability considerations to account for. Once locked on the correct frequency, the user can return the PLL to standard low noise operation by sending a MICROWIRE instruction with the RF lcp<sub>o</sub> bit set low. This transition does not affect the charge on the loop filter capacitors and is enacted synchronous with the charge pump output. This creates a nearly seamless change between Fastlock and standard mode. FIGURE 5. Fastlock PLL Architecture #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) DIMENSIONS ARE IN MILLIMETERS RECOMMENDED LAND PATTERN 1:1 RATIO WITH PACKAGE SOLDER PADS 24-Pin Chip Scale Package Order Number LMX2330LSLB, LMX2331LSLB or LMX2332LSLB \*For Tape and Reel (2500 Units per Reel) Order Number LMX2330LSLBX, LMX2331LSLBX or LMX2332LSLBX NS Package Number SLB24A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: curope-support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507