# Negative Voltage Hot Swap Controllers ## **FEATURES** - Allows Safe Board Insertion and Removal from a Live – 48V Backplane - Floating Topology Permits Very High Voltage Operation - Programmable Analog Current Limit With Circuit Breaker Timer - Fast Response Time Limits Peak Fault Current - Programmable Soft-Start Current Limit - Programmable Timer with Drain Voltage Accelerated Response - Programmable Undervoltage/Overvoltage Protection - LTC4252-1: Latch Off After Fault - LTC4252-2: Automatic Retry After Fault # **APPLICATIONS** - Hot Board Insertion - Electronic Circuit Breaker - -48V Distributed Power Systems - Negative Power Supply Control - Central Office Switching - Programmable Current Limiting Circuit - High Availability Servers - Disk Arrays # DESCRIPTION The LTC®4252 negative voltage Hot Swap™ controller allows a board to be safely inserted and removed from a live backplane. Output current is controlled by three stages of current limiting: a timed circuit breaker, active current limiting and a fast feedforward path that limits peak current under worst-case catastrophic fault conditions. Programmable undervoltage and overvoltage detectors disconnect the load whenever the input supply exceeds the desired operating range. The LTC4252's supply input is shunt regulated, allowing safe operation with very high supply voltages. A multifunction timer delays initial start-up and controls the circuit breaker's response time. The circuit breaker's response time is accelerated by sensing excessive MOSFET drain voltage, keeping the MOSFET within its safe operating area (SOA). A programmable soft-start circuit controls MOSFET inrush current at start-up. A power good status output can enable a power module at start-up or disable it if the circuit breaker trips. The LTC4252-1 latches off after a circuit breaker fault times out. The LTC4252-2 provides automatic retry after a fault. The LTC4252 is available in either an 8-pin or 10-pin MSOP. **17**, LTC and LT are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. # TYPICAL APPLICATION #### -48V/2.5A Hot Swap Controller R<sub>IN</sub> 3× 1.8k IN SERIES C<sub>L</sub> 100μF 1/4W EACH LOAD GND (SHORT PIN) R1 ₹ ĒΝ LTC4252-1 Vout PWRGD $R_D$ 1M IJV 10 Q1 GATE 32.4k IRF530S SENSE SS R<sub>C</sub> 10Ω $R_S$ 0.02 $\Omega$ C<sub>SS</sub> 68nF \* M0C207 # Start-Up Behavior GATE 5V/DIV SENSE 2.5A/DIV PWRGD 10V/DIV 1ms/DIV 4252-1/2 TADIA 4252-1/2 TADIA 4252-1/2 TADIA # **ABSOLUTE MAXIMUM RATINGS**All Voltages Referred to V<sub>EE</sub> (Note 1) | . 100mA | |----------| | 0.3V | | | | √ to 16V | | √ to 16V | | -200mA | | 20mA | | | | Maximum Junction Temperature | 125°C | |---------------------------------------|------------------| | Operating Temperature Range | | | LTC4252-1C/LTC4252-2C | 0°C to 70°C | | LTC4252-1I/LTC4252-2I | 40°C to 85°C | | Storage Temperature Range | . −65°C to 150°C | | Lead Temperature (Soldering, 10 sec). | 300°C | # PACKAGE/ORDER INFORMATION Consult LTC Marketing for parts specified with wider operating temperature ranges. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----------|---------|-------| | V <sub>Z</sub> | V <sub>IN</sub> – V <sub>EE</sub> Zener Voltage | I <sub>IN</sub> = 2mA | • | 12 | 13 | 14.5 | V | | $r_Z$ | V <sub>IN</sub> – V <sub>EE</sub> Zener Dynamic Impedance | I <sub>IN</sub> = 2mA to 30mA | | | 5 | | Ω | | I <sub>IN</sub> | V <sub>IN</sub> Supply Current | $UV = 0V = 4V, V_{1N} = (V_Z - 0.3V)$ | • | | 0.8 | 2 | mA | | $V_{LKO}$ | V <sub>IN</sub> Undervoltage Lockout | Coming Out of UVLO (Rising V <sub>IN</sub> ) | • | | 9.2 | 12 | V | | $V_{LKH}$ | V <sub>IN</sub> Undervoltage Lockout Hysteresis | | | | 1 | | V | | V <sub>CB</sub> | Circuit Breaker Current Limit Voltage | $V_{CB} = (V_{SENSE} - V_{EE})$ | • | 40 | 50 | 60 | mV | | V <sub>ACL</sub> | Analog Current Limit Voltage | V <sub>ACL</sub> = (V <sub>SENSE</sub> – V <sub>EE</sub> ), SS = Open or 2.2V | • | 80 | 100 | 120 | mV | | V <sub>FCL</sub> | Fast Current Limit Voltage | $V_{FCL} = (V_{SENSE} - V_{EE})$ | • | 150 | 200 | 300 | mV | | $V_{SS}$ | SS Voltage | After End of SS Timing Cycle | | | 2.2 | | V | | R <sub>SS</sub> | SS Output Impedance | | | | 100 | | kΩ | | I <sub>SS</sub> | SS Pin Current | $UV = OV = 4V$ , $V_{SENSE} = V_{EE}$ , $V_{SS} = 0V$ (Sourcing)<br>$UV = OV = 0V$ , $V_{SENSE} = V_{FF}$ , $V_{SS} = 2V$ (Sinking) | 22<br>28 | | μA<br>mA | | | | $\overline{V_{0S}}$ | Analog Current Limit Offset Voltage | 01 01 01, 13ENOE 1EE, 133 21 (0 | | 10 | | mV | | | $\frac{V_{ACL}+V_{OS}}{V_{SS}}$ | Ratio (V <sub>ACL</sub> + V <sub>OS</sub> ) to SS Voltage | | | | 0.05 | | V/V | | | | | | | | 425212f | | LINEAD # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|-------|------------|-------| | I <sub>GATE</sub> | GATE Pin Output Current | UV = 0V = 4V, V <sub>SENSE</sub> = V <sub>EE</sub> ,<br>V <sub>GATE</sub> = 0V (Sourcing) | • | 40 | 58 | 80 | μА | | | | UV = 0V = 4V, V <sub>SENSE</sub> - V <sub>EE</sub> = 0.15V,<br>V <sub>GATE</sub> = 3V (Sinking) | | | 17 | | mA | | | | $\begin{aligned} & \text{UV = 0V = 4V, V}_{\text{SENSE}} - \text{V}_{\text{EE}} = 0.3\text{V,} \\ & \text{V}_{\text{GATE}} = 1\text{V (Sinking)} \end{aligned}$ | | | 190 | | mA | | V <sub>GATE</sub> | External MOSFET Gate Drive | V <sub>GATE</sub> – V <sub>EE</sub> , I <sub>IN</sub> = 2mA | • | 10 | 12 | $V_{Z}$ | V | | V <sub>GATEH</sub> | Gate High Threshold | V <sub>GATEH</sub> = V <sub>IN</sub> - V <sub>GATE</sub> , I <sub>IN</sub> = 2mA,<br>for PWRGD Status (MS Only) | | 2.8 | | V | | | V <sub>GATEL</sub> | Gate Low Threshold | (Before Gate Ramp-Up) | | | 0.5 | | V | | V <sub>UVHI</sub> | UV Pin Threshold HIGH | | • | 3.075 | 3.225 | 3.375 | V | | V <sub>UVLO</sub> | UV Pin Threshold LOW | | • | 2.775 | 2.925 | 3.075 | V | | V <sub>UVHST</sub> | UV Pin Hysteresis | | | | 0.3 | | V | | V <sub>OVHI</sub> | OV Pin Threshold HIGH | | • | 5.85 | 6.15 | 6.45 | V | | V <sub>OVLO</sub> | OV Pin Threshold LOW | | • | 5.25 | 5.55 | 5.85 | V | | V <sub>OVHST</sub> | OV Pin Hysteresis | | | | 0.6 | | V | | I <sub>SENSE</sub> | SENSE Pin Input Current | $UV = OV = 4V$ , $V_{SENSE} = 50$ mV | • | -30 | -15 | | μА | | I <sub>INP</sub> | UV, OV Pin Input Current | UV = 0V = 4V | • | | ±0.1 | ±10 | μΑ | | $V_{TMRH}$ | TIMER Pin Voltage High Threshold | | | | 4 | | V | | V <sub>TMRL</sub> | TIMER Pin Voltage Low Threshold | | | | 1 | | V | | I <sub>TMR</sub> | TIMER Pin Current | Timer On (Initial Cycle/Latchoff/<br>Shutdown Cooling, Sourcing), V <sub>TMR</sub> = 2V | | | 5.8 | | μА | | | | Timer Off (Initial Cycle, Sinking), V <sub>TMR</sub> = 2V | | | 28 | | mA | | | | Timer On (Circuit Breaker, Sourcing, I <sub>DRN</sub> = 0μA), V <sub>TMR</sub> = 2V | | | 230 | | μА | | | | Timer On (Circuit Breaker, Sourcing, I <sub>DRN</sub> = 50µA), V <sub>TMR</sub> = 2V | | | 630 | | μА | | | | Timer Off (Circuit Breaker/<br>Shutdown Cooling, Sinking), V <sub>TMR</sub> = 2V | | | 5.8 | | μА | | $\frac{\Delta I_{TMRACC}}{\Delta I_{DRN}}$ | $\frac{\left[\left(I_{TMR}\;at\;I_{DRN}=50\muA\right)-\left(I_{TMR}\;at\;I_{DRN}=0\muA\right)\right]}{50\muA}$ | Timer On (Circuit Breaker with I <sub>DRN</sub> = 50μA) | | | 8 | | μΑ/μΑ | | $V_{DRNL}$ | DRAIN Pin Voltage Low Threshold | For PWRGD Status (MS Only) | | | 2.385 | | V | | I <sub>DRNL</sub> | DRAIN Leakage Current | V <sub>DRAIN</sub> = 5V | | | ±0.1 | ±1 | μΑ | | V <sub>DRNCL</sub> | DRAIN Pin Clamp Voltage | I <sub>DRN</sub> = 50μA | | | 7 | | V | | V <sub>PGL</sub> | PWRGD Output Low Voltage | I <sub>PG</sub> = 1.6mA (MS Only)<br>I <sub>PG</sub> = 5mA (MS Only) | • | | 0.2 | 0.4<br>1.1 | V | | I <sub>PGH</sub> | PWRGD Pull-Up Current | V <sub>PWRGD</sub> = 0V (Sourcing) (MS Only) | • | 40 | 58 | 80 | μΑ | | t <sub>SS</sub> | SS Default Ramp Period | SS pin floating, V <sub>SS</sub> ramps from 0.2V to 2V | | | 180 | | μS | | t <sub>PLLUG</sub> | UV Low to Gate Low | | | | 0.4 | | μS | | t <sub>PHLOG</sub> | OV High to Gate Low | | | | 0.4 | | μS | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to $\ensuremath{V_{\text{EE}}}$ unless otherwise specified. 425212f TECHNOLOGY TECHNOLOGY 425212f # $I_{TMR}$ (Circuit Breaker, $I_{DRN} = 50\mu A$ , Sourcing) vs Temperature # I<sub>TMR</sub> (Cooling Cycle, Sinking) vs Temperature #### I<sub>TMR</sub> vs I<sub>DRN</sub> #### **∆I<sub>TMRACC</sub>/∆I<sub>DRN</sub> vs Temperature** #### I<sub>DRN</sub> vs V<sub>DRAIN</sub> #### **V<sub>DRNL</sub>** vs Temperature #### **VDRNCL** vs Temperature #### V<sub>PGL</sub> vs Temperature 425212f # PIN FUNCTIONS (MS/MS8) $V_{IN}$ (Pin 1/Pin 1): Positive Supply Input. Connect this pin to the positive side of the supply through a dropping resistor. A shunt regulator clamps $V_{IN}$ at 13V. An internal undervoltage lockout (UVLO) circuit holds GATE low until the $V_{IN}$ pin is greater than $V_{LKO}$ (9.2V), overriding UV and OV. If UV is high, OV is low and $V_{IN}$ comes out of UVLO, TIMER starts an initial timing cycle before initiating a GATE ramp-up. If $V_{IN}$ drops below approximately 8.2V, GATE pulls low immediately. **PWRGD (Pin 2/Not Available):** Power Good Status Output (MS only). At start-up, $\overline{PWRGD}$ latches low if $\overline{DRAIN}$ is below 2.385V and GATE is within 2.8V of $V_{IN}$ . $\overline{PWRGD}$ status is reset by UV, $V_{IN}$ (UVLO) or a circuit breaker fault timeout. This pin is internally pulled high by a $58\mu A$ current source. **SS** (Pin 3/Pin 2): Soft-Start Pin. This pin is used to ramp inrush current during start up, thereby effecting control over di/dt. A 20x attenuated version of the SS pin voltage is presented to the current limit amplifier. This attenuated voltage limits the MOSFET's drain current through the sense resistor during the soft-start current limiting. At the beginning of a start-up cycle, the SS capacitor ( $C_{SS}$ ) is ramped by a 22 $\mu$ A current source. The GATE pin is held low until SS exceeds 20 • $V_{OS} = 0.2V$ . SS is internally shunted by a 100k resistor ( $R_{SS}$ ) which limits the SS pin voltage to 2.2V. This corresponds to an analog current limit SENSE voltage of 100mV. If the SS capacitor is omitted, the SS pin ramps from 0V to 2.2V in about 220 $\mu$ s. The SS pin is pulled low under any of the following conditions: in UVLO, in an undervoltage condition, in an overvoltage condition, during the initial timing cycle or when the circuit breaker fault times out. **SENSE (Pin 4/Pin 3):** Circuit Breaker/Current Limit Sense Pin. Load current is monitored by a sense resistor $R_S$ connected between SENSE and $V_{EE}$ , and controlled in three steps. If SENSE exceeds $V_{CB}$ (50mV), the circuit breaker comparator activates a (230 $\mu$ A+8• $I_{DRN}$ ) TIMER pull-up current. If SENSE exceeds $V_{ACL}$ (100mV), the analog current limit amplifier pulls GATE down to regulate the MOSFET current at $V_{ACL}/R_S$ . In the event of a catastrophic short-circuit, SENSE may overshoot 100mV. If SENSE reaches $V_{FCL}$ (200mV), the fast current limit comparator pulls GATE low with a strong pull-down. To disable the circuit breaker and current limit functions, connect SENSE to $V_{FE}$ . LINEAR # PIN FUNCTIONS (MS/MS8) **V**<sub>EE</sub> (**Pin 5/Pin 4**): Negative Supply Voltage Input. Connect this pin to the negative side of the power supply. **GATE** (Pin 6/Pin 5): N-Channel MOSFET Gate Drive Output. This pin is pulled high by a $58\mu\text{A}$ current source. GATE is pulled low by invalid conditions at $V_{IN}$ (UVLO), UV, OV, or a circuit breaker fault timeout. GATE is actively servoed to control the fault current as measured at SENSE. A compensation capacitor at GATE stabilizes this loop. A comparator monitors GATE to ensure that it is low before allowing an initial timing cycle, GATE ramp-up after an overvoltage event or restart after a current limit fault. During GATE start-up, a second comparator detects if GATE is within 2.8V of $V_{IN}$ before $\overline{PWRGD}$ is set (MS package only). **DRAIN (Pin7/Pin 6):** Drain Sense Input. Connecting an external resistor, $R_D$ , between this pin and the MOSFET's drain ( $V_{OUT}$ ) allows voltage sensing below 6.15V and current feedback to TIMER. A comparator detects if DRAIN is below 2.385V and together with the GATE high comparator sets the PWRGD flag. If $V_{OUT}$ is above $V_{DRNCL}$ , DRAIN clamps at approximately $V_{DRNCL}$ . The current through $R_D$ is internally multiplied by 8 and added to TIMER's 230 $\mu$ A pullup current during a circuit breaker fault cycle. This reduces the fault time and MOSFET heating. **OV** (**Pin 8/Pin7**): Overvoltage Input. The active high threshold at the OV pin is set at 6.15V with 0.6V hysteresis. If OV > 6.15V, GATE pulls low. When OV returns below 5.55V, GATE start-up begins without an initial timing cycle. If an overvoltage condition occurs in the middle of an initial timing cycle, the initial timing cycle is restarted after the overvoltage condition goes away. An overvoltage condition does not reset the $\overline{PWRGD}$ flag. The internal UVLO at $V_{IN}$ always overrides OV. A 1nF to 10nF capacitor at OV prevents transients and switching noise from affecting the OV thresholds and prevents glitches at the GATE pin. **UV** (**Pin 9/Pin 7**): Undervoltage Input. The active low threshold at the UV pin is set at 2.925V with 0.3V hysteresis. If UV < 2.925V, PWRGD pulls high, both GATE and TIMER pull low. If UV rises above 3.225V, this initiates an initial timing cycle followed by GATE start-up. The internal UVLO at $V_{IN}$ always overrides UV. A low at UV resets an internal fault latch. A 1nF to 10nF capacitor at UV prevents transients and switching noise from affecting the UV thresholds and prevents glitches at the GATE pin. **TIMER (Pin 10/Pin 8):** Timer Input. TIMER is used to generate an initial timing delay at start-up and to delay shutdown in the event of an output overload (circuit breaker fault). TIMER starts an initial timing cycle when the following conditions are met: UV is high, OV is low, $V_{IN}$ clears UVLO, TIMER pin is low, GATE is lower than $V_{GATEL}$ , SS < 0.2V, and $V_{SENSE} - V_{EE} < V_{CB}$ . A pull-up current of 5.8μA then charges $C_T$ , generating a time delay. If $C_T$ charges to $V_{TMRH}$ (4V), the timing cycle terminates, TIMER quickly pulls low and GATE is activated. If SENSE exceeds 50mV while GATE is high, a circuit breaker cycle begins with a 230µA pull-up current charging $C_T$ . If DRAIN is approximately 7V during this cycle, the timer pull-up has an additional current of 8 • IDBN. If SENSE drops below 50mV before TIMER reaches 4V, a 5.8µA pull-down current slowly discharges the C<sub>T</sub>. In the event that $C_T$ eventually integrates up to the $V_{TMRH}$ threshold, the circuit breaker trips, GATE quickly pulls low and PWRGD pulls high. The LTC4252-1 TIMER pin latches high with a 5.8µA pull-up source. This latched fault is cleared by either pulling TIMER low with an external device or by pulling UV below 2.925V. The LTC4252-2 the starts a shutdown cooling cycle following an overcurrent fault. This cycle consists of 4 discharging ramps and 3 charging ramps. The charging and discharging currents are 5.8µA and TIMER ramps between its 1V and 4V thresholds. At the completion of a shutdown cooling cycle, the LTC4252-2 attempts a start-up cycle. # **BLOCK DIAGRAM** $^{\star}\text{OV}$ and UV are tied together on the MS8 package. Ov and UV are separate PINS on the MS package $^{\star\star}$ only available in the MS package # **OPERATION** #### **Hot Circuit Insertion** When circuit boards are inserted into a live backplane, the supply bypass capacitors can draw huge transient currents from the power bus as they charge. The flow of current damages the connector pins and glitches the power bus, causing other boards in the system to reset. The LTC4252 is designed to turn on a circuit board supply in a controlled manner, allowing insertion or removal without glitches or connector damage. #### **Initial Start-Up** The LTC4252 resides on a removable circuit board and controls the path between the connector and load or power conversion circuitry with an external MOSFET switch (see Figure 1). Both inrush control and short-circuit protection are provided by the MOSFET. A detailed schematic is shown in Figure 2. –48V and –48RTN receive power through the longest connector pins and are the first to connect when the board is inserted. The GATE pin holds the MOSFET off during this time. UV/OV determines whether or not the MOSFET should be turned on based upon internal high accuracy thresholds and an external divider. UV/OV does double duty by also monitoring whether or not the connector is seated. The top of the divider detects –48RTN by way of a short connector pin that is the last to mate during the insertion sequence. Figure 1. Basic LTC4252 Hot Swap Topology #### **Interlock Conditions** A start-up sequence commences once these "interlock" conditions are met. - 1. The input voltage V<sub>IN</sub> exceeds 9.2V (UVLO). - 2. The voltage at UV > 3.225V. - 3. The voltage at OV < 5.55V. - 4. The (SENSE $V_{FF}$ ) voltage is < 50mV ( $V_{CB}$ ). - 5. The voltage at SS is < 0.2V (20 $V_{OS}$ ). - 6. The voltage on the TIMER capacitor ( $C_T$ ) is < 1V ( $V_{TMRL}$ ). - 7. The voltage at GATE is $< 0.5 \text{V} (V_{\text{GATFI}})$ . The first three conditions are continuously monitored and the latter four are checked prior to initial timing or GATE ramp-up. Upon exiting an OV condition, the TIMER pin voltage requirement is inhibited. Details are described in the Applications Information, Timing Waveforms section. TIMER begins the start-up sequence by sourcing $5.8\mu A$ into $C_T$ . If $V_{IN}$ , UV or OV falls out of range, the start-up cycle stops and TIMER discharges $C_T$ to less than 1V, then waits until the aforementioned conditions are once again met. If $C_T$ successfully charges to 4V, TIMER pulls low and both SS and GATE pins are released. GATE sources $58\mu A$ ( $I_{GATE}$ ), charging the MOSFET gate and associated capacitance. The SS voltage ramp limits $V_{SENSE}$ to control the inrush current. $\overline{PWRGD}$ pulls active low when GATE is within 2.8V of $V_{IN}$ and DRAIN is lower than $V_{DRNL}$ . Figure 2. -48V, 2.5A Hot Swap Controller # **OPERATION** Two modes of operation are possible during the time the MOSFET is first turning on, depending on the values of external components, MOSFET characteristics and nominal design current. One possibility is that the MOSFET will turn on gradually so that the inrush into the load capacitance remains a low value. The output will simply ramp to -48V and the LTC4252 will fully enhance the MOSFET. A second possibility is that the load current exceeds the softstart current limit threshold of $[V_{SS}(t)/20 - V_{OS}]/R_S$ . In this case the LTC4252 will ramp the output by sourcing softstart limited current into the load capacitance. If the softstart voltage is below 1.2V, the circuit breaker TIMER is held low. Above 1.2V, TIMER ramps up. It is important to set the timer delay so that, regardless of which start-up mode is used, the TIMER ramp is less than one circuit breaker delay time. If this condition is not met, the LTC4252-1 may shut down after one circuit breaker delay time whereas the LTC4252-2 may continue to autoretry. #### **Board Removal** If the board is withdrawn from the card cage, the UV/OV divider is the first to lose connection. This shuts off the MOSFET and commutates the flow of current in the connector. When the power pins subsequently separate, there is no arcing. #### **Current Control** Three levels of protection handle short-circuit and overload conditions. Load current is monitored by SENSE and resistor $R_{\rm S}.$ There are three distinct thresholds at SENSE: 50mV for a timed circuit breaker function; 100mV for an analog current limit loop; and 200mV for a fast, feedforward comparator which limits peak current in the event of a catastrophic short-circuit. If, owing to an output overload, the voltage drop across $R_S$ exceeds 50mV, TIMER sources 230 $\mu$ A into $C_T$ . $C_T$ eventually charges to a 4V threshold and the LTC4252 shuts off. If the overload goes away before $C_T$ reaches 4V and SENSE measures less than 50mV, $C_T$ slowly discharges (5.8 $\mu$ A). In this way the LTC4252's circuit breaker function responds to low duty cycle overloads and accounts for fast heating and slow cooling characteristics of the MOSFET. Higher overloads are handled by an analog current limit loop. If the drop across $R_S$ reaches 100mV, the current limiting loop servos the MOSFET gate and maintains a constant output current of 100mV/ $R_S$ . In current limit mode, $V_{OUT}$ typically rises and this increases MOSFET heating. If $V_{OUT} > V_{DRNCL}$ (7V), connecting an external resistor, $R_D$ , between $V_{OUT}$ and DRAIN allows the fault timing cycle to be shortened by accelerating the charging of the TIMER capacitor. The TIMER pull-up current is increased by 8 $\bullet$ $I_{DRN}$ . Note that because SENSE > 50mV, TIMER charges $C_T$ during this time and the LTC4252 will eventually shut down. Low impedance failures on the load side of the LTC4252 coupled with 48V or more driving potential can produce current slew rates well in excess of $50A/\mu s$ . Under these conditions, overshoot is inevitable. A fast SENSE comparator with a threshold of 200mV detects overshoot and pulls GATE low much harder and hence much faster than the weaker current limit loop. The $100mV/R_S$ current limit loop then takes over and servos the current as previously described. As before, TIMER runs and shuts down the LTC4252 when $C_T$ reaches 4V. If $C_T$ reaches 4V, the LTC4252-1 latches off with a 5.8µA pull-up current source whereas the LTC4252-2 starts a shutdown cooling cycle. The LTC4252-1 circuit breaker latch is reset by either pulling UV momentarily low or dropping the input voltage $V_{IN}$ below the internal UVLO threshold of 8.2V or pulling TIMER momentarily low with a switch. The LTC4252-2 retries after its shutdown cooling cycle. Although short-circuits are the most obvious fault type, several operating conditions may invoke overcurrent protection. Noise spikes from the backplane or load, input steps caused by the connection of a second, higher voltage supply, transient currents caused by faults on adjacent circuit boards sharing the same power bus or the insertion of non-hot-swappable products could cause higher than anticipated input current and temporary detection of an overcurrent condition. The action of TIMER and $C_T$ rejects these events allowing the LTC4252 to "ride out" temporary overloads and disturbances that could trip a simple current comparator and, in some cases, blow a fuse. LINEAR #### SHUNT REGULATOR A fast responding regulator shunts the LTC4252 $V_{IN}$ pin. Power is derived from -48RTN by an external current limiting resistor. The shunt regulator clamps $V_{IN}$ to 13V ( $V_Z$ ). A 1µF decoupling capacitor at $V_{IN}$ filters supply transients and contributes a short delay at start-up. $R_{IN}$ should be chosen to accommodate both $V_{IN}$ supply current and the drive required for an optocoupler if the PWRGD function on the 10-pin MS package is used. Higher current through $R_{IN}$ results in higher dissipation for $R_{IN}$ and the LTC4252. An alternative is a separate NPN buffer driving the optocoupler as shown in Figure 3. Multiple 1/4W resistors can replace a single higher power $R_{IN}$ resistor. #### INTERNAL UNDERVOLTAGE LOCKOUT (UVLO) A hysteretic comparator, UVLO, monitors $V_{IN}$ for undervoltage. The thresholds are defined by $V_{LKO}$ and its hysteresis, $V_{LKH}$ . When $V_{IN}$ rises above 9.2V ( $V_{LKO}$ ) the chip is enabled; below 8.2V ( $V_{LKO} - V_{LKH}$ ) it is disabled and GATE is pulled low. The UVLO function at $V_{IN}$ should not be confused with the UV/OV pin(s). These are completely separate functions. #### UV/OV COMPARATORS An UV hysteretic comparator detects undervoltage conditions at the UV pin, with the following thresholds: UV low-to-high $(V_{IIVHI}) = 3.225V$ UV high-to-low $(V_{IIVIO}) = 2.925V$ An OV hysteretic comparator detects overvoltage conditions at the OV pin, with the following thresholds: OV low-to-high $(V_{OVHI}) = 6.150V$ OV high-to-low $(V_{OVIO}) = 5.550V$ The UV and OV trip point ratio is designed to match the standard telecom operating range of 43V to 75V when connected together as in Figure 2. A divider (R1, R2) is used to scale the supply voltage. Using R1 = 402k and R2 = 32.4k gives a typical operating range of 43.2V to 74.4V. The under- and overvoltage shutdown thresholds are then 39.2V and 82.5V. 1% divider resistors are recommended to preserve threshold accuracy. The R1-R2 divider values shown in the Typical Application set a standing current of slightly more than $100\mu A$ and define an impedance at UV/OV of $30k\Omega$ . In most applications, $30k\Omega$ impedance coupled with 300mV UV hysteresis makes the LTC4252 insensitive to noise. If more noise immunity is desired, add a 1nF to 10nF filter capacitor from UV/OV to $V_{FF}$ . Separate UV and OV pins are available in the 10-pin MS package and can be used for a wider operating range such as 35.5V to 76V as shown in Figure 3. Other combinations are possible with different resistor arrangements. Figure 3. -48V/2.5A Application with Wider Input Operating Range 425212f #### **UV/OV OPERATION** A low input to the UV comparator will reset the chip and pull the GATE and TIMER pins low. A low-to-high UV transition will initiate an initial timing sequence if the other interlock conditions are met. A high-to-low transition in the UV comparator immediately shuts down the LTC4252, pulls the MOSFET gate low and resets the latched PWRGD high. Overvoltage conditions detected by the OV comparator will also pull GATE low, thereby shutting down the load. However, it will not reset the circuit breaker TIMER, PWRGD flag or shutdown cooling timer. Returning the supply voltage to an acceptable range restarts the GATE pin if all the interlock conditions except TIMER are met. Only during the initial timing cycle does an OV condition reset the TIMER. #### DRAIN Connecting an external resistor, $R_D$ , to the dual function DRAIN pin allows $V_{OUT}$ sensing without it being damaged by large voltage transients. Below 6.15V, negligible pin leakage allows a DRAIN low comparator to detect $V_{OUT}$ less than 2.385V ( $V_{DRNL}$ ). This condition, together with the GATE low comparator, sets the PWRGD flag. If $V_{OUT} > V_{DRNCL}$ (7V), the DRAIN pin is clamped at about 7V and the current flowing in $R_D$ is given by: $$I_{DRN} \approx \frac{V_{OUT} - V_{DRNCL}}{R_D} \tag{1}$$ This current is scaled up 8 times during a circuit breaker fault and is added to the nominal $230\mu A$ TIMER current. This accelerates the fault TIMER pull-up when the MOSFET's drain-source voltage exceeds 7V and effectively shortens the MOSFET heating duration. #### **TIMER** The operation of the TIMER pin is somewhat complex as it handles several key functions. A capacitor $C_T$ is used at TIMER to provide timing for the LTC4252. Four different charging and discharging modes are available at TIMER: - 1) A $5.8\mu A$ slow charge; initial timing and shutdown cooling delay. - 2) A (230 $\mu$ A + 8 I<sub>DRN</sub>) fast charge; circuit breaker delay. - 3) A 5.8µA slow discharge; circuit breaker "cool off" and shutdown cooling. - 4) Low impedance switch; resets the TIMER capacitor after an initial timing delay, in UVLO, in UV and in OV during initial timing. For initial start-up, the $5.8\mu A$ pull-up is used. The low impedance switch is turned off and the $5.8\mu A$ current source is enabled when the interlock conditions are met. $C_T$ charges to 4V in a time period given by: $$t = \frac{4V \cdot C_T}{5.8\mu A} \tag{2}$$ When $C_T$ reaches 4V ( $V_{TMRH}$ ), the low impedance switch turns on and discharges $C_T$ . A GATE start-up cycle begins and both SS and GATE are released. #### **CIRCUIT BREAKER TIMER OPERATION** If the SENSE pin detects more than a 50mV drop across R<sub>S</sub>, the TIMER pin charges C<sub>T</sub> with (230 $\mu$ A + 8 • I<sub>DRN</sub>). If C<sub>T</sub> charges to 4V, the GATE pin pulls low and the LTC4252-1 latches off while the LTC4252-2 starts a shutdown cooling cycle. The LTC4252-1 remains latched off until the UV pin is momentarily pulsed low or TIMER is momentarily discharged low by an external switch or V<sub>IN</sub> dips below UVLO and is then restored. The circuit breaker timeout period is given by: $$t = \frac{4V \cdot C_T}{230\mu A + 8 \cdot I_{DRN}} \tag{3}$$ If $V_{OUT} < 6.15V$ , an internal PMOS device isolates any DRAIN pin leakage current, making $I_{DRN} = 0\mu A$ in Equation (3). If $V_{OUT} > 7V$ ( $V_{DRNCL}$ ) during the circuit breaker fault LINEAR period, the charging of $C_T$ accelerates by 8 • $I_{DRN}$ of Equation (1). Intermittent overloads may exceed the 50mV threshold at SENSE, but, if their duration is sufficiently short, TIMER will not reach 4V and the LTC4252 will not shut the external MOSFET off. To handle this situation, the TIMER discharges $C_T$ slowly with a 5.8 $\mu$ A pull-down whenever the SENSE voltage is less than 50mV. Therefore, any intermittent overload with $V_{OUT} < 6.15V$ and an aggregate duty cycle of 2.5% or more will eventually trip the circuit breaker and shut down the LTC4252. Figure 4 shows the circuit breaker response time in seconds normalized to $1\mu F$ for $I_{DRN} = 0\mu A$ . The asymmetric charging and discharging of $C_T$ is a fair gauge of MOSFET heating. The normalized circuit response time is estimated by $$\frac{t}{C_T(\mu F)} = \frac{4}{\left[ (235.8 + 8 \bullet I_{DRN}) \bullet D - 5.8 \right]}$$ (4) Figure 4. Circuit-Breaker Response Time #### SHUTDOWN COOLING CYCLE For the LTC4252-1 (latchoff version), TIMER latches high with a 5.8µA pull-up after the circuit breaker fault TIMER reaches 4V. For the LTC4252-2 (automatic retry version), a shutdown cooling cycle begins if TIMER reaches the 4V threshold. TIMER starts with a $5.8\mu\text{A}$ pull-down until it reaches the 1V threshold. Then, the $5.8\mu\text{A}$ pull-up turns back on until TIMER reaches the 4V threshold. Four $5.8\mu\text{A}$ pull-down cycles and three $5.8\mu\text{A}$ pull-up cycles occur between the 1V and 4V thresholds, creating a time interval given by: $$t_{SHUTDOWN} = \frac{7 \cdot 3V \cdot C_T}{5.8 \mu A} \tag{5}$$ At the 1V threshold of the last pull-down cycle, a GATE ramp-up is attempted. #### **SOFT-START** Soft-start limits the inrush current profile during GATE start-up. Unduly long soft-start intervals can exceed the MOSFET's SOA rating if powering up into an active load. If SS floats, an internal current source ramps SS from 0V to 2.2V in about 220 $\mu$ s. Connecting an external capacitor CSS from SS to ground modifies the ramp to approximate an RC response of: $$V_{SS}(t) \approx V_{SS} \bullet \left(1 - e^{\left(-\frac{t}{R_{SS} \bullet C_{SS}}\right)}\right)$$ (6) An internal resistor divider (95k/5k) scales V<sub>SS</sub>(t) down by 20 times to give the analog current limit threshold: $$V_{ACL}(t) = \frac{V_{SS}(t)}{20} - V_{OS}$$ (7) This allows the inrush current to be limited to $V_{ACL}(t)/R_S$ . The offset voltage, $V_{OS}$ (10mV), ensures $C_{SS}$ is sufficiently discharged and the ACL amplifier is in current limit before GATE start-up. SS is pulled low under any of the following conditions: in UVLO, in an undervoltage condition, in an overvoltage condition, during the initial timing cycle or when the circuit breaker fault times out. #### GATE GATE is pulled low to $V_{EE}$ under any of the following conditions: in UVLO, in an undervoltage condition, in an overvoltage condition, during the initial timing cycle or when the circuit breaker fault times out. When GATE turns on, a $58\mu A$ current source charges the MOSFET gate and any associated external capacitance. $V_{IN}$ limits the gate drive to no more than 14.5V. Gate-drain capacitance ( $C_{GD}$ ) feedthrough at the first abrupt application of power can cause a gate-source voltage sufficient to turn on the MOSFET. A unique circuit pulls GATE low with practically no usable voltage at $V_{IN}$ and eliminates current spikes at insertion. A large external gate-source capacitor is thus unnecessary for the purpose of compensating $C_{GD}$ . Instead, a smaller value ( $\geq$ 10nF) capacitor $C_{C}$ is adequate. $C_{C}$ also provides compensation for the analog current limit loop. GATE has two comparators: the GATE low comparator looks for < 0.5V threshold prior to initial timing or a GATE start-up cycle; the GATE high comparator looks for < 2.8V relative to $V_{IN}$ and, together with the DRAIN low comparator, sets $\overline{PWRGD}$ status during GATE startup. #### SENSE The SENSE pin is monitored by the circuit breaker (CB) comparator, the analog current limit (ACL) amplifier and the fast current limit (FCL) comparator. Each of these three measures the potential of SENSE relative to $V_{EE}$ . When SENSE exceeds 50mV, the CB comparator activates the 230 $\mu$ A TIMER pull-up. At 100mV, the ACL amplifier servos the MOSFET current and, at 200mV, the FCL comparator abruptly pulls GATE low in an attempt to bring the MOSFET current under control. If any of these conditions persists long enough for TIMER to charge $C_T$ to 4V (see Equation 3), the LTC4252 shuts down and pulls GATE low. If the SENSE pin encounters a voltage greater than 100mV, the ACL amplifier will servo GATE downwards in an attempt to control the MOSFET current. Since GATE overdrives the MOSFET in normal operation, the ACL amplifier needs time to discharge GATE to the threshold of the MOSFET. For a mild overload the ACL amplifier can control the MOSFET current, but in the event of a severe overload the current may overshoot. At SENSE = 200mV the FCL comparator takes over, quickly discharging the GATE pin to near $V_{EE}$ potential. FCL then releases and the ACL amplifier takes over. All the while TIMER is running. The effect of FCL is to add a nonlinear response to the control loop in favor of reducing MOSFET current. Owing to inductive effects in the system, FCL typically overcorrects the current limit loop and GATE undershoots. A zero in the loop (resistor $R_{\text{C}}$ in series with the gate capacitor) helps the ACL amplifier to recover. #### SHORT-CIRCUIT OPERATION Circuit behavior arising from a load side low impedance short is shown in Figure 5 for the LTC4252. Initially, the current overshoots the fast current limit level of $V_{SENSE} = 200 \text{mV}$ (Trace 2) as the GATE pin works to bring $V_{GS}$ under control (Trace 3). The overshoot glitches the backplane in the negative direction and when the current is reduced to $100 \text{mV/R}_S$ , the backplane responds by glitching in the positive direction. Figure 5. Output Short-Circuit Behavior of LTC4252 TIMER commences charging $C_T$ (Trace 4) while the analog current limit loop maintains the fault current at $100 \text{mV/R}_S$ , which in this case is 5A (Trace 2). Note that the backplane voltage (Trace 1) sags under load. Timer pull-up is accelerated by $V_{OUT}$ . When $C_T$ reaches 4V, GATE turns off, $\overline{PWRGD}$ pulls high, the load current drops to zero and the backplane rings up to over 100 V. The positive peak is usually limited by avalanche breakdown in the MOSFET and can be further limited by adding a zener diode across the input from -48 V to -48 RTN, such as Diodes Inc. SMAT70A. A low impedance short on one card may influence the behavior of others sharing the same backplane. The initial glitch and backplane sag as seen in Figure 5 Trace 1, can rob charge from output capacitors on adjacent cards. When the faulty card shuts down, current flows in to refresh the capacitors. If LTC4252s are used by the other cards, they respond by limiting the inrush current to a value of $100 \text{mV/R}_S$ . If $C_T$ is sized correctly, the capacitors will recharge long before $C_T$ times out. ## POWER GOOD, PWRGD PWRGD latches low if GATE charges up to within $\underline{2.8V}$ of $V_{IN}$ and DRAIN pulls below $V_{DRNL}$ during start-up. PWRGD is reset in UVLO, in a UV condition or if $C_T$ charges up to 4V. An overvoltage condition has no effect on $\overline{PWRGD}$ status. A $58\mu A$ current pulls this pin high during reset. Due to voltage transients between the power module and $\overline{PWRGD}$ , optoisolation is recommended. This pin provides sufficent drive for an optocoupler. #### **MOSFET SELECTION** The external MOSFET switch must have adequate safe operating area (SOA) to handle short-circuit conditions until TIMER times out. These considerations take precedence over DC current ratings. A MOSFET with adequate SOA for a given application can always handle the required current, but the opposite may not be true. Consult the manufacturer's MOSFET data sheet for safe operating area and effective transient thermal impedance curves. MOSFET selection is a 3-step process by assuming the absense of a soft-start capacitor. First, $R_S$ is calculated and then the time required to charge the load capacitance is determined. This timing, along with the maximum short-circuit current and maximum input voltage defines an operating point that is checked against the MOSFET's SOA curve. To begin a design, first specify the required load current and load capacitance, $I_L$ and $C_L$ . The circuit breaker current trip point ( $V_{CB}/R_S$ ) should be set to accommodate the maximum load current. Note that maximum input current to a DC/DC converter is expected at $V_{SUPPLY(MIN)}$ . $R_S$ is given by: $$R_{S} = \frac{V_{CB(MIN)}}{I_{L(MAX)}}$$ (8) where $V_{CB(MIN)} = 40 \text{mV}$ represents the guaranteed minimum circuit breaker threshold. During the initial charging process, the LTC4252 may operate the MOSFET in current limit, forcing ( $V_{ACL}$ ) between 80mV to 120mV across $R_S$ . The minimum inrush current is given by: $$I_{INRUSH(MIN)} = \frac{80mV}{R_S}$$ (9) Maximum short-circuit current limit is calculated using the maximum $V_{SENSE}$ . This gives $$I_{SHORTCIRCUIT(MAX)} = \frac{120mV}{R_S}$$ (10) The TIMER capacitor $C_T$ must be selected based on the slowest expected charging rate; otherwise TIMER might time out before the load capacitor is fully charged. A value for $C_T$ is calculated based on the maximum time it takes the load capacitor to charge. That time is given by: $$t_{CL(CHARGE)} = \frac{C \cdot V}{I} = \frac{C \cdot V_{SUPPLY(MAX)}}{I_{INRUSH(MIN)}}$$ (11) The maximum current flowing in the DRAIN pin is given by: $$I_{DRN(MAX)} = \frac{V_{SUPPLY(MAX)} - V_{DRNCL}}{R_D}$$ (12) Approximating a linear charging rate as $I_{DRN}$ drops from $I_{DRN(MAX)}$ to zero, the $I_{DRN}$ component in Equation (3) can be approximated with $0.5 \bullet I_{DRN(MAX)}$ . Rearranging equation, TIMER capacitor $C_T$ is given by: $$C_{T} = \frac{t_{CL(CHARGE)} \cdot (230\mu A + 4 \cdot I_{DRN(MAX)})}{4V}$$ (13) Returning to Equation (3), the TIMER period is calculated and used in conjunction with $V_{SUPPLY(MAX)}$ and $I_{SHORTCIRCUIT(MAX)}$ to check the SOA curves of a prospective MOSFET. As a numerical design example, consider a 30W load, which requires 1A input current at 36V. If $V_{SUPPLY(MAX)} = 72V$ and $C_L = 100\mu F$ , $R_D = 1M\Omega$ , Equation (8) gives $R_S = 40m\Omega$ ; Equation (13) gives $C_T = 441nF$ . To account for errors in $R_S$ , $C_T$ , TIMER current (230 $\mu$ A), TIMER threshold (4V), $R_D$ , DRAIN current multiplier and DRAIN voltage clamp ( $V_{DRNCL}$ ), the calculated value should be multiplied by 1.5, giving the nearest standard value of $C_T = 680nF$ . If a short-circuit occurs, a current of up to $120\text{mV}/40\text{m}\Omega = 3\text{A}$ will flow in the MOSFET for 3.6ms as dictated by $C_T = 680\text{nF}$ in Equation (3). The MOSFET must be selected based on this criterion. The IRF530S can handle 100V and 3A for 10ms and is safe to use in this application. Computing the maximum soft-start capacitor value during soft-start to a load short is complicated by the nonlinear MOSFET's SOA characteristics and the $R_{SS}C_{SS}$ response. An overly conservative but simple approach begins with the maximum circuit breaker current, given by: $$I_{CB(MAX)} = \frac{60mV}{R_S} \tag{14}$$ From the SOA curves of a prospective MOSFET, determine the time allowed, t<sub>SOA(MAX)</sub>. C<sub>SS</sub> is given by: $$C_{SS} = \frac{t_{SOA(MAX)}}{0.916 \cdot R_{SS}} \tag{15}$$ In the above example, $60\text{mV}/40\text{m}\Omega$ gives 1.5A. $t_{SOA(MAX)}$ for the IRF530S is 40ms. From Equation (15), $c_{SS} = 437\text{nF}$ . Actual board evaluation showed that $c_{SS} = 100\text{nF}$ was appropriate. The ratio $(R_{SS} \bullet c_{SS})$ to $t_{CL(CHARGE)}$ is a good gauge as a large ratio may result in the time-out period expiring. This gauge is determined empirically with board level evaluation. #### SUMMARY OF DESIGN FLOW To summarize the design flow, consider the application shown in Figure 2. It was designed for 50W. Calculate the maximum load current: 50W/36V = 1.4A; allowing for 83% converter efficiency, $I_{IN(MAX)} = 1.7A$ . Calculate $R_S$ : from Equation (8) $R_S = 20m\Omega$ . Calculate $I_{SHORTCIRCUIT(MAX)}$ : from Equation (9) $I_{SHORTCIRCUIT(MAX)} = 6A$ . Select a MOSFET that can handle 6A at 72V: IRF530S. Calculate $C_T$ : from Equation (13) $C_T$ = 220nF. Select $C_T$ = 330nF, which gives the circuit breaker time-out period $t_{MAX}$ = 1.76ms. Consult MOSFET SOA curves: the IRF530S can handle 6A at 72V for 5ms, so it is safe to use in this application. Calculate $C_{SS}$ : using Equations (14) and (15) select $C_{SS} = 68nF$ . #### FREQUENCY COMPENSATION The LTC4252 typical frequency compensation network for the analog current limit loop is a series $R_{C}$ (10 $\Omega$ ) and $C_{C}$ connected to $V_{EE}.$ Figure 6 depicts the relationship between the compensation capacitor $C_{C}$ and the MOSFET's $C_{ISS}.$ The line in Figure 6 is used to select a starting value LINEAR Figure 6. Recommended Compensation Capacitor $C_C$ vs MOSFET $C_{ISS}$ for $C_C$ based upon the MOSFET's $C_{ISS}$ specification. Optimized values for $C_C$ are shown for several popular MOSFETs. Differences in the optimized value of $C_C$ versus the starting value are small. Nevertheless, compensation values should be verified by board level short-circuit testing. As seen in Figure 5 previously, at the onset of a short-circuit event, the input supply voltage can ring dramatically owing to series inductance. If this voltage avalanches the MOSFET, current continues to flow through the MOSFET to the output. The analog current limit loop cannot control this current flow and therefore the loop undershoots. This effect cannot be eliminated by frequency compensation. A zener diode is required to clamp the input supply voltage and prevent MOSFET avalanche. #### SENSE RESISTOR CONSIDERATIONS For proper circuit breaker operation, Kelvin-sense PCB connections between the sense resistor and the LTC4252's $V_{EE}$ and SENSE pins are strongly recommended. The drawing in Figure 7 illustrates the correct way of making connections between the LTC4252 and the sense resistor. PCB layout should be balanced and symmetrical to minimize wiring errors. In addition, the PCB layout for the sense resistor should include good thermal management techniques for optimal sense resistor power dissipation. Figure 7. Making PCB Connections to the Sense Resistor #### TIMING WAVEFORMS #### System Power-Up Figure 8 details the timing waveforms for a typical powerup sequence in the case where a board is already installed in the backplane and system power is applied abruptly. At time point 1, the supply ramps up, together with UV/OV, V<sub>OUT</sub> and DRAIN. V<sub>IN</sub> and PWRGD follow at a slower rate as set by the $V_{IN}$ bypass capacitor. At time point 2, $V_{IN}$ exceeds $V_{LKO}$ and the internal logic checks for $UV > V_{UVHI}$ , $OV < V_{OVI,O}$ , GATE $< V_{GATEI}$ , SENSE $< V_{CB}$ , SS $< 20 \cdot V_{OS}$ and TIMER < V<sub>TMRI</sub> . If all conditions are met, an initial timing cycle starts and the TIMER capacitor is charged by a 5.8µA current source pull-up. At time point 3, TIMER reaches the $V_{\mbox{\scriptsize TMRH}}$ threshold and the initial timing cycle terminates. The TIMER capacitor is quickly discharged. At time point 4, the $V_{\mbox{\scriptsize TMRL}}$ threshold is reached and the conditions of GATE $< V_{GATEL}$ , SENSE $< V_{CB}$ and SS < 20 • V<sub>OS</sub> must be satisfied before a GATE ramp-up cycle begins. SS ramps up as dictated by R<sub>SS</sub> • C<sub>SS</sub> (as in Equation 6); GATE is held low by the analog current limit (ACL) amplifier until SS crosses 20 • V<sub>OS</sub>. Upon releasing GATE, 58µA sources into the external MOSFET gate and compensation network. When the GATE voltage reaches the MOSFET's threshold, current begins flowing into the load capacitor at time point 5. At time point 6, load current reaches the SS control level and the analog current limit loop activates. Between time points 6 and 8, the GATE voltage is servoed, the SENSE voltage is regulated at Figure 8. System Power-Up Timing (All Waveforms are Referenced to V<sub>FF</sub>) $V_{ACL}(t)$ (Equation 7) and soft-start limits the slew rate of the load current. If the SENSE voltage ( $V_{SENSE} - V_{EE}$ ) reaches the $V_{CB}$ threshold at time point 7, the circuit breaker TIMER activates. The TIMER capacitor, $C_T$ , is charged by a ( $230\mu A + 8 \bullet I_{DRN}$ ) current pull-up. As the load capacitor nears full charge, load current begins to decline. At time point 8, the load current falls and the SENSE voltage drops below $V_{ACL}(t)$ . The analog current limit loop shuts off and the GATE pin ramps further. At time point 9, the SENSE voltage drops below $V_{CB}$ , the fault TIMER cycle ends, followed by a 5.8 $\mu A$ discharge cycle (cool off). The duration between time points 7 and 9 must be shorter than one circuit breaker delay to avoid a fault time out during GATE ramp-up. When <u>GATE</u> ramps past the $V_{GATEH}$ threshold at time point 10, <u>PWRGD</u> pulls low. At time point 11, GATE reaches its maximum voltage as determined by $V_{IN}$ . #### Live Insertion with Short Pin Control of UV/OV In the example shown in Figure 9, power is delivered through long connector pins whereas the UV/OV divider makes contact through a short pin. This ensures the power connections are firmly established before the LTC4252 is activated. At time point 1, the power pins make contact and LINEAR Figure 9. Power-Up Timing with a Short Pin (All Waveforms are Referenced to $V_{\rm FF}$ ) $V_{IN}$ ramps through $V_{LKO}.$ At time point 2, the UV/OV divider makes contact and its voltage exceeds $V_{UVHI}.$ In addition, the internal logic checks for OV < $V_{OVHI},$ GATE < $V_{GATEL},$ SENSE < $V_{CB},$ SS < 20 $\bullet$ $V_{OS}$ and TIMER < $V_{TMRL}.$ If all conditions are met, an initial timing cycle starts and the TIMER capacitor is charged by a 5.8 $\mu$ A current source pull-up. At time point 3, TIMER reaches the $V_{TMRH}$ threshold and the initial timing cycle terminates. The TIMER capacitor is quickly discharged. At time point 4, the $V_{TMRL}$ threshold is reached and the conditions of GATE < $V_{GATEL},$ SENSE < $V_{CB}$ and SS < 20 $\bullet$ $V_{OS}$ must be satisfied before a GATE start-up cycle begins. SS ramps up as dictated by $R_{SS} \bullet C_{SS}$ ; GATE is held low by the analog current limit amplifier until SS crosses 20 $\bullet$ V<sub>OS</sub>. Upon releasing GATE, 58 $\mu$ A sources into the external MOSFET gate and compensation network. When the GATE voltage reaches the MOSFET's threshold, current begins flowing into the load capacitor at time point 5. At time point 6, load current reaches the SS control level and the analog current limit loop activates. Between time points 6 and 8, the GATE voltage is servoed, the SENSE voltage is regulated at V<sub>ACL</sub>(t) and soft-start limits the slew rate of the load current. If the SENSE voltage (V<sub>SENSE</sub> – V<sub>EE</sub>) reaches the V<sub>CB</sub> threshold at time point 7, the circuit breaker TIMER activates. The TIMER capacitor, $C_T$ , is charged by a $(230\mu A + 8 \bullet I_{DRN})$ current pull-up. As the load capacitor nears full charge, load current begins to decline. At point 8, the load current falls and the SENSE voltage drops below $V_{ACL}(t)$ . The analog current limit loop shuts off and the GATE pin ramps further. At time point 9, the SENSE voltage drops below $V_{CB}$ and the fault TIMER cycle ends, followed by a 5.8 $\mu$ A discharge cycle (cool off). When GATE ramps past $V_{GATEH}$ threshold at time point 10, $\overline{PWRGD}$ pulls low. At time point 11, GATE reaches its maximum voltage as determined by $V_{IN}$ . ### **Undervoltage Timing** In Figure 10 when UV pin drops below $V_{UVLO}$ (time point 1), the LTC4252 shuts down with TIMER, SS and GATE all pulling low. If current has been flowing, the SENSE pin voltage decreases to zero as GATE collapses. When UV recovers and clears $V_{UVHI}$ (time point 2), an initial timer cycle begins followed by a start-up cycle. #### **VIN Undervoltage Lockout Timing** The $V_{IN}$ undervoltage lockout comparator, UVLO, has a similar timing behavior as the UV pin timing except it looks for $V_{IN} < (V_{LKO} - V_{LKH})$ to shut down and $V_{IN} > V_{LKO}$ to start. In an undervoltage lockout condition, both UV and OV comparators are held off. When $V_{IN}$ exits undervoltage lockout, the UV and OV comparators are enabled. #### **Undervoltage Timing with Overvoltage Glitch** In Figure 11, both UV and OV pins are connected together. When UV clears $V_{UVHI}$ (time point 1), an initial timing cycle starts. If the system bus voltage overshoots $V_{OVHI}$ as shown at time point 2, TIMER discharges. At time point 3, the supply voltage recovers and drops below the $V_{OVI}$ O Figure 10. Undervoltage Timing (All Waveforms are Referenced to $V_{FF}$ ) Figure 11. Undervoltage Timing with an Overvoltage Glitch (All Waveforms are Referenced to V<sub>FF</sub>) threshold. The initial timing cycle restarts, followed by a GATE start-up cycle. ## **Overvoltage Timing** During normal operation, if the OV pin exceeds $V_{\rm OVHI}$ as shown at time point 1 of Figure 12, the TIMER and PWRGD status are unaffected. Nevertheless, SS and GATE pull down and the load is disconnected. At time point 2, OV recovers and drops below the $V_{\rm OVLO}$ threshold. A GATE start-up cycle begins. If the overvoltage glitch is long enough to deplete the load capacitor, a full start-up cycle as shown between time points 4 through 7 may occur. #### **Circuit Breaker Timing** In Figure 13a, the TIMER capacitor charges at 230 $\mu$ A if the SENSE pin exceeds V<sub>CB</sub> but V<sub>DRN</sub> is less than 6.15V. If the SENSE pin drops below V<sub>CB</sub> before TIMER reaches the V<sub>TMRH</sub> threshold, TIMER is discharged by 5.8 $\mu$ A. In Figure 13b, when TIMER exceeds V<sub>TMRH</sub>, GATE pulls down immediately and the LTC4252 shuts down. In Figure 13c, multiple momentary faults cause the TIMER capacitor to integrate and reach V<sub>TMRH</sub>. GATE pull down follows and the LTC4252 shuts down. During shutdown, the LTC4252-1 latches TIMER high with a 5.8 $\mu$ A pull-up current source; the LTC4252-2 activates a shutdown cooling cycle. Figure 12. Overvoltage Timing (All Waveforms are Referenced to V<sub>EE</sub>) Figure 13. Circuit-Breaker Timing Behavior (All Waveforms are Referenced to VEE) # Resetting a Fault Latch (LTC4252-1) The latched circuit breaker fault of LTC4252-1 benefits from long cooling time. It is reset by pulling the UV pin below $V_{UVLO}$ with a switch. Reset is also accomplished by pulling the $V_{IN}$ pin momentarily below ( $V_{LKO} - V_{LKH}$ ). A third reset method involves pulling the TIMER pin below $V_{TMRL}$ as shown in Figure 14. An initial timing cycle is skipped if TIMER is used for reset. An initial timing cycle is generated if reset by the UV pin or the $V_{IN}$ pin. The duration of the TIMER reset pulse should be smaller than the time taken to reach 0.2V at SS pin. With a single pole mechanical pushbutton switch, this may not be feasible. A double pole, single throw pushbutton switch removes this restriction by connecting the second switch to the SS pin. With this method, both the SS and TIMER pins are released at the same time (see Figure 19). Figure 14. Pushbutton Reset of LTC4252-1's Latched Fault (All Waveforms are Referenced to V<sub>EE</sub>) #### Shutdown Cooling Cycle (LTC4252-2) Figure 15 shows the timer behavior of the LTC4252-2. At time point 2, TIMER exceeds $V_{TMRH}$ , GATE pulls down immediately and the LTC4252 shuts down. TIMER starts a shutdown cooling cycle by discharging TIMER with 5.8µA to the $V_{TMRL}$ threshold. TIMER then charges with 5.8µA to the $V_{TMRH}$ threshold. There are four 5.8µA discharge phases and three $5.8\mu A$ charge phases in this shutdown cooling cycle spanning time points 2 and 3. At time point 3, the LTC4252 automatic retry occurs with a start-up cycle. Good thermal management techniques are highly recommended; power and thermal dissipation must be carefully evaluated when implementing the automatic retry scheme. Figure 15. Shutdown Cooling Timing Behavior of LTC4252-2 (All Waveforms are Referenced to V<sub>FF</sub>) #### **Analog Current Limit and Fast Current Limit** In Figure 16a, when SENSE exceeds $V_{ACL}$ , GATE is regulated by the analog current limit amplifier loop. When SENSE drops below $V_{ACL}$ , GATE is allowed to pull up. In Figure 16b, when a severe fault occurs, SENSE exceeds $V_{FCL}$ and GATE immediately pulls down until the analog current amplifier can establish control. If the severe fault causes $V_{OUT}$ to exceed $V_{DRNCL}$ , the DRAIN pin is clamped at $V_{DRNCL}$ . $I_{DRN}$ flows into the DRAIN pin and is multiplied by 8. This extra current is added to the TIMER pull-up current of $230\mu A$ . This accelerated TIMER current of $[230\mu A+8 \bullet I_{DRN}]$ produces a shorter circuit breaker fault delay. Careful selection of $C_T$ , $R_D$ and MOSFET can help prevent SOA damage in a low impedance fault condition. Figure 16. Current Limit Behavior (All Waveforms are Referenced to VEE) #### **Soft-Start** If the SS pin is not connected, this pin defaults to a linear voltage ramp, from 0V to 2.2V in about 220us at GATE start-up, as shown in Figure 17a. If a soft-start capacitor, C<sub>SS</sub>, is connected to this SS pin, the soft-start response is modified from a linear ramp to an RC response (Equation 6), as shown in Figure 17b. This feature allows load current to slowly ramp-up at GATE start-up. Soft-start is initiated at time point 3 by a TIMER transition from $V_{TMRH}$ to V<sub>TMRL</sub> (time points 1 to 2) or by the OV pin falling below the $V_{OVI,O}$ threshold after an OV condition. When the SS pin is below 0.2V, the analog current limit amplifier holds GATE low. Above 0.2V, GATE is released and 58µA ramps up the compensation network and GATE capacitance at time point 4. Meanwhile, the SS pin voltage continues to ramp up. When GATE reaches the MOSFET's threshold, the MOSFET begins to conduct. Due to the MOSFET's high g<sub>m</sub>, the MOSFET current quickly reaches the soft-start control value of $V_{ACL}(t)$ (Equation 7). At time point 6, the GATE voltage is controlled by the current limit amplifier. The soft-start control voltage reaches the circuit breaker voltage, $V_{CB}$ , at time point 7 and the circuit breaker TIMER activates. As the load capacitor nears full charge, load current begins to decline below $V_{ACL}(t)$ . The current limit loop shuts off and GATE releases at time point 8. At time point 9, the SENSE voltage falls below $V_{CB}$ and TIMER deactivates. Large values of $C_{SS}$ can cause premature circuit breaker time out as $V_{ACL}(t)$ may exceed the $V_{CB}$ potential during the circuit breaker delay. The load capacitor is unable to achieve full charge in one GATE start-up cycle. A more serious side effect of large $C_{SS}$ values is SOA duration may be exceeded during soft-start into a low impedance load. A soft-start voltage below $V_{CB}$ will not activate the circuit breaker TIMER. Figure 17. Soft-Start Timing (All Waveforms are Referenced to $V_{EE}$ ) #### **Power Limit Circuit Breaker** Figure 18 shows the LTC4252-2 in a power limit circuit breaking application. The SENSE pin is modulated by the board supply voltage, $V_{SUPPLY}$ . The zener voltage, $V_{Z}$ is set to be the same as the low supply operating voltage, $V_{SUPPLY(MIN)} = 36V$ . If the goal is to have the high supply operating voltage, $V_{SUPPLY(MAX)} = 72V$ give the same power at $V_{SUPPLY(MIN)}$ , then resistors R4 and R6 are selected using the ratio: $$\frac{R6}{R4} = \frac{V_{CB}}{V_{SUPPLY(MAX)}} \tag{16}$$ If R6 is $22\Omega$ , R4 is 31.6k. The peak circuit breaker power limit is: $$POWER_{MAX} = \frac{\left(V_{SUPPLY(MIN)} + V_{SUPPLY(MAX)}\right)^{2}}{4 \cdot V_{SUPPLY(MIN)} \cdot V_{SUPPLY(MAX)}}$$ $$\bullet POWER_{SUPPLY(MIN)}$$ $$= 1.125 \cdot POWER_{SUPPLY(MIN)}$$ (17) when $V_{SUPPLY} = 0.5 \bullet (V_{SUPPLY(MIN)} + V_{SUPPLY(MAX)}) = 54V.$ The peak power at the fault current limit occurs at the supply overvoltage threshold. The fault current limited power is: $$POWER_{FAULT} = \frac{V_{SUPPLY}}{R_{S}} \cdot \left(V_{ACL} - \left(V_{SUPPLY} - V_{Z}\right) \cdot \frac{R6}{R4}\right)$$ (18) Figure 18. Power Limit Circuit Breaking Application # PACKAGE DESCRIPTION #### MS8 Package 8-Lead Plastic MSOP (Reference LTC DWG # 05-08-1660) - 2. DRAWING NOT TO SCALE - 2. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006°) PER SIDE - 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX # PACKAGE DESCRIPTION #### **MS Package** 10-Lead Plastic MSOP (Reference LTC DWG # 05-08-1661) - 1. DIMENSIONS IN MILLIMETER/(INCH) - 2. DRAWING NOT TO SCALE - 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX # TYPICAL APPLICATION Figure 19. -48V/5A Application # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------------|----------------------------------------------------|--------------------------------------------------------------------------------------| | LT1640AH/LT1640AL | Negative High Voltage Hot Swap Controllers in SO-8 | Negative High Voltage Supplies from -10V to -80V | | LT1641-1/LT1641-2 | Positive High Voltage Hot Swap Controllers in SO-8 | Supplies from 9V to 80V, Latched Off/Autoretry | | LTC1642 | Fault Protected Hot Swap Controller | 3V to 16.5V, Overvoltage Protection up to 33V | | LT4250 | -48V Hot Swap Controller in SO-8 | Active Current Limiting, Supplies from -20V to -80V | | LTC4251/LTC4251-1 | -48V Hot Swap Controllers in SOT-23 | Fast Active Current Limiting, Supplies from -15V | | LTC4253 | -48V Hot Swap Controller with Sequencer | Fast Current Limiting with Three Sequenced Power Good Outputs,<br>Supplies from -15V |