# Advanced I/O with X-Bus Interface ## **FEATURES** - 3.3 Volt Operation (5V tolerant) - Floppy Disk Controller (Supports 2 FDCs) - Multi-Mode Parallel Port - Two UARTs - 8042 Keyboard Controller - SMBus Controller - SMBus access to LCD Interface - SMBus Serial Port 2 Interface Disable - SMBus access to Power On Elapsed Time Counters - Programmable Slave Address - X-Bus Interface - Supports up to four external I/O components - Offers two modes of operation - Support for Driving LCD Panel Interface Controller - Supports Port 80h "Snooping" - Programmable Wakeup Event Interface (IO\_PME# Pin) - SMI Support (IO\_SMI# Pin) - GPIOs (55) - Fan Controller - One Fan Speed Control Output - One Fan Tachometer Input - ISA IRQ to Serial IRQ Conversion - XNOR Chain for Board Test Mode - PC2001 and ACPI 2.0 Compliant - 128-pin QFP Package - ISA Plug-and-Play Compatible Register Set - Intelligent Auto Power Management - Power On Elapsed Time Counters - Counter for Main Power - Counter for Standby Power - Real Time Clock - MC146818 and DS1287 Compatible - 256 Bytes of Battery Backed CMOS in Two 128-Byte Banks - 128 Bytes of CMOS RAM Lockable in 4x32 Byte Blocks - 12 and 24 Hour Time Format - 24-hour daily alarm - 30-day alarm - Binary and BCD Format - <1μA Standby Current (typ) - 2.88MB Super I/O Floppy Disk Controller - Licensed CMOS 765B Floppy Disk Controller - Software and Register Compatible with SMSC's Proprietary 82077AA Compatible Core - Configurable Open Drain/Push-Pull Output Drivers - Supports Vertical Recording Format - 16-Byte Data FIFO - 100% IBM Compatibility - Detects All Overrun and Underrun Conditions - Sophisticated Power Control Circuitry (PCC) Including Multiple Powerdown Modes for Reduced Power Consumption - DMA Enable Logic - Data Rate and Drive Control Registers - 480 Address, up to 15 IRQ and Four DMA Options - Enhanced Digital Data Separator - 2 Mbps, 1 Mbps, 500 Kbps, 300 Kbps, 250 Kbps Data Rates - Programmable Precompensation Modes - Keyboard Controller - 8042 Software Compatible - 8-Bit Microcomputer - 2k Bytes of Program ROM - 256 Bytes of Data RAM - Four Open Drain Outputs Dedicated for Keyboard/Mouse Interface - Asynchronous Access to Two Data Registers and One Status Register - Supports Interrupt and Polling Access - 8-Bit Counter Timer - Port 92 Support - Fast Gate A20 and KRESET Outputs - Serial Ports - Two Full Function Serial Ports - High Speed NS16C550A Compatible UARTs with Send/Receive 16-Byte FIFOs - Supports 230k and 460k Baud - Programmable Baud Rate Generator - Modem Control Circuitry - 480 Address and 15 IRQ Options - IrDA 1.0, HP-SIR, ASK IR Support - Multi-Mode Parallel Port with ChiProtect - Standard Mode IBM PC/XT, PC/AT, and PS/2 Compatible Bi-directional Parallel Port - Enhanced Parallel Port (EPP) Compatible EPP 1.7 and EPP 1.9 (IEEE 1284 Compliant) - IEEE 1284 Compliant Enhanced Capabilities Port (ECP) - ChiProtect Circuitry for Protection Against Damage Due to Printer Power-On - 960 Address, up to 15 IRQ and Four DMA Options - Pin Reduced ISA Host Interface (LPC Bus) - Multiplexed Command, Address and Data Bus - 8-Bit I/O Transfers - 8-Bit DMA Transfers - 16-Bit Address Qualification - Serial IRQ Interface Compatible with Serialized IRQ Support for PCI Systems - Power Management Event (PME) Interface Pin - Power Management - ACPI Registers © STANDARD MICROSYSTEMS CORPORATION (SMSC) 2001 80 Arkay Drive Hauppauge, NY 11788 (631) 435-6000 FAX (631) 273-3123 Standard Microsystems is a registered trademark of Standard Microsystems Corporation, and SMSC, ChiProtect, and Multi-Mode are trademarks of Standard Microsystems Corporation. Product names and company names are the trademarks of their respective holders. Circuit diagrams utilizing SMSC products are included as a means of illustrating typical applications; consequently complete information sufficient for construction purposes is SMSC reserves the right to make changes to specifications been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the semiconductor devices described any licenses under the patent rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT, TORT, NEGLIGENCE OF SMSC OR OTHERS, STRICT LIABILITY, BREACH OF WARRANTY, OR OTHERWISE; WHETHER OR NOT ANY REMEDY IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE; AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. #### **GENERAL DESCRIPTION** The LPC47S45x is a 3.3V PC2001 compliant Super I/O controller designed for server applications. The LPC47S45x implements the LPC interface, a pin reduced ISA interface which provides the same or better performance as the ISA/X-bus with a substantial savings in pins used. The part provides 55 GPIO pins, ACPI support, an X-Bus interface, two SMBus controllers, a fan speed control output, a fan tachometer input and four ISA IRQs that can be routed to any of the serial IRQs. The LPC47S45x also provides Power on Elapsed Time counters for Main Power and Standby Power, power supply on/off control, and a Real Time Clock. The X-Bus interface allows the LPC47S45x to interface to as many as four external components that have an eight bit data bus and occupy up to 4 contiguous I/O address ports. It is accessible by either the SMBus or the LPC interface. It is capable of interfacing to an LCD Panel Interface Controller without any external logic and it can be used for Port 80h "snooping". The LPC47S45x offers two SMBus controllers that share the same pin interface. The SMBus slave only device provides external access to an LCD controller that can be attached to the X-Bus. It is capable of disabling the floppy port, the serial ports, and the parallel port. The SMBus slave only device can also tristate the Serial Port 2 interface so that it may be muxed with an external UART controller. The LPC47S45x is equipped with two counters that may be monitored either by the SMBus slave only device or by the LPC interface, which monitor the length of time VCC and VTR are active. The LPC47S45x incorporates a keyboard interface, SMSC's true CMOS 765B floppy disk controller, advanced digital data separator, two 16C550 compatible UARTs, one Multi-Mode parallel port which includes ChiProtect circuitry plus EPP and ECP, and Intelligent Power Management. The true CMOS 765B core provides 100% compatibility with IBM PC/XT and PC/AT architectures in addition to providing data overflow and underflow protection. The SMSC advanced digital data separator incorporates SMSC's patented data separator technology, allowing for ease of testing and use. The on-chip UARTs are compatible with the NS16C550. The parallel port is compatible with IBM PC/AT architecture, as well as IEEE 1284 EPP and ECP. The LPC47S45x incorporates sophisticated power control circuitry (PCC). The PCC supports multiple low power down modes. The LPC47S45x supports the ISA Plug-and-Play Standard (Version 1.0a) and provides the recommended functionality to support Windows 2000, Windows Me, and PC2001. The I/O Address, DMA Channel and Hardware IRQ of each logical device in the LPC47S45x may be reprogrammed through the internal configuration registers. There are 480 I/O address location options, a Serialized IRQ interface, and three DMA channels. # ORDERING INFORMATION Order Numbers: LPC47S452-NC for 128 Pin QFP Package with AMI Keyboard BIOS LPC47S457-NC for 128 Pin QFP Package with Phoenix 42i Keyboard BIOS # **TABLE OF CONTENTS** | 1 | PIN C | ONFIGURATION | 10 | |---|-----------------|-----------------------------------------------------------------|----| | 2 | PINOL | JT | 11 | | 3 | PIN D | ESCRIPTION | 12 | | | 3.1 Bu | FFER TYPE DESCRIPTIONS | 17 | | | | NS THAT REQUIRE EXTERNAL PULLUP RESISTORS | | | 4 | | RIPTION OF POWER SOURCES AND CLOCK INPUT/OUTPUTS | | | • | | | | | | | 3 VOLT OPERATION / 5 VOLT TOLERANCE | | | | | WER FUNCTIONALITY | | | | 4.2.1<br>4.2.2 | VCC Power VTR Support | | | | 4.2.2 | VTR SupportVbat Input | | | | | FERNAL PWRGOOD | | | | | .768 KHZ TRICKLE CLOCK INPUT | | | | | DICATION OF 32KHZ CLOCK | | | | | OSEL | | | | | ICKLE POWER FUNCTIONALITY | | | | | MHz Clock Output | | | | | XIMUM CURRENT VALUES | | | | 4.10 | Power Management Events (PME/SCI) | 23 | | 5 | FUNC | TIONAL DESCRIPTION | 24 | | | 5.1 Su | PER I/O REGISTERS | 24 | | | | OST PROCESSOR INTERFACE (LPC) | | | | | C Interface | | | | 5.3.1 | LPC Interface Signal Definition | | | | 5.3.2 | Power Management | | | | 5.3.3 | LPC Transfers | | | | | OPPY DISK CONTROLLER | | | | 5.4.1 | FDC Internal Registers | | | | 5.4.2 | Status Register Encoding | | | | 5.4.3 | DMA Transfers | | | | 5.4.4<br>5.4.5 | Controller Phases Command Set/Descriptions | | | | 5.4.6 | Instruction Set | | | | 5.4.7 | Data Transfer Commands | | | | 5.4.8 | Control Commands | | | | 5.4.9 | Direct Support for Two Floppy Drives | | | | | RIAL PORT (UART) | | | | 5.5.1 | Register Description | | | | 5.5.2 | Programmable Baud Rate Generator (AND Divisor Latches DLH, DLL) | | | | 5.5.3 | Effect Of The Reset on Register File | | | | 5.5.4 | FIFO Interrupt Mode Operation | | | | 5.5.5 | FIFO Polled Mode Opertion | | | | 5.5.6 | Notes On Serial Port Operation | | | | | RARED INTERFACE | | | | 5.6.1<br>5.7 PA | IR Transmit Pin | | | | 5.7 PA | RALLEL PORTIBM XT/AT Compatible, Bi-Directional And EPP Modes | | | | 5.7.1 | EPP 1.9 Operation | | | | 5.7.3 | EPP 1.7 Operation | | | | 5.7.4 | Extended Capabilities Parallel Port | | | | 5.7.5 | Vocabulary | | | | 5.7.6 | ECP Implementation Standard | 83 | | | 5.7.7 | Parallel Port Floppy Disk Controller | | | | 5.8 Pc | WER MANAGEMENT | 94 | **PRELIMINARY** | 5.8.1 | FDC Power Management | . 94 | |------------------|--------------------------------------------------|------| | 5.8.2 | UART Power Management | . 96 | | 5.8.3 | Parallel Port | . 96 | | | EAL TIME CLOCK | | | 5.9.1 | Configuration Registers | | | 5.9.2 | Host I/O Interface | | | 5.9.3 | Internal Registers | | | 5.9.4 | Time Calendar and Alarm | | | 5.9.5<br>5.9.6 | Update Cycle Control and Status Registers | | | 5.9.6<br>5.9.7 | Interrupts | | | 5.9.7<br>5.9.8 | 32kHz Clock Input | | | 5.9.9 | Power Management | | | | SERIAL IRQ | 105 | | 5.10.1 | Timing Diagrams For SER_IRQ Cycle | | | 5.10.2 | Routable IRQ To Serial IRQ Conversion Capability | 107 | | | 8042 Keyboard Controller Description | | | 5.11.1 | Keyboard Interface | | | 5.11.2 | External Keyboard and Mouse Interface | | | 5.11.3 | Keyboard Power Management | | | 5.11.4 | Interrupts | | | 5.11.5<br>5.11.6 | Memory Configurations | | | 5.11.6<br>5.11.7 | External Clock Signal | | | 5.11.8 | Default Reset Conditions | | | 5.11.9 | Latches On Keyboard and Mouse IRQs | | | 5.11.10 | | | | | GENERAL PURPOSE I/O | 115 | | 5.12.1 | GPIO Pins | 115 | | 5.12.2 | Description | | | 5.12.3 | GPIO Control | | | 5.12.4 | GPIO Operation | | | 5.12.5 | GPIO PME and SMI Functionality | | | 5.12.6<br>5.12.7 | Either Edge Triggered Interrupts | | | | LED Functionality | | | | POWER ON ELAPSED TIMER (POET) | | | 5.14.1 | | | | 5.14.2 | | | | 5.15 | FAN SPEED CONTROL AND MONITORING | | | 5.15.1 | Fan Speed Control | 124 | | 5.15.2 | | 125 | | | Device Disable Register | 128 | | 5.16.1 | Device Disable Register (LPC only) | | | 5.16.2 | SMBus2 Device Disable Register (SMBus2 only) | | | | SMBus Controller Configuration Registers | | | 5.17.1<br>5.17.2 | Runtime Registers | | | _ | SMBus2 Slave Device | | | 5.18.1 | SMBus Protocols supported by SMBus2 | | | 5.18.2 | Command Codes | | | 5.18.3 | X-Bus SMBus2/LPC Arbitration | | | 5.18.4 | SMBus2 Register Summary | 139 | | 5.18.5 | SMBus2 Register Description | | | 5.18.6 | Invalid Command Protocol Response Behavior | | | 5.18.7 | Slave Device Time-Out | | | 5.18.8 | Stretching the SCLK Signal | | | 5.18.9 | SMBus Timing | | | 5.18.10<br>5.19 | D Bus Reset SequenceX-Bus Interface | | | 5.19 | I/O Cycles | | | 5.19.1 | Supported LCD Controllers | | | | ** | | | 6 ACPI/ | PME/SMI FEATURES | 147 | **PRELIMINARY** | 6 | 6.1 P | OWER STATES | 147 | |----|------------|---------------------------------------------------------------|-----| | | 6.1.1 | Global/System Sleep States | 147 | | | 6.1.2 | Device Sleep States | 147 | | | 6.1.3 | Wake Events | 147 | | 6 | 5.2 A | CPI specific Registers | 148 | | 6 | | CPI FEATURES | | | | 6.3.1 | Legacy/ACPI Select | | | | 6.3.2 | Power Button with Override | | | | 6.3.3 | RTC Alarm as a PME Event | | | 6 | | ME SUPPORT | | | _ | 6.4.1 | 'Wake On Specific Key' Option | | | 6 | | YSTEM MANAGEMENT INTERRUPT (SMI) | | | · | 6.5.1 | SMI Registers | | | | 6.5.2 | ACPI Support Register for SMI Generation | 155 | | _ | | • | | | 7 | RUN | TIME REGISTERS | 156 | | 7 | '.1 R | UNTIME REGISTERS BLOCK SUMMARY | 156 | | | | LUNTIME REGISTERS BLOCK DESCRIPTION | | | - | | | | | 8 | CON | FIGURATION | 194 | | | 3.1 S | YSTEM ELEMENTS | 104 | | | | | | | _ | | ONFIGURATION SEQUENCE | | | | | ROGRAMMING EXAMPLE | | | | 3.4 C | HIP LEVEL (GLOBAL) CONTROL/CONFIGURATION REGISTERS[0x00-0x2F] | 199 | | č | 3.5 L | OGICAL DEVICE CONFIGURATION/CONTROL REGISTERS [0x30-0xFF] | 202 | | 9 | OPE | RATIONAL DESCRIPTION | 224 | | | | | | | | | 1aximum Guaranteed Ratings | | | Ĝ | ).2 D | C ELECTRICAL CHARACTERISTICS | 224 | | 10 | TIM | IING DIAGRAMS | 228 | | 10 | 1 114 | | | | 1 | 0.1 | Power-Up Timing | 229 | | 1 | 0.2 | INPUT CLOCK TIMING | 230 | | 1 | 0.3 | OUTPUT CLOCK TIMING | 230 | | 1 | 0.4 | LPC Interface | 231 | | 1 | 0.5 | FLOPPY DISK TIMING | 234 | | 1 | 0.6 | PARALLEL PORT TIMING | 235 | | | 10.6.1 | | | | 1 | 0.7 | INFRARED INTERFACE TIMING DIAGRAMS | | | 1 | 8.0 | SMBUS TIMING | | | | 0.9 | X-Bus Timing | | | | 10.9.1 | | | | | 10.9.2 | | | | | 10.9.3 | · | 249 | | | 10.9.4 | | 250 | | 1 | 0.10 | TIMING FOR SERIAL IRQ'S | | | | 0.11 | Keyboard/Mouse Timing. | | | | 0.12 | FAN TIMING. | | | | 0.12 | TIMING FOR LED OUTPUT | _ | | 11 | | SC 128 PIN QFP PACKAGE OUTLINE, 3.9 MM FOOTPRINT | | | | | | | | 12 | AP | PENDIX - TEST MODES | 257 | | 1 | <b>~</b> 4 | NORMAL OPERATING POWER SUPPLY STATE | 257 | | | 2.1 | | | | 1 | 2.1<br>2.2 | TEST MODES | | | 1 | | TEST MODES | 257 | # **TABLES** | Table 1 – Super I/O Block Addresses | | |-------------------------------------------------------------------|-----------------| | Table 2 – Status, Data and Control Registers | | | Table 3 – Internal 2 Drive Decode - Normal | 32 | | Table 4 – Internal 2 Drive Decode - Drives 0 and 1 Swapped | 32 | | Table 5 – Tape Select Bits | 32 | | Table 6 – Drive Type ID | 33 | | Table 7 – Precompensation Delays | | | Table 8 – Data Rates | | | Table 9 – DRVDEN Mapping0 | | | Table 10 – Default Precompensation Delays | | | Table 11 – FIFO Service Delay | | | Table 12 – Status Register 0 | | | Table 13 – Status Register 1 | | | Table 14 – Status Register 2 | 40 | | Table 15 – Status Register 3 | | | | | | Table 16 – Description of Command Symbols | | | Table 17 – Instruction Set | | | Table 18 – Sector Sizes | | | Table 19 – Effects of MT and N Bits | | | Table 20 – Skip Bit vs Read Data Command | | | Table 21 – Skip Bit vs. Read Deleted Data Command | | | Table 22 – Result Phase Table | | | Table 23 – Verify Command Result Phase Table | | | Table 24 – Typical Values for Formatting | | | Table 25 – Interrupt Identification | 58 | | Table 26 – Drive Control Delays (ms) | 59 | | Table 27 – Effects of WGATE and GAP Bits | 61 | | Table 28 – Addressing the Serial Port | 63 | | Table 29 – Interrupt Control Table | | | Table 30 – Baud Rates | | | Table 31 – Reset Function Table | | | Table 32 – Register Summary for an Individual UART Channel | | | Table 33 – Parallel Port Connector | | | Table 34 – EPP Pin Descriptions | | | Table 35 – ECP Pin Descriptions | | | Table 36 – ECP Register Definitions | | | Table 37 – Mode Descriptions | | | Table 38A – Extended Control Register | | | Table 39 – Channel Commands | | | | | | Table 40 – Modified Parallel Port FDD Control | | | Table 41 – FDC Parallel Port Pins | | | Table 42 – PC/AT and PS/2 Available Registers | | | Table 43 – State of System Pins in Auto Powerdown | | | Table 44 – State of Floppy Disk Drive Interface Pins in Powerdown | | | Table 45 – RTC Configuration Registers | | | Table 46 – CMOS Run time Registers | | | Table 47 – RTC and CMOS RAM Address Map | 98 | | Table 48 – RTC Register Valid Range | 99 | | Table 49 – RTC Update Cycle Timing | 100 | | Table 50 – RTC Divider Selection Bits | 101 | | Table 51 – RTC Periodic Interrupt Rates | | | Table 52 – I/O Address Map | | | Table 53 – Host Interface Flags | | | Table 54 – Status Register | | | Table 55 – Resets | | | Table 56 – GPIO Pin Functionality | | | Table 57 – General Purpose I/O Port Assignments | | | Table 58 – GPIO Configuration Summary | | | SMSC DS – LPC47S45x Page 7 of 259 | Rev. 07/09/2001 | | | | | Table 59 – GPIO Read/Write Behavior | 120 | |------------------------------------------------------------------------------------|-----| | Table 60 – Runtime Register Block Summary – Power On Elapsed Time Counters | 123 | | Table 61 – Different Modes for Fan | | | Table 62 – SMBus Runtime Registers | | | Table 63 – SMBus Control/Status Register (SMBus/Base Address) | 130 | | Table 64 – Instruction Table for Serial Bus Control | | | Table 65 – SMBus Own Address Register (SMBus Base Address +1) | | | Table 66 – SMBus Data Register (SMBus Base Address +2) | | | Table 67 – SMBus Clock Register (SMBus Base Address +3) | | | Table 68 – SMBus Clock Select Encoding | | | Table 69 – Command Codes | | | Table 70 – SMBus2/LPC Arbitration Summary | | | Table 71 – SMBus2 Register Mapping Summary | | | Table 72 – SMBus 2 SMB_COM2 Register Description | | | Table 73 – COM Port 2 Inactive Signal State | | | Table 74 – SMBus 2 SMB_DDR Register description | | | Table 75 – SMBus2, SMB_ARB Arbitration Register | | | Table 76 – LCD Controller Connections | | | Table 77 – LCD Controller Operations | | | Table 78 – SMI/PME Generation | | | Table 79. Runtime Register Block Summary | | | Table 80 – Runtime Registers Block Description | | | Table 81 – LPC47S45x Configuration Registers Summary | | | Table 82 – Chip Level Registers | | | Table 83 – Logical Device Registers | | | Table 84 – I/O Base Address Configuration Register Description | | | Table 85 – Interrupt Select Configuration Register Description | | | Table 86 – DMA Channel Select Configuration Register Description | | | Table 87 – Floppy Disk Controller, Logical Device 0 [Logical Device Number = 0x00] | | | Table 88 – Parallel Port, Logical Device 3 [Logical Device Number = 0x03] | | | Table 89 – Serial Port 1, Logical Device 4 [Logical Device Number = 0x04] | | | Table 90 – Serial Port 2, Logical Device 5 [Logical Device Number = 0x05] | | | Table 91 – RTC, Logical Device 6 [Logical Device Number = 0x06] | | | Table 92 – KYBD, Logical Device 7 [Logical Device Number = 0x07] | | | Table 93 – X-Bus, Logical Device 8 [Logical Device Number = 0x08] | | | Table 94 – Runtime Registers, Logical Device A | | | Table 95 – SMBus [Logical Device Number = 0x0B] | 223 | # **FIGURES** | FIGURE 1 – SERIAL DATA | 66 | |-------------------------------------------------------------------------------|-----| | FIGURE 2 – KEYBOARD LATCH | 113 | | FIGURE 3 – MOUSE LATCH | | | FIGURE 4 – GPIO FUNCTION ILLUSTRATION | 119 | | FIGURE 5 – FAN TACHOMETER INPUT AND CLOCK SOURCE | 125 | | FIGURE 6 - CONCEPTUAL BLOCK DIAGRAM OF FAN MONITORING LOGIC | 126 | | FIGURE 7 – SAMPLE SMBUS SINGLE BYTE TRANSACTION | 135 | | FIGURE 8 - REPRESENTATIVE DIAGRAM OF SMBUS AND SMBUS2 | 135 | | FIGURE 9 – WRITE BYTE PROTOCOL | 136 | | FIGURE 10 – READ BYTE PROTOCOL | | | FIGURE 11 - LPC AND SMBUS I/O ACCESSES TO THE X-BUS INTERFACE (MODE 1/MODE 2) | 145 | | FIGURE 12 – WAKEUP LOGIC | 149 | | FIGURE 13 – POWER-UP TIMING | 229 | | FIGURE 14 – INPUT CLOCK TIMING | 230 | | FIGURE 15 – OUTPUT CLOCK TIMING | 230 | | FIGURE 16 - PCI CLOCK TIMING | 231 | | FIGURE 17 – RESET TIMING | 231 | | FIGURE 18 - OUTPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS | 231 | | FIGURE 19 - INPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS | 232 | | FIGURE 20 – I/O WRITE | | | FIGURE 21 – I/O READ | 232 | | FIGURE 22 – DMA REQUEST ASSERTION THROUGH LDRQ# | 232 | | FIGURE 23 – DMA WRITE (FIRST BYTE) | | | FIGURE 24 – DMA READ (FIRST BYTE) | | | FIGURE 25 – FLOPPY DISK DRIVE TIMING (AT MODE ONLY) | | | FIGURE 26 – EPP 1.9 DATA OR ADDRESS WRITE CYCLE | | | FIGURE 27 – EPP 1.9 DATA OR ADDRESS READ CYCLE | 236 | | FIGURE 28 – EPP 1.7 DATA OR ADDRESS WRITE CYCLE | 237 | | FIGURE 29 – EPP 1.7 DATA OR ADDRESS READ CYCLE | | | FIGURE 30 – PARALLEL PORT FIFO TIMING | 239 | | FIGURE 31 – ECP PARALLEL PORT FORWARD TIMING | 240 | | FIGURE 32 - ECP PARALLEL PORT REVERSE TIMING | | | FIGURE 33 - IRDA RECEIVE TIMING | | | FIGURE 34 – IRDA TRANSMIT TIMING | 243 | | FIGURE 35 – AMPLITUDE SHIFT KEYED IR RECEIVE TIMING | 244 | | FIGURE 36 - AMPLITUDE SHIFT KEYED IR TRANSMIT TIMING | 245 | | FIGURE 37 – SMBUS TIMING | 246 | | FIGURE 38 – X-BUS READ TIMING | 247 | | FIGURE 39 – X-BUS WRITE TIMING | 247 | | FIGURE 40 - X-BUS AND LPC I/O READ CYCLE | 248 | | FIGURE 41 – X-BUS AND LPC I/O WRITE CYCLE | 249 | | FIGURE 42 - SMBUS TO X-BUS WRITE CYCLE TIMING FOR LCD AND I/O CYCLES | 250 | | FIGURE 43 - SMBUS TO X-BUS READ CYCLE TIMING FOR LCD AND I/O CYCLES | 251 | | FIGURE 44 – SETUP AND HOLD TIME | 252 | | FIGURE 45 – SERIAL PORT DATA | | | FIGURE 46 - KEYBOARD/MOUSE RECEIVE/SEND DATA TIMING | 253 | | FIGURE 47 – FAN OUTPUT TIMING | 254 | | FIGURE 48 – FAN TACHOMTER INPUT TIMING | | | FIGURE 49 – LED OUTPUT TIMING | 255 | | FIGURE 50 – XNOR-CHAIN TEST STRUCTURE | 258 | # 1 PIN CONFIGURATION # 2 PINOUT | PIN# | NAME | PIN# | NAME | PIN# | NAME | PIN# | NAME | |------|--------------|------|----------------|------|--------------|------|----------------| | 1 | VTR | 33 | SER_IRQ | 65 | GP35/IRQINB | 97 | GP51/nDCD2 | | 2 | Vbat | 34 | VSS | 66 | GP36/nKBDRST | 98 | GP52/RXD2/IRRX | | 3 | XTAL1 | 35 | GP80 | 67 | GP37/A20M | 99 | GP53/TXD2/IRTX | | 4 | XTAL2/CLKI32 | 36 | GP81 | 68 | VCC | 100 | GP54/nDSR2 | | 5 | AVSS | 37 | GP82 | 69 | nINIT | 101 | GP55/nRTS2 | | | | | | | | | /SADR0 | | 6 | GP40/DRVDEN0 | 38 | GP83 | 70 | nSLCTIN | 102 | GP56/nCTS2 | | 7 | GP41/DRVDEN1 | 39 | GP84 | 71 | PD0 | 103 | GP57/nDTR2 | | | | | | | | | /SADR1 | | 8 | MTR0# | 40 | GP85 | 72 | PD1 | 104 | SCLK | | 9 | DSKCHG# | 41 | GP86 | 73 | PD2 | 105 | SDAT | | 10 | DS0# | 42 | GP87 | 74 | PD3 | 106 | VSS | | 11 | DIR# | 43 | GP62/IRQINC | 75 | PD4 | 107 | nXWR/GP70 | | 12 | STEP# | 44 | GP20/P17/DS1# | 76 | PD5 | 108 | nXRD/GP71 | | 13 | WDATA# | 45 | GP21/P16 | 77 | PD6 | 109 | XA0/GP72 | | 14 | WGATE# | 46 | GP22/P12/MTR1# | 78 | PD7 | 110 | XA1/GP73 | | 15 | HDSEL# | 47 | GP23/IRQIND | 79 | VSS | 111 | XA2/GP74 | | 16 | INDEX# | 48 | GP24/P17 | 80 | SLCT | 112 | XA3/GP75 | | 17 | TRK0# | 49 | GP25/P12 | 81 | PE | 113 | nXCS0/GP76 | | 18 | WRTPRT# | 50 | GP26/SYSOPT | 82 | BUSY | 114 | XCS1/GP77 | | 19 | RDATA# | 51 | GP60/LED1 | 83 | nACK | 115 | LCDCS | | 20 | GP42/IO_PME# | 52 | GP61/LED2 | 84 | nERROR | 116 | XD0/GP10 | | 21 | VCC | 53 | GP27/IO_SMI# | 85 | nALF | 117 | XD1/GP11 | | 22 | CLOCKI | 54 | GP30/nXCS2 | 86 | nSTROBE | 118 | XD2/GP12 | | 23 | LAD0 | 55 | GP31/nXCS3 | 87 | RXD1 | 119 | XD3/GP13 | | 24 | LAD1 | 56 | VTR | 88 | TXD1 | 120 | XD4/GP14 | | 25 | LAD2 | 57 | GP32/FAN_TACH | 89 | nDSR1 | 121 | XD5/GP15 | | 26 | LAD3 | 58 | GP33/FAN | 90 | nRTS1 | 122 | XD6/GP16 | | 27 | LFRAME# | 59 | KDAT | 91 | nCTS1 | 123 | XD7/GP17 | | 28 | LDRQ# | 60 | KCLK | 92 | nDTR1 | 124 | XOSEL | | 29 | PCI_RESET# | 61 | MDAT | 93 | nRI1 | 125 | VTR | | 30 | LPCPD# | 62 | MCLK | 94 | nDCD1 | 126 | CLKO40 | | 31 | GP43/DDRC | 63 | VSS | 95 | GP50/nRI2 | 127 | nPB_IN | | 32 | PCI_CLK | 64 | GP34/IRQINA | 96 | VCC | 128 | nPS_ON | Note: Pin 4, XTAL2/CLKI32, must not be grounded if XOSEL is floating. # 3 PIN DESCRIPTION | PIN# | NAME | FUNCTION | BUFFER<br>TYPE | BUFFER TYPE<br>PER<br>FUNCTION<br>(NOTE 1) | POWER<br>WELL | |--------------------|------------------|----------------------------------------------------------------------|----------------|--------------------------------------------|------------------| | | | POWER PINS (12) | | | | | 21, 68,<br>96 | VCC | +3.3 Volt Supply Voltage | | | | | 1, 56,<br>125 | VTR | +3.3 Volt Standby Supply Voltage (Note 6) | | | | | 34, 63,<br>79, 106 | VSS | Ground | | | | | 5 | AVSS | Analog Ground | | | | | 2 | Vbat | +3.0 Volt Battery Supply | | | | | | | CLOCK PINS (4) | | | | | 3 | XTAL1 | 32.768k Hz XTAL1 Terminal | IXTL | IXTL | Vbat | | 4 | XTAL2/CLKI3<br>2 | 32.768k Hz XTAL2 Terminal/ 32.768kHz<br>Standby Clock Input (Note 3) | OXTL/I | OXTL/I | Vbat | | 22 | CLOCKI | 14.318MHz Clock Input | I | I | VCC | | 126 | CLKO40 | 40 MHz Clock Output | OP14 | OP14 | VTR | | | | Clock Control Pin (1) | | | | | 124 | XOSEL | Crystal Oscillator Select (Note 12) | I | I | Vbat | | | | Power Button Control (2) | | | | | 127 | nPB_IN | Power Button Input | IS | IS | VTR<br>(Note 13) | | 128 | nPS_ON | Power Supply Output | OD12 | OD12 | VTR | | | | FDD INTERFACE (14) | | | | | 6 | GP40<br>/DRVDEN0 | General Purpose I/O /Drive Density Select 0 | IO12 | (I/O12/OD12)<br>/(O12/OD12) | VCC | | 7 | GP41<br>/DRVDEN1 | General Purpose I/O /Drive Density Select 1 | IO12 | (I/O12/OD12)/<br>(O12/OD12)/O1<br>2 | VCC<br>(Note 13) | | 8 | nMTR0 | Motor On 0 | 012 | (O12/OD12) | VCC | | 9 | nDSKCHG | Disk Change | IS | IS | VCC | | 10 | nDS0 | Drive Select 0 | 012 | (O12/OD12) | VCC | | 11 | nDIR | Step Direction | O12 | (O12/OD12) | VCC | | 12 | nSTEP | Step Pulse | 012 | (O12/OD12) | VCC | | 13 | nWDATA | Write Disk Data | 012 | (O12/OD12) | VCC | | 14 | nWGATE | Write Gate | 012 | (O12/OD12) | VCC | | 15 | nHDSEL | Head Select | 012 | (O12/OD12) | VCC | | 16 | nINDEX | Index Pulse Input | IS | IS | VCC | | 17 | nTRK0 | Track 0 | IS | IS | VCC | | 18 | nWRTPRT | Write Protected | IS | IS | VCC | | 19 | nRDATA | Read Disk Data | IS | IS | VCC | | | | LPC INTERFACE (10) | DOI 15 | 50.10 | 1400 | | 23 | LAD0 | Multiplexed Command Address and Data 0 | PCI_IO | PCI_IO | VCC | | 24 | LAD1 | Multiplexed Command Address and Data 1 | PCI_IO | PCI_IO | VCC | | 25 | LAD2 | Multiplexed Command Address and Data 2 | PCI_IO | PCI_IO | VCC | | 26 | LAD3 | Multiplexed Command Address and Data 3 | PCI_IO | PCI_IO | VCC | | 27 | LFRAME# | Frame | PCI_I | PCI_I | VCC | | 28 | LDRQ# | Encoded DMA Request | PCI_O | PCI_O | VCC | | PIN# | NAME | FUNCTION | BUFFER<br>TYPE | BUFFER TYPE<br>PER<br>FUNCTION<br>(NOTE 1) | POWER<br>WELL | |------|-------------------|----------------------------------------------|----------------|--------------------------------------------|------------------| | 29 | PCI_RESET# | PCI Reset | PCI_I | PCI_I | VCC | | 30 | LPCPD# | Power Down (Note 2) | PCI_I | PCI_I | VCC | | 32 | PCI_CLK | PCI Clock | PCI_ICL<br>K | PCI_ICLK | VCC | | 33 | SER_IRQ | Serial IRQ | PCI_IO | PCI_IO | VCC | | | | FAN CONTROL PINS (2) | | | | | 57 | GP32/<br>FAN_TACH | General Purpose I/O /Fan Tachometer Input | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | | 58 | GP33 /FAN | General Purpose I/O /Fan Control (Note 4) | IO12 | (I/O12/OD12)/<br>(O12/OD12) | VCC<br>(Note 13) | | | | KEYBOARD/MOUSE (6) | | | | | 59 | KDAT | Keyboard Data | IOD16 | IOD16 | VCC<br>(Note 13) | | 60 | KCLK | Keyboard Clock | IOD16 | IOD16 | VCC | | 61 | MDAT | Mouse Data | IOD16 | IOD16 | VCC<br>(Note 13) | | 62 | MCLK | Mouse Clock | IOD16 | IOD16 | VCC | | 66 | GP36<br>/nKBDRST | General Purpose I/O /Keyboard Reset (Note 8) | IO8 | (I/O8/OD8) /O8 | VCC<br>(Note 13) | | 67 | GP37 /A20M | General Purpose I/O /Gate A20 (Note 8) | IO8 | (I/O8/OD8) /O8 | VCC<br>(Note 13) | | | | PARALLEL PORT INTERFACE (17) | | | | | 69 | nINIT /nDIR | Initiate Output/FDC Direction Control | OP14 | (OD14/OP14)<br>/OD14 | VCC | | 70 | nSLCTIN<br>/nSTEP | Printer Select Input/FDC Step Pulse | OP14 | (OD14/OP14)<br>/OD14 | VCC | | 71 | PD0 /nINDEX | Port Data 0/FDC Index | IS/OP14 | IOP14/IS | VCC | | 72 | PD1 /nTRK0 | Port Data 1/FDC Track 0 | IS/OP14 | IOP14/IS | VCC | | 73 | PD2<br>/nWRTPRT | Port Data 2/FDC Write Protected | IS/OP14 | IOP14/IS | VCC | | 74 | PD3<br>/nRDATA | Port Data 3/FDC Read Disk Data | IS/OP14 | IOP14/IS | VCC | | 75 | PD4<br>/nDSKCHG | Port Data 4/FDC Disk Change | IS/OP14 | IOP14/IS | VCC | | 76 | PD5 | Port Data 5 | IOP14 | IOP14 | VCC | | 77 | PD6 /nMTR0 | Port Data 6/FDC Motor On 0 | IOP14 | IOP14/OD14 | VCC | | 78 | PD7 | Port Data 7 | IOP14 | IOP14 | VCC | | 80 | SLCT<br>/nWGATE | Printer Selected Status/FDC Write Gate | IO12 | I/OD12 | VCC | | 81 | PE /nWDATA | Paper End/FDC Write Data | IO12 | I/OD12 | VCC | | 82 | BUSY<br>/nMTR1 | Busy/FDC Motor On | IO12 | I/OD12 | VCC | | 83 | nACK /nDS1 | Acknowledge/FDC Drive Select 1 | IO12 | I/OD12 | VCC | | 84 | nERROR<br>/nHDSEL | Error/FDC Head Select | IO12 | I/OD12 | VCC | | 85 | nALF<br>/nDRVDEN0 | Autofeed Output/FDC Density Select | OP14 | (OD14/OP14)/<br>OD14 | VCC | | PIN# | NAME | FUNCTION | BUFFER<br>TYPE | BUFFER TYPE<br>PER<br>FUNCTION<br>(NOTE 1) | POWER<br>WELL | |------|-----------------------|--------------------------------------------------------------------|----------------|--------------------------------------------|------------------| | 86 | nSTROBE<br>/nDS0 | Strobe Output/FDC Drive Select | OP14 | (OD14/OP14)/<br>OD14 | VCC | | | | SERIAL PORT 1 INTERFACE (8) | | | | | 87 | RXD1 | Receive Data 1 | IS | IS | VCC | | 88 | TXD1 | Transmit Data 1 | 012 | O12 | VCC | | 89 | nDSR1 | Data Set Ready 1 | I | 1 | VCC | | 90 | nRTS1 | Request to Send 1 | O8 | O8 | VCC | | 91 | nCTS1 | Clear to Send 1 | I | I | VCC | | 92 | nDTR1 | Data Terminal Ready 1 | O6 | O6 | VCC | | 93 | nRI1 | Ring Indicator 1 | I | I | VCC<br>(Note 13) | | 94 | nDCD1 | Data Carrier Detect 1 | I | 1 | VCC | | | | SERIAL PORT 2 INTERFACE (8) | | | | | 95 | GP50 /nRI2 | General Purpose I/O /Ring Indicator 2 | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | | 97 | GP51<br>/nDCD2 | General Purpose I/O /Data Carrier Detect 2 | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | | 98 | GP52 /RXD2<br>/IRRX | General Purpose I/O /Receive Data 2 /IRRX | IS/O8 | (IS/O8/OD8) /IS | VCC<br>(Note 13) | | 99 | GP53 /TXD2<br>/IRTX | General Purpose I/O /Transmit Data 2 /IRTX (Note 5, 6) | IO12 | (I/O12/OD12)<br>/O12 /O12 | VTR<br>(Note 13) | | 100 | GP54 /nDSR2 | General Purpose I/O /Data Set Ready 2 | IO8 | (I/O8/OD8) /I | VCC<br>(Note 13) | | 101 | GP55 /nRTS2<br>/SADR0 | General Purpose I/O /Request to Send 2 /SMBus2 Slave Address 0 | IO8 | (I/O8/OD8) /O8 | VCC<br>(Note 13) | | 102 | GP56 /nCTS2 | General Purpose I/O /Clear to Send 2 | IO8 | (I/O8/OD8) /I | VCC<br>(Note 13) | | 103 | GP57 /nDTR2<br>/SADR1 | General Purpose I/O /Data Terminal Ready 2 /SMBus2 Slave Address 1 | IO8 | (I/O8/OD8) /O8 | VCC<br>(Note 13) | | | | X-BUS PINS (18) | | | | | 116 | XD0/ GP10 | X-Bus Data Bit 0 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 117 | XD1/ GP11 | X-Bus Data Bit 1 /General Purpose I/O | 108 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 118 | XD2/ GP12 | X-Bus Data Bit 2 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 119 | XD3/ GP13 | X-Bus Data Bit 3 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 120 | XD4/ GP14 | X-Bus Data Bit 4 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 121 | XD5/ GP15 | X-Bus Data Bit 5 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 122 | XD6/ GP16 | X-Bus Data Bit 6 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | 123 | XD7/ GP17 | X-Bus Data Bit 7 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC<br>(Note 13) | | PIN# | NAME | FUNCTION | BUFFER<br>TYPE | BUFFER TYPE<br>PER<br>FUNCTION<br>(NOTE 1) | POWER<br>WELL | |------|---------------------|--------------------------------------------------------|----------------|--------------------------------------------|------------------| | 107 | nXWR /GP70 | X-BUS Write (Note 10) /General Purpose I/O | O8 | O8 /(I/O8/OD8) | VCC | | 108 | nXRD /GP71 | X_BUS Read (Note 10) /General Purpose I/O | O8 | O8 /(I/O8/OD8) | VCC | | 109 | XA0 /GP72 | X-BUS Address 0 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC | | 110 | XA1 /GP73 | X-BUS Address 1 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC | | 111 | XA2 /GP74 | X-BUS Address 2 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC | | 112 | XA3 /GP75 | X-BUS Address 3 /General Purpose I/O | IO8 | IO8 /(I/O8/OD8) | VCC | | 113 | nXCS0/ GP76 | X-Bus Chip Select 0 /General Purpose I/O | O8 | O8 /(I/O8/OD8) | VCC | | 114 | XCS1/ GP77 | X-Bus Chip Select 1(Note 11) /General Purpose I/O | O8 | O8 /(I/O8/OD8) | VCC | | 54 | GP30/ nXCS2 | General Purpose I/O/ X-Bus Chip Select 2 | IO8 | (I/O8/OD8)/ O8 | VCC<br>(Note 13) | | 55 | GP31/ nXCS3 | General Purpose I/O / X-Bus Chip Select 3 | IO8 | (I/O8/OD8)/ O8 | VCC | | | | | | | (Note 13) | | | | LCD PINS (1) | | | | | 115 | LCDCS | LCD Panel Chip Select | O8 | O8 | VCC | | | | SMBUS PINS (2) | | | | | 104 | SCLK | SMBus Clock | IOD12 | IOD12 | VCC | | 105 | SDAT | General Purpose I/O /SMBus Data | IOD12 | IOD12 | VCC | | | | GENERAL PURPOSE I/O PINS (23) | | | | | 20 | GP42<br>/IO_PME# | General Purpose I/O / Power Management<br>Event Output | IO12 | (I/O12/OD12)<br>/(O12/OD12) | VTR | | 31 | GP43/DDRC | General Purpose I/O / Device Disable Reg. Control | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | | 35 | GP80 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 36 | GP81 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 37 | GP82 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 38 | GP83 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 39 | GP84 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 40 | GP85 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 41 | GP86 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 42 | GP87 | General Purpose I/O | IO8 | (I/O8/OD8) | VCC | | 43 | GP62/IRQINC | General Purpose I/O /IRQ Input C | 108 | (I/O8/OD8)/ I | VCC<br>(Note 13) | | 44 | GP20<br>/P17/nDS1 | General Purpose I/O / P17 /Drive Select 1 | IO12 | (I/O12/OD12)/<br>IO12/(O12/OD1<br>2) | VCC<br>(Note 13) | | 45 | GP21 /P16 | General Purpose I/O / P16 | IO8 | (I/O8/OD8)/IO8 | VCC<br>(Note 13) | | 46 | GP22 /P12<br>/MTR1# | General Purpose I/O / P12 /Motor On 1 | IO12 | (I/O12/OD12)<br>/IO12<br>/(O12/OD12) | VCC<br>(Note 13) | | 47 | GP23/IRQIND | General Purpose I/O /IRQ Input D | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | | 48 | GP24/P17 | General Purpose I/O / P17 | IO8 | (I/O8/OD8) /IO8 | VCC<br>(Note 13) | | 49 | GP25/P12 | General Purpose I/O /P12 | 108 | (I/O8/OD8) /IO8 | VCC<br>(Note 13) | | PIN# | NAME | FUNCTION | BUFFER<br>TYPE | BUFFER TYPE<br>PER<br>FUNCTION<br>(NOTE 1) | POWER<br>WELL | |------|------------------|--------------------------------------|----------------|--------------------------------------------|------------------| | 50 | GP26<br>/SYSOPT | General Purpose I/O /SYSOPT (Note 7) | 108 | (I/O8/OD8) | VCC<br>(Note 13) | | 51 | GP60 /LED1 | General Purpose I/O /LED1 (Note 9) | IO12 | (I/O12/OD12)/<br>(O12/OD12) | VCC<br>(Note 13) | | 52 | GP61 /LED2 | General Purpose I/O /LED2 (Note 9) | IO12 | (I/O12/OD12)/<br>(O12/OD12) | VCC<br>(Note 13) | | 53 | GP27<br>/IO_SMI# | General Purpose I/O /IO_SMI# | IO12 | (I/O12/OD12)/<br>(O12/OD12) | VCC<br>(Note 13) | | 64 | GP34<br>/IRQINA | General Purpose I/O / IRQ Input A | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | | 65 | GP35<br>/IRQINB | General Purpose I/O / IRQ Input B | IO8 | (I/O8/OD8)/I | VCC<br>(Note 13) | **Note**: The "n" as the first letter of a signal name or the "#" as the suffix of a signal name indicates an "Active Low" signal. **Note 1**: Buffer types per function on multiplexed pins are separated by a slash "/". Buffer types in parenthesis represent multiple buffer types for a single pin function. Note 2: The LPCPD# pin may be tied high. The LPC interface will function properly if the PCI\_RESET# signal follows the protocol defined for the LRESET# signal in the "Low Pin Count Interface Specification". Note 3: If the 32kHz input clock is not used and the crystal is not connected, a bit in the configuration register at 0xF0 in Logical Device A, which indicates whether or not the 32KHz clock is connected, should be set to '1'. This bit determines the clock source for the fan tachometer, LED and "wake on specific key" logic. CLKI32 pin MUST not be grounded if XOSEL is left unconnected. **Note 4**: The fan control pin (FAN) comes up as output and low following a VCC POR and PCI Reset (also known as a Hard Reset). This pin reverts to its non-inverting GPIO input function when VCC is removed from the part. Note 5: The GP53/TXD2/IRTX pin is an output and low when the part is under VTR power (VCC=0). The pin comes up as output and low following a VCC POR and PCI Reset. Note 6: VTR can be connected to VCC if no wakeup functionality is required. **Note 7**: The GP35/IRQINB/SYSOPT pin requires an external pulldown resistor to put the base I/O address for configuration at 0x02E. An external pullup resistor is required to move the base I/O address for configuration to 0x04E. **Note 8**: External pullups must be placed on the nKBDRST and A20M pins. These pins are GPIOs that are inputs after an initial power-up (VTR POR). If the nKBDRST and A20M functions are to be used, the system must ensure that these pins are high. See Section "Pins That Require External Pullup Resistor". **Note 9**: The LED pins are powered by VTR so that the LEDs can be controlled when the part is under VTR power. The GP61 pin defaults to the LED function active (blinking at a 1 Hz rate, 50% duty cycle) on initial power up (as long as the 32 kHz clock input is active or crystal is connected). Note 10: External pullups are required on the XRD# and XWR# pins. Note 11: XCS1is an active high signal and is designed to be used with supported LCD controllers. **Note 12**: When XOSEL = '0', the RTC uses a 32.768kHz crystal connected between the XTAL1 and XTAL2 pins. When XOSEL = '1', the RTC is driven by a 32.768kHz single-ended clock source connected to the XTAL2 pin. Note 13: These pins have input buffers into the wakeup logic that are powered by VTR. # 3.1 Buffer Type Descriptions I Input TTL Compatible. IS Input with Schmitt Trigger. O6 Output, 6mA sink, 3mA source. O8 Output, 8mA sink, 4mA source. OD8 Open Drain Output, 8mA sink. IO8 Input/Output, 8mA sink, 4mA source. IS/O8 Input with Schmitt Trigger/Output, 8mA sink, 4mA source. IO12 Input/Output, 12mA sink, 6mA source. IOD12 Input/Output (Open Drain), 12mA sink. O12 Output, 12mA sink, 6mA source. OD12 Open Drain Output, 12mA sink. OD14 Open Drain Output, 14mA sink. OP14 Output, 14mA sink, 14mA source. IOP14 Input/Output, 14mA sink, 14mA source. Backdrive protected. IS/OP14 Input with Schmitt Trigger/Output, 14mA sink, 14mA source. IOD16 Input/Output (Open Drain), 16mA sink. IXTL 32.768 kHz crystal input OXTL 32.768 kHz crystal output PCI\_IO Input/Output. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1) PCI\_O Output. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1) PCI I Input. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1) PCI\_ICLK Clock Input. These pins meet the PCI 3.3V AC and DC Characteristics and timing. (Note 2) Note 1: See the PCI Local Bus Specification, Revision 2.1, Section 4.2.2. Note 2: See the PCI Local Bus Specification, Revision 2.1, Section 4.2.2. and 4.2.3. # 3.2 Pins That Require External Pullup Resistors The following pins require external pullup resistors: - KDAT - KCLK - MDAT - MCLK - GP36/KBDRST if KBDRST function is used - GP37/A20M if A20M function is used - GP20/P17/DS1# If P17 function is used - GP21/P16/P12 if P16 or P12 function is used - GP22/P12/MTR1# if P12 function is used - GP27/IO SMI# if IO SMI# function is used as Open Collector Output - GP42/IO\_PME# if IO\_PME# function is used as Open Collector Output - SER IRQ - GP40/DRVDEN0 if DRVDEN0 function is used as Open Collector Output - GP41/DRVDEN1/XCS0 if DRVDEN1 function is used as Open Collector Output - GP23, GP 34, GP35 and GP62 if IRQINx function is used - MTR0# if used as Open Collector Output - DS0# if used as Open Collector Output - DIR# if used as Open Collector Output - STEP# if used as Open Collector Output - WDATA# if used as Open Collector Output - WGATE# if used as Open Collector Output - HDSEL# if used as Open Collector Output - INDEX# - TRK0# - WRTPRT# - RDATA# - DSKCHG# - XRD# - XWR# - XOSEL if an external single-input 32 kHz clock source is used on the CLKI32 pin (10kΩ pull-up suggested) - GP55/nRTS2/SADR0 if SADR0 is used for strapping option (10kΩ pull-up suggested) - GP57/nDTR2/SADR1 if SADR1 is used for stapping option (10kΩ pull-up suggested) # 4 DESCRIPTION OF POWER SOURCES AND CLOCK INPUT/OUTPUTS # 4.1 3.3 Volt Operation / 5 Volt Tolerance The LPC47S45x is a 3.3 Volt part. It is intended solely for 3.3V applications. Non-LPC bus pins are 5V tolerant; that is, the input voltage is 5.5V max, and the I/O buffer output pads are backdrive protected. The LPC interface pins are 3.3 V only. These signals meet PCI DC specifications for 3.3V signaling. These pins are: - LAD[3:0] - LFRAME# - LDRQ# - LPCPD# The input voltage for all other pins is 5.5V max. These pins include all non-LPC Bus pins and the following LPC Bus pins: - PCI RESET# - PCI CLK - SER IRQ - IO\_PME# # 4.2 Power Functionality The LPC47S45x has three power planes: VCC, VTR, and Vbat. ### 4.2.1 VCC POWER The LPC47S45x is a 3.3 Volt part. The VCC supply is 3.3 Volts (nominal). See the Operational Description Section and the Maximum Current Values subsection. ## 4.2.2 VTR SUPPORT The LPC47S45x requires a trickle supply $(V_{TR})$ to provide sleep current for the programmable wake-up events in the PME interface when $V_{CC}$ is removed. The VTR supply is 3.3 Volts (nominal). See the Operational Description Section. The maximum VTR current that is required depends on the functions that are used in the part. See Trickle Power Functionality subsection and the Maximum Current Values subsection. If the LPC47S45x is not intended to provide wake-up capabilities on standby current, $V_{TR}$ can be connected to $V_{CC}$ . The $V_{TR}$ pin generates a $V_{TR}$ Power-on-Reset signal to initialize these components. **Note**: If $V_{TR}$ is to be used for programmable wake-up events when $V_{CC}$ is removed, $V_{TR}$ must be at its full minimum potential at least 10 $\mu$ s before $V_{cc}$ begins a power-on cycle. When $V_{TR}$ and $V_{cc}$ are fully powered, the potential difference between the two supplies must not exceed 500mV. # 4.2.3 VBAT INPUT Vbat is a battery generated power supply that is needed to support the real-time clock and CMOS RAM. The real-time clock keeps updating the time and date in the background even when the system is powered down. The CMOS RAM holds the configurations data, which is read by the ROM BIOS at boot-up. The ROM BIOS reads the real-time clock and the CMOS configuration registers to determine the current configuration as well as time and date. The Vbat supply is 3.0 Volts (nominal). See the Operational Description Section and the Maximum Current Values subsection. The following pins are powered by Vbat: - XOSEL - XTAL1 - XTAL2 The following Runtime Registers are powered by Vbat: VCC Power On Elapsed Time Counter registers at offset 0x6D to 0x70. - VTR Power On Elapsed Time Counter registers at offset 0x71 to 0x74. - Power Supply Control Register at Logical Device A at offset 0xF8 - Power Management 1 Status Register 1 at offset 0x78 - Power Management 1 Status Register 2 at offset 0x79 - Power Management 1 Enable Register 1 at offset 0x7A - Power Management 1 Enable Register 2 at offset 0x7B - Power Management 1 Control Register 1 at offset 0x60 - Power Management 1 Control Register 2 at offset 0x61 - General Purpose Event 1 Enable Register 1 at offset 0x7E - General Purpose Event 1 Enable Register 2 at offset 0x7F **Note:** All Vbat powered pins and registers are powered by VTR when VTR power is on and are battery backed-up when VTR is removed. # 4.3 Internal PWRGOOD An internal PWRGOOD logical control is included to minimize the effects of pin-state uncertainty in the host interface as $V_{cc}$ cycles on and off. When the internal PWRGOOD signal is "1" (active), $V_{cc} > 2.3V$ (nominal), and the LPC47S45x host interface is active. When the internal PWRGOOD signal is "0" (inactive), $V_{cc} \le 2.3V$ (nominal), and the LPC47S45x host interface is inactive; that is, LPC bus reads and writes will not be decoded. The LPC47S45x device pins nPB\_IN, IO\_PME#, XTAL2/CLKI32 and XTAL1, KDAT, MDAT, IRRX, nRI1, nRI2, RXD2, Fan\_Tach, and most GPIOs (as input) are part of the PME interface and remain active when the internal PWRGOOD signal has gone inactive, provided $V_{TR}$ is powered. The nPS\_ON, CLKO40, GP53/TXD2/IRTX, GP60/LED1 and GP61/LED2 pins also remain active when the internal PWRGOOD signal has gone inactive, provided $V_{TR}$ is powered. See Trickle Power Functionality section. # 4.4 32.768 KHZ Trickle Clock Input The LPC47S45x has three different methods of deriving a 32.768kHz signal: - From an external crystal oscillator connected accross pins XTAL1 and XTAL2 - From an external single-input clock source driven on the CLKI32 pin - From an internal PLL that divides down the 14MHz clock input to make the 32kHz signal The trickle clock input is used to supply a clock signal for the RTC, 40 MHz clock output, fan tachometer logic, WDT, LED blink and wake on specific key function. See the following section for more information. # 4.5 Indication of 32KHZ Clock There is a bit to indicate whether the 32kHz clock signal is taken from an external 32kHz clock source or derived internally from the 14MHz clock input. This bit is located at Bit[0] of the Clock Select register at 0xF0 in Logical Device A and is referred to as CLK32\_PRSN. This register is powered by VTR and reset on a VTR POR. Bit[0] (CLK32\_PRSN) is defined as follows: 0 = Either a single-input 32kHz clock is connected to the CLKI32 pin or a crystal oscillator is connected to the XTAL1and XTAL2 pins (crystal oscillator is default case). **Note:** The XOSEL pin must be pulled-up if a single-input 32kHz clock source is used. See section 4.6 XOSEL. 1 = Neither the 32kHz clock nor the crystal oscillator are connected. Note: When Bit[0]=1, the 32kHz clock is derived internally from the 14MHz clock input. **Note:** An external crystal oscillator must be supplied to generate the 32.768kHz clock input for the RTC block under Vbat power. Bit[0] controls the source of the 32kHz (nominal) clock for the RTC, 40 MHz clock output, fan tachometer logic, the LED blink logic, the WDT, and the "wake on specific key" logic. When an external 32kHz clock source is connected, that will be the source for the RTC, 40 MHz clock output, fan tachometer, LED, WDT and "wake on specific key" logic. When an external 32kHz clock source is not connected, an internal 32kHz clock source will be derived from the 14MHz clock for the RTC, 40MHz clock output, fan tachometer, LED, WDT and "wake on specific key" logic. The following functions will not work under VTR power (VCC removed) if an external 32kHz clock source is not connected. These functions will work under VCC power even if an external 32kHz clock source is not connected. - Fan Tachometer - Wake on specific key - LED blink - WDT - 40MHz clock output - RTC # 4.6 XOSEL The XOSEL signal is used to differentiate between a single-input 32kHz signal driven on the CLKI32 pin or an oscillator connected between XTAL1 and XTAL2. If a single-input 32kHz signal is connected to the CLKI32 pin, the XOSEL pin should be pulled up to VTR. (A 10kΩ pull-up resistor is suggested.) If a crystal oscillator is connected across XTAL1 and XTAL2 then the XOSEL pin should be left unconnected. There is an internal pulldown on this pin that will keep this pin low when not in use. If no external clock source is supplied, then Bit[0] of the Clock Select register found in Logical Device A at offset 0xF0 should be set to '1'. This bit, referred to as CLK32\_PRSN, determines if the 32kHz clock source is supplied externally or if it is derived from the 14MHz clock input. The following table summarizes the state of the 32 kHz clock inputs and the XOSEL pin. | 32KHZ CLOCK INPUT | XOSEL | BIT[0] (See Note)<br>(CLK32_PRSN) | |---------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------| | No external 32kHz clock input or XTAL The 32kHz clock source derived internally from 14MHz input. | No Connect<br>(see Note1) | 1 | | 32kHz oscillator connected between XTAL1 and XTAL2 (default) (see Note1) | No Connect<br>(see Note1) | 0 | | Single-input, external 32kHz clock input driven on the CLKl32 pin | Pull-up to VTR | 0 | | No external 32kHz clock input or XTAL The 32kHz clock source derived internally from 14MHz input. | Pull-up to VTR | 1 | Note: Bit[0] is located in the Clock Select register found in Logical Device A at offset 0xF0. Note 1: When the XOSEL pin is left unconnected (i.e., No Connect), the XTAL2/CLKI32 pin is an output and must not be grounded. # 4.7 Trickle Power Functionality When the LPC47S45x is running under VTR only, the PME wakeup events are active and (if enabled) able to assert the IO\_PME# pin active low. The following lists the wakeup events: - UART 1 Ring Indicator - UART 2 Ring Indicator - Keyboard data - Mouse data - Wake on Specific Key Logic - Fan Tachometer (Note) - nPB IN - RTC Alarm GPIOs for wakeup. See below. **Note**: The Fan Tachometer can generate a PME when VCC=0. Clear the enable bits for the fan tachometer before removing fan power. The following apply to all I/O pins that are specified to be 5 volt tolerant: - I/O buffers that are wake-up event compatible are powered by VCC. Under VTR power (VCC=0), these pins may only be configured as inputs. These pins have input buffers into the wakeup logic that are powered by VTR. - I/O buffers that may be configured as either push-pull or open drain under VTR power (VCC=0), are powered by VTR. This means at a minimum, they will source their specified current from VTR even when VCC is present. The GPIOs that are used for PME wakeup inputs are GP10-GP17, GP20-GP27, GP30-GP37, GP41, GP43, GP50-GP57, GP60, GP61. These GPIOs function as follows (with the exception of GP53, GP60 and GP61 - see below): Buffers are powered by VCC, but in the absence of VCC they are backdrive protected (they do not impose a load on any external VTR powered circuitry). They are wakeup compatible as inputs under VTR power. These pins have input buffers into the wakeup logic that are powered by VTR. All GPIOs listed above are for PME wakeup as a GPIO function (or alternate function). Note that GP33 cannot be used for wakeup under VTR power (VCC=0) since this is the fan control pin which comes up as output and low following a VCC POR and PCI Reset. GP53 cannot be used for wakeup under VTR power since this has the IRTX function and comes up as output and low following a VTR POR, a VCC POR and PCI Reset. Also, GP33 reverts to is non-inverting GPIO input function when VCC is removed from the part. GP43 reverts to the basic GPIO function when VCC is removed from the part, but its programmed input/output, invert/non-invert output buffer type is retained. The other GPIOs function as follows: GP40, GP62: Buffers powered by VCC, but in the absence of VCC they are backdrive protected. These pins do not have input buffers into the wakeup logic that are powered by VTR. These pins are not used for wakeup: GP42. GP53. GP60. GP61: - Buffers powered by VTR. - GP42 is the IO PME# pin. - GP53 has IRTX as the alternate function and its output buffer is powered by VTR so that the pin is always forced low on VTR POR, VCC POR and PCI Reset. The IRTX pin (GP53/TXD2/IRTX) is powered by VTR so that it are driven low when VCC = 0V with VTR = 3.3V. This pin is driven low on VTR POR, VCC POR and PCI Reset regardless of the selected pin function and regardless of the state of internal PWRGOOD (i.e., when VCC=3.3V and when VCC=0V with VTR=3.3V). The GP53/TXD2/IRTX pin will remain low following a VCC POR until the serial port is enabled by setting the activate bit, at which time the pin will reflect the state of the IR transmit output of the IRCC block. If the TXD2 function is selected for the pin, it will remain low following a VCC POR until the serial port is enabled by setting the activate bit, at which time the pin will reflect the state of the transmit output of the serial port. If the GPIO output function is selected, the pin will reflect the state of the data bit. GP60 and GP61 are used for the LED functions. See the Table in the GPIO section for more information. The following list summarizes the blocks, registers and pins that are powered by VTR: - PME interface block - Runtime register block (includes all PME, SMI, GPIO and other miscellaneous registers) - Configuration Registers - "Wake on Specific Key" logic - LED control logic - Pins for PME Wakeup: - GP42/IO PME# (output, buffer powered by VTR) - nRI1 (input) - GP50/nRI2 (input) - GP52/RXD2/IRRX (input) - KDAT (input) - MDAT (input) - nPB IN - GPIOs (GP10-GP17, GP20-GP27, GP30-GP37, GP41, GP43, GP50-GP57, GP60, GP61) all input-only except GP53, GP60, GP61. See below. #### Other Pins - GP53/TXD2/IRTX (output, buffer powered by VTR) - GP60/LED1 (output, buffer powered by VTR) - GP61/LED2 (output, buffer powered by VTR - CLKO40 (output, buffer powered by VTR)) - nPS ON (output, buffer powered by VTR)) Note: GP70 to GP77 and GP80 to GP87 are VCC powered I/O pins. They cannot be used for wake-up. Note: The LPC, X-Bus, SMBus, and SMBus2 interface pins are powered by VCC and cannot be used for wake-up. # 4.8 40MHz Clock Output The LPC47S45X offers a 40.5430160 MHz clock output signal at pin 128, referred to as CLKO40. This 40MHz clock source is taken from either the external 32kHz clock source or from the internally derived 32 kHz signal from the 14MHz clock source. The frequency stability of the 40MHz output is $\pm$ 200ppm, max. This 40MHz clock output is powered by VTR and is active (running) following a VTR POR. This clock operates at a 50% duty cycle $\pm$ 20% (i.e. 60/40 or 40/60 duty cycle). This 40MHz clock output can be turned on or off by a bit in a register. This bit is located at Bit[2] of the Clock Select register at 0xF0 in Logical Device A and is referred to as CLKO40\_PWR. This register is powered by VTR and reset on a VTR POR. Bit[2] (CLKO40 PWR) is defined as follows: 0 = 40MHz clock output is on (default) 1 = 40MHz clock output is off # 4.9 Maximum Current Values See the "Operational Description" section for the maximum current values. The maximum VTR current, I<sub>TR</sub>, is given with all outputs open (not loaded), and all inputs in a fixed state (i.e., 0V or 3.3V). The total maximum current for the part is the unloaded value PLUS the maximum current sourced by the pin that is driven by VTR. The pins that are powered by VTR include the following: GP42/IO\_PME#, GP53/TXD2/IRTX, GP60/LED1, GP61/LED2. These pins, if configured as push-pull outputs, will source a minimum of 6mA at 2.4V when driving. The maximum VCC current, $I_{CC}$ , is given with all outputs open (not loaded), and all inputs in a fixed state (i.e., 0V or 3.3V). The maximum Vbat current, I<sub>BAT</sub>, is given with all outputs open (not loaded), and all inputs in a fixed state (i.e., 0V or 3.3V). # 4.10 Power Management Events (PME/SCI) The LPC47S45x offers support for Power Management Events (PMEs), also referred to as System Control Interrupt (SCI) events. The terms PME event and SCI event refer to the indication of an event to the chipset via the assertion of the nIO\_PME output signal on pin 20. PME events are caused by a status bit being set in the PME status registers. These enabled PME events will only generate an IO\_PME# signal if the PME\_En bit is set in the PME\_EN register at offset 02h in the Runtime Register block. SCI events are caused by a status bit being set in the PM1 or GPE status registers. These registers are ACPI specific registers, which will generate an IO\_PME# signal if the SCI\_EN bit is '1' in the PM1\_CNTRL1 register at offset 60h. See section 6 ACPI/PME/SMI Features on page 147. # 5 FUNCTIONAL DESCRIPTION # 5.1 Super I/O Registers The address map, shown below in Table 1, shows the addresses of the different Super I/O blocks immediately after power up. The base addresses of the FDC, serial and parallel ports, PME register block and configuration register block can be moved via the configuration registers. Some addresses are used to access more than one register. # 5.2 Host Processor Interface (LPC) The host processor communicates with the LPC47S45x through a series of read/write registers via the LPC interface. The port addresses for these registers are shown in Table 1. Register access is accomplished through I/O cycles or DMA transfers. All registers are 8 bits wide. LOGICAL **BLOCK NAME NOTES ADDRESS DEVICE** Base+(0-5) and +(7)Floppy Disk n Parallel Port 3 Base+(0-3) SPP Base+(0-7) **EPP** Base+(0-3), +(400-402) **ECP** Base+(0-7), +(400-402) ECP+EPP+SPP Base+(0-7) Serial Port Com 1 4 IR Support Base+(0-7) Serial Port Com 2 5 **RTC** 6 Bank 0 Base+(0,1) Bank 1 60.64 **KYBD** 7 Base1+0 X-Bus 8 Base2+0 Base3+0 Base4+0 Base + (0-6C) Runtime Registers Α В Base + (0-3) **SMBus** Base + (0-1)Configuration Table 1 - Super I/O Block Addresses Note 1: Refer to the configuration register descriptions for setting the base address. # 5.3 LPC Interface The LPC interface is used to control all the logical blocks on the LPC47S45x, to communicate with external I/O devices via the X-Bus, and to communicate with SMBus devices via the SMBus master/slave controller. The following sub-sections specify the implementation of the LPC bus. The LPC-to-X-Bus transactions and the LPC-to-SMBus transactions are described in sections 5.19 X-Bus Interface and 5.17 SMBus Controller. Since both the LPC interface and the SMBus2 controller can access the X-Bus, an arbitration register has been added to the Runtime Register block at offset 0x77. For a more detailed description of this arbitration, see section 5.18.3 X-Bus SMBus2/LPC Arbitration on page 137. #### 5.3.1 LPC INTERFACE SIGNAL DEFINITION The signals required for the LPC bus interface are described in the table below. LPC bus signals use PCI 33MHz electrical signal characteristics. | SIGNAL<br>NAME | TYPE | DESCRIPTION | |----------------|--------|----------------------------------------------------------------------------------------------------------| | LAD[3:0] | I/O | LPC address/data bus. Multiplexed command, address and data bus. | | LFRAME# | Input | Frame signal. Indicates start of new cycle and termination of broken cycle | | PCI_RESET# | Input | PCI Reset. Used as LPC Interface Reset. | | LDRQ# | Output | Encoded DMA/Bus Master request for the LPC interface. | | IO_PME# | OD | Power Mgt Event signal. Allows the LPC47S45x to request wakeup. | | LPCPD# | Input | Powerdown Signal. Indicates that the LPC47S45x should prepare for power to be shut on the LPC interface. | | SER_IRQ | I/O | Serial IRQ. | | PCI_CLK | Input | PCI Clock. | Note: The CLKRUN# signal is not implemented in this part. ### **LPC Cycles** The following cycle types are supported by the LPC protocol. | CYCLE TYPE | TRANSFER SIZE | |------------|---------------| | I/O Write | 1 Byte | | I/O Read | 1 Byte | | DMA Write | 1 Byte | | DMA Read | 1 Byte | The LPC47S45x ignores cycles that it does not support. ### **Field Definitions** The data transfers are based on specific fields that are used in various combinations, depending on the cycle type. These fields are driven onto the LAD[3:0] signal lines to communicate address, control and data information over the LPC bus between the host and the LPC47S45x. See the *Low Pin Count (LPC) Interface Specification* Revision 1.0 from Intel, Section 4.2 for definition of these fields. # LFRAME# Usage LFRAME# is used by the host to indicate the start of cycles and the termination of cycles due to an abort or time-out condition. This signal is to be used by the LPC47S45x to know when to monitor the bus for a cycle. This signal is used as a general notification that the LAD[3:0] lines contain information relative to the start or stop of a cycle, and that the LPC47S45x monitors the bus to determine whether the cycle is intended for it. The use of LFRAME# allows the LPC47S45x to enter a lower power state internally. There is no need for the LPC47S45x to monitor the bus when it is inactive, so it can decouple its state machines from the bus, and internally gate its clocks. When the LPC47S45x samples LFRAME# active, it immediately stops driving the LAD[3:0] signal lines on the next clock and monitor the bus for new cycle information. The LFRAME# signal functions as described in the Low Pin Count (LPC) Interface Specification Revision 1.0. # I/O Read and Write Cycles The LPC47S45x is the target for I/O cycles. I/O cycles are initiated by the host for register or FIFO accesses, and will generally have minimal Sync times. The minimum number of wait-states between bytes is 1. EPP cycles will depend on the speed of the external device, and may have much longer Sync times. Data transfers are assumed to be exactly 1-byte. If the CPU requested a 16 or 32-bit transfer, the host will break it up into 8-bit transfers. See the Low Pin Count (LPC) Interface Specification Reference, Section 5.2, for the sequence of cycles for the I/O Read and Write cycles. # **DMA Read and Write Cycles** DMA read cycles involve the transfer of data from the host (main memory) to the LPC47S45x. DMA write cycles involve the transfer of data from the LPC47S45x to the host (main memory). Data will be coming from or going to a FIFO and will have minimal Sync times. Data transfers to/from the LPC47S45x are 1, 2 or 4 bytes. See the Low Pin Count (LPC) Interface Specification Reference, Section 6.4, for the field definitions and the sequence of the DMA Read and Write cycles. #### **DMA Protocol** DMA on the LPC bus is handled through the use of the LDRQ# lines from the LPC47S45x and special encodings on LAD[3:0] from the host. The DMA mechanism for the LPC bus is described in the following Low Pin Count (LPC) Interface Specification Revision 1.0. ### 5.3.2 POWER MANAGEMENT #### **CLOCKRUN Protocol** The CLKRUN# pin is not implemented in the LPC47S45x. See the Low Pin Count (LPC) Interface Specification Reference, Section 8.1. # **LPCPD Protocol** See the Low Pin Count (LPC) Interface Specification Reference, Section 8.2. # **SYNC Protocol** See the Low Pin Count (LPC) Interface Specification Reference, Section 4.2.1.8 for a table of valid SYNC values. # **Typical Usage** The SYNC pattern is used to add wait states. For read cycles, the LPC47S45x immediately drives the SYNC pattern upon recognizing the cycle. The host immediately drives the sync pattern for write cycles. If the LPC47S45x needs to assert wait states, it does so by driving 0101 or 0110 on LAD[3:0] until it is ready, at which point it will drive 0000 or 1001. The LPC47S45x will choose to assert 0101 or 0110, but not switch between the two patterns. The data (or wait state SYNC) will immediately follow the 0000 or 1001 value. The SYNC value of 0101 is intended to be used for normal wait states, wherein the cycle will complete within a few clocks. The LPC47S45x uses a SYNC of 0101 for all wait states in a DMA transfer. The SYNC value of 0110 is intended to be used where the number of wait states is large. This is provided for EPP cycles, where the number of wait states could be quite large (>1 microsecond). However, the LPC47S45x uses a SYNC of 0110 for all wait states in an I/O transfer. The SYNC value is driven within 3 clocks. # **SYNC Timeout** The SYNC value is driven within 3 clocks. If the host observes 3 consecutive clocks without a valid SYNC pattern, it will abort the cycle. The LPC47S45x does not assume any particular timeout. When the host is driving SYNC, it may have to insert a very large number of wait states, depending on PCI latencies and retries. #### SYNC Patterns and Maximum Number of SYNCS If the SYNC pattern is 0101, then the host assumes that the maximum number of SYNCs is 8. If the SYNC pattern is 0110, then no maximum number of SYNCs is assumed. The LPC47S45x has protection mechanisms to complete the cycle. This is used for EPP data transfers and utilizes the same timeout protection that is in EPP. #### **SYNC Error Indication** The LPC47S45x reports errors via the LAD[3:0] = 1010 SYNC encoding. If the host was reading data from the LPC47S45x, data will still be transferred in the next two nibbles. This data may be invalid, but it will be transferred by the LPC47S45x. If the host was writing data to the LPC47S45x, the data had already been transferred. In the case of multiple byte cycles, such as DMA cycles, an error SYNC terminates the cycle. Therefore, if the host is transferring 4 bytes from a device, if the device returns the error SYNC in the first byte, the other three bytes will not be transferred. #### I/O and DMA START Fields I/O and DMA cycles use a START field of 0000. ### **Reset Policy** The following rules govern the reset policy: - When PCI\_RESET# goes inactive (high), the clock is assumed to have been running for 100usec prior to the removal of the reset signal, so that everything is stable. This is the same reset active time after clock is stable that is used for the PCI bus. - When PCI RESET# goes active (low): - the host drives the LFRAME# signal high, tristates the LAD[3:0] signals, and ignores the LDRQ# signal. - the LPC47S45x ignores LFRAME#, tristate the LAD[3:0] pins and drive the LDRQ# signal inactive (high). #### 5.3.3 LPC TRANSFERS Wait State Requirements # I/O Transfers The LPC47S45x inserts three wait states for an I/O read and two wait states for an I/O write cycle. A SYNC of 0110 is used for all I/O transfers. The exception to this is for transfers where IOCHRDY would normally be deasserted in an ISA transfer (i.e., EPP) in which case the sync pattern of 0110 is used and a large number of syncs may be inserted (up to 330 which corresponds to a timeout of 10us). ### **DMA Transfers** The LPC47S45x inserts three wait states for a DMA read and four wait states for a DMA write cycle. A SYNC of 0101 is used for all DMA transfers. See the example timing for the LPC cycles in the "Timing Diagrams" section. # 5.4 Floppy Disk Controller The Floppy Disk Controller (FDC) provides the interface between a host microprocessor and the floppy disk drives. The FDC integrates the functions of the Formatter/Controller, Digital Data Separator, Write Precompensation and Data Rate Selection logic for an IBM XT/AT compatible FDC. The true CMOS 765B core guarantees 100% IBM PC XT/AT compatibility in addition to providing data overflow and underflow protection. The FDC is compatible to the 82077AA using SMSC's proprietary floppy disk controller core. #### 5.4.1 FDC INTERNAL REGISTERS The Floppy Disk Controller contains eight internal registers that facilitate the interfacing between the host microprocessor and the disk drive. Table 2 shows the addresses required to access these registers. Registers other than the ones shown are not supported. The rest of the description assumes that the primary addresses have been selected. Table 2 – Status, Data and Control Registers (Shown with base addresses of 3F0 and 370) | | (Cilowii with bi | ase addres | ses of si v and si vj | |--------------------|----------------------|------------|--------------------------------------| | PRIMARY<br>ADDRESS | SECONDARY<br>ADDRESS | R/W | REGISTER | | 3F0 | 370 | R | Status Register A (SRA) | | 3F1 | 371 | R | Status Register B (SRB) | | 3F2 | 372 | R/W | Digital Output Register (DOR) | | 3F3 | 373 | R/W | Tape Drive Register (TDR) | | 3F4 | 374 | R | Main Status Register (MSR) | | 3F4 | 374 | W | Data Rate Select Register (DSR) | | 3F5 | 375 | R/W | Data (FIFO) | | 3F6 | 376 | | Reserved | | 3F7 | 377 | R | Digital Input Register (DIR) | | 3F7 | 377 | W | Configuration Control Register (CCR) | # Status Register A (SRA) # Address 3F0 READ ONLY This register is read-only and monitors the state of the internal interrupt signal and several disk interface pins in PS/2 and Model 30 modes. The SRA can be accessed at any time when in PS/2 mode. In the PC/AT mode the data bus pins D0 - D7 are held in a high impedance state for a read of address 3F0. PS/2 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------------|-------|------|-------|-------|-------|-----|-----| | | INT<br>PENDING | nDRV2 | STEP | nTRK0 | HDSEL | nINDX | nWP | DIR | | RESET | 0 | 1 | 0 | N/A | 0 | N/A | N/A | 0 | | COND. | | | | | | | | | ### **BIT 0 DIRECTION** Active high status indicating the direction of head movement. A logic "1" indicates inward direction; a logic "0" indicates outward direction. ### **BIT 1 nWRITE PROTECT** Active low status of the WRITE PROTECT disk interface input. A logic "0" indicates that the disk is write protected. ### BIT 2 nINDEX Active low status of the INDEX disk interface input. ## **BIT 3 HEAD SELECT** Active high status of the HDSEL disk interface input. A logic "1" selects side 1 and a logic "0" selects side 0. SMSC DS - LPC47S45x Page 28 of 259 Rev. 07/09/2001 #### BIT 4 nTRACK 0 Active low status of the TRK0 disk interface input. ### BIT 5 STEP Active high status of the STEP output disk interface output pin. #### BIT 6 nDRV2 This function is not supported. This bit is always read as "1". #### **BIT 7 INTERRUPT PENDING** Active high bit indicating the state of the Floppy Disk Interrupt output. #### PS/2 Model 30 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|-----|------|------|--------|------|-----|------| | | INT | DRQ | STEP | TRK0 | nHDSEL | INDX | WP | nDIR | | | PENDING | | F/F | | | | | | | RESET | 0 | 0 | 0 | N/A | 1 | N/A | N/A | 1 | | COND. | | | | | | | | | #### BIT 0 nDIRECTION Active low status indicating the direction of head movement. A logic "0" indicates inward direction; a logic "1" indicates outward direction. ### **BIT 1 WRITE PROTECT** Active high status of the WRITE PROTECT disk interface input. A logic "1" indicates that the disk is write protected. ### **BIT 2 INDEX** Active high status of the INDEX disk interface input. ### **BIT 3 nHEAD SELECT** Active low status of the HDSEL disk interface input. A logic "0" selects side 1 and a logic "1" selects side 0. ### BIT 4 TRACK 0 Active high status of the TRK0 disk interface input. ### **BIT 5 STEP** Active high status of the latched STEP disk interface output pin. This bit is latched with the STEP output going active, and is cleared with a read from the DIR register, or with a PCI or software reset. # **BIT 6 DMA REQUEST** Active high status of the DMA request pending. # **BIT 7 INTERRUPT PENDING** Active high bit indicating the state of the Floppy Disk Interrupt. Status Register B (SRB) # Address 3F1 READ ONLY This register is read-only and monitors the state of several disk interface pins in PS/2 and model 30 modes. The SRB can be accessed at any time when in PS/2 mode. In the PC/AT mode the data bus pins D0 - D7 are held in a high impedance state for a read of address 3F1. PS/2 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|-----------------|---|------------|------------| | | 1 | 1 | | | RDATA<br>TOGGLE | - | MOT<br>EN1 | MOT<br>EN0 | | RESET COND. | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | #### BIT 0 MOTOR ENABLE 0 Active high status of the MTR0 disk interface output pin. This bit is low after a PCI reset and unaffected by a software reset. ### **BIT 1 MOTOR ENABLE 1** Active high status of the MTR1 disk interface output pin. This bit is low after a PCI reset and unaffected by a software reset. ### **BIT 2 WRITE GATE** Active high status of the WGATE disk interface output. ### **BIT 3 READ DATA TOGGLE** Every inactive edge of the RDATA input causes this bit to change state. # **BIT 4 WRITE DATA TOGGLE** Every inactive edge of the WDATA input causes this bit to change state. ### **BIT 5 DRIVE SELECT 0** Reflects the status of the Drive Select 0 bit of the DOR (address 3F2 bit 0). This bit is cleared after a PCI reset and it is unaffected by a software reset. # **BIT 6 RESERVED** Always read as a logic "1". # **BIT 7 RESERVED** Always read as a logic "1". # PS/2 Model 30 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|------|-------|-------|-------|------|------| | | nDRV2 | nDS1 | nDS0 | WDATA | RDATA | WGATE | nDS3 | nDS2 | | | | | | F/F | F/F | F/F | | | | RESET | N/A | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | COND. | | | | | | | | | ## BIT 0 nDRIVE SELECT 2 The DS2 disk interface is not supported. # BIT 1 nDRIVE SELECT 3 The DS3 disk interface is not supported. ### **BIT 2 WRITE GATE** Active high status of the latched WGATE output signal. This bit is latched by the active going edge of WGATE and is cleared by the read of the DIR register. ## **BIT 3 READ DATA** Active high status of the latched RDATA output signal. This bit is latched by the inactive going edge of RDATA and is cleared by the read of the DIR register. #### **BIT 4 WRITE DATA** Active high status of the latched WDATA output signal. This bit is latched by the inactive going edge of WDATA and is cleared by the read of the DIR register. This bit is not gated with WGATE. ### BIT 5 nDRIVE SELECT 0 Active low status of the DS0 disk interface output. #### BIT 6 nDRIVE SELECT 1 Active low status of the DS1 disk interface output. #### RIT 7 nDRV2 Active low status of the DRV2 disk interface input. Note: This function is not supported. Digital Output Register (DOR) # Address 3F2 READ/WRITE The DOR controls the drive select and motor enables of the disk interface outputs. It also contains the enable for the DMA logic and a software reset bit. The contents of the DOR are unaffected by a software reset. The DOR can be written to at any time. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|-------|--------|---------------|---------------| | | MOT<br>EN3 | MOT<br>EN2 | MOT<br>EN1 | MOT<br>EN0 | DMAEN | nRESET | DRIVE<br>SEL1 | DRIVE<br>SEL0 | | RESET<br>COND. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### BIT 0 and 1 DRIVE SELECT These two bits are binary encoded for the drive selects, thereby allowing only one drive to be selected at one time. #### BIT 2 nRESET A logic "0" written to this bit resets the Floppy disk controller. This reset will remain active until a logic "1" is written to this bit. This software reset does not affect the DSR and CCR registers, nor does it affect the other bits of the DOR register. The minimum reset duration required is 100ns, therefore toggling this bit by consecutive writes to this register is a valid method of issuing a software reset. # **BIT 3 DMAEN** PC/AT and Model 30 Mode: Writing this bit to logic "1" will enable the DMA and interrupt functions. This bit being a logic "0" will disable the DMA and interrupt functions. This bit is a logic "0" after a reset and in these modes. PS/2 Mode: In this mode the DMA and interrupt functions are always enabled. During a reset, this bit will be cleared to a logic "0". # **BIT 4 MOTOR ENABLE 0** This bit controls the MTR0 disk interface output. A logic "1" in this bit will cause the output pin to go active. # **BIT 5 MOTOR ENABLE 1** This bit controls the MTR1 disk interface output. A logic "1" in this bit will cause the output pin to go active. # **BIT 6 MOTOR ENABLE 2** The MTR2 disk interface output is not supported. # **BIT 7 MOTOR ENABLE 3** The MTR3 disk interface output is not supported. | DRIVE | DOR VALUE | |-------|-----------| | 0 | 1CH | | 1 | 2DH | Table 3 - Internal 2 Drive Decode - Normal | D | DIGITAL OUTPUT<br>REGISTER | | | DRIVE SELEC | CT OUTPUTS<br>E LOW) | MOTOR ON OUTPUTS (ACTIVE LOW) | | | |-------|----------------------------|------|-------|-------------|----------------------|-------------------------------|--------|--| | Bit 5 | Bit 4 | Bit1 | Bit 0 | nDS1 | nDS0 | nMTR1 | nMTR0 | | | X | 1 | 0 | 0 | 1 | 0 | nBIT 5 | nBIT 4 | | | 1 | Х | 0 | 1 | 0 | 1 | nBIT 5 | nBIT 4 | | | 0 | 0 | X | Х | 1 | 1 | nBIT 5 | nBIT 4 | | Table 4 - Internal 2 Drive Decode - Drives 0 and 1 Swapped | D | IGITAL<br>REGI | OUTPU<br>STER | | | | MOTOR ON OUTPUTS (ACTIVE LOW) | | | |-------|----------------|---------------|-------|------|------|-------------------------------|--------|--| | Bit 5 | Bit 4 | Bit1 | Bit 0 | nDS1 | nDS0 | nMTR1 | nMTR0 | | | Χ | 1 | 0 | 0 | 0 | 1 | nBIT 4 | nBIT 5 | | | 1 | Х | 0 | 1 | 1 | 0 | nBIT 4 | nBIT 5 | | | 0 | 0 | X | Х | 1 | 1 | nBIT 4 | nBIT 5 | | Tape Drive Register (TDR) Address 3F3 READ/WRITE The Tape Drive Register (TDR) is included for 82077 software compatibility and allows the user to assign tape support to a particular drive during initialization. Any future references to that drive automatically invokes tape support. The TDR Tape Select bits TDR.[1:0] determine the tape drive number. Table 5 illustrates the Tape Select Bit encoding. Note that drive 0 is the boot device and cannot be assigned tape support. The remaining Tape Drive Register bits TDR.[7:2] are tristated when read. The TDR is unaffected by a software reset. **Table 5 – Tape Select Bits** | TAPE SEL1<br>(TDR.1) | TAPE SEL0<br>(TDR.0) | DRIVE SELECTED | |----------------------|----------------------|----------------| | 0 | 0 | None | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 | # **Normal Floppy Mode** Normal mode. Register 3F3 contains only bits 0 and 1. When this register is read, bits 2 - 7 are '0'. | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |---------|-----|-----|-----|-----|-----|-----|-----------|-----------| | REG 3F3 | 0 | 0 | 0 | 0 | 0 | 0 | tape sel1 | tape sel0 | # **Enhanced Floppy Mode 2 (OS2)** Register 3F3 for Enhanced Floppy Mode 2 operation. | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |---------|----------|----------|---------|--------|----------|-----------|-----------|-----------| | REG 3F3 | Reserved | Reserved | Drive T | ype ID | Floppy B | oot Drive | tape sel1 | tape sel0 | Table 6 - Drive Type ID | DIGITAL OUT | PUT REGISTER | REGISTER 3F3 - | DRIVE TYPE ID | |-------------|--------------|----------------|---------------| | Bit 1 | Bit 0 | Bit 5 | Bit 4 | | 0 | 0 | L0-CRF2 - B1 | L0-CRF2 - B0 | | 0 | 1 | L0-CRF2 - B3 | L0-CRF2 - B2 | | 1 | 0 | L0-CRF2 - B5 | L0-CRF2 - B4 | | 1 | 1 | L0-CRF2 - B7 | L0-CRF2 - B6 | **Note**: L0-CRF2-Bx = Logical Device 0, Configuration Register F2, Bit x. Data Rate Select Register (DSR) # **Address 3F4 WRITE ONLY** This register is write only. It is used to program the data rate, amount of write precompensation, power down status, and software reset. The data rate is programmed using the Configuration Control Register (CCR) not the DSR, for PC/AT and PS/2 Model 30. Other applications can set the data rate in the DSR. The data rate of the floppy controller is the most recent write of either the DSR or CCR. The DSR is unaffected by a software reset. A PCI reset will set the DSR to 02H, which corresponds to the default precompensation setting and 250 Kbps. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------------|---------------|---|---------------|-------|---------------|---------------|---------------| | | S/W<br>RESET | POWER<br>DOWN | 0 | PRE-<br>COMP2 | PRE- | PRE-<br>COMP0 | DRATE<br>SEL1 | DRATE<br>SEL0 | | | KESET | DOWN | | COMP2 | COMP1 | COMPO | SELI | SELU | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | COND. | | | | | | | | | ### BIT 0 and 1 DATA RATE SELECT These bits control the data rate of the floppy controller. See Table 8 for the settings corresponding to the individual data rates. The data rate select bits are unaffected by a software reset, and are set to 250 Kbps after a PCI reset. ### BIT 2 through 4 PRECOMPENSATION SELECT These three bits select the value of write precompensation that will be applied to the WDATA output signal. Table 7 shows the precompensation values for the combination of these bits settings. Track 0 is the default starting track number to start precompensation. This starting track number can be changed by the configure command. # **BIT 5 UNDEFINED** Should be written as a logic "0". ### **BIT 6 LOW POWER** A logic "1" written to this bit will put the floppy controller into manual low power mode. The floppy controller clock and data separator circuits will be turned off. The controller will come out of manual low power mode after a software reset or access to the Data Register or Main Status Register. ### **BIT 7 SOFTWARE RESET** This active high bit has the same function as the DOR RESET (DOR bit 2) except that this bit is self clearing. **Note**: The DSR is Shadowed in the Floppy Data Rate Select Shadow Register, located at the offset 0x1F in the runtime register block. **Table 7 – Precompensation Delays** | PRECOMP<br>432 | PRECOMPENSATION DELAY (nsec) | | | |----------------|------------------------------|---------|--| | | <2Mbps | 2Mbps | | | 111 | 0.00 | 0 | | | 001 | 41.67 | 20.8 | | | 010 | 83.34 | 41.7 | | | 011 | 125.00 | 62.5 | | | 100 | 166.67 | 83.3 | | | 101 | 208.33 | 104.2 | | | 110 | 250.00 | 125 | | | 000 | Default | Default | | Default: See Table 10 Table 8 - Data Rates | DRIVE | RATE | DATA | RATE | DATA | RATE | DENSEL | DRA <sup>*</sup> | TE(1) | |-------|------|------|------|------|------|--------|------------------|-------| | DRT1 | DRT0 | SEL1 | SEL0 | MFM | FM | | 1 | 0 | | 0 | 0 | 1 | 1 | 1Meg | | 1 | 1 | 1 | | 0 | 0 | 0 | 0 | 500 | 250 | 1 | 0 | 0 | | 0 | 0 | 0 | 1 | 300 | 150 | 0 | 0 | 1 | | 0 | 0 | 1 | 0 | 250 | 125 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 1Meg | | 1 | 1 | 1 | | 0 | 1 | 0 | 0 | 500 | 250 | 1 | 0 | 0 | | 0 | 1 | 0 | 1 | 500 | 250 | 0 | 0 | 1 | | 0 | 1 | 1 | 0 | 250 | 125 | 0 | 1 | 0 | | 1 | 0 | 1 | 1 | 1Meg | | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | 500 | 250 | 1 | 0 | 0 | | 1 | 0 | 0 | 1 | 2Meg | | 0 | 0 | 1 | | 1 | 0 | 1 | 0 | 250 | 125 | 0 | 1 | 0 | Drive Rate Table (Recommended) 00 = 360K, 1.2M, 720K, 1.44M and 2.88M Vertical Format 01 = 3-Mode Drive 10 = 2 Meg Tape Note 1: The DRATE and DENSEL values are mapped onto the DRVDEN pins. Table 9 - DRVDEN Mapping0 | DT1 | DT0 | DRVDEN1 (1) | DRVDEN0 (1) | DRIVE TYPE | |-----|-----|-------------|-------------|--------------------------| | 0 | 0 | DRATE0 | DENSEL | 4/2/1 MB 3.5" | | | | | | 2/1 MB 5.25" FDDS | | | | | | 2/1.6/1 MB 3.5" (3-MODE) | | 1 | 0 | DRATE0 | DRATE1 | | | 0 | 1 | DRATE0 | nDENSEL | PS/2 | | 1 | 1 | DRATE1 | DRATE0 | | **Table 10 – Default Precompensation Delays** | DATA RATE | PRECOMPENSATIO<br>N DELAYS | |-----------|----------------------------| | 2 Mbps | 20.8 ns | | 1 Mbps | 41.67 ns | | 500 Kbps | 125 ns | | 300 Kbps | 125 ns | | 250 Kbps | 125 ns | Main Status Register # **Address 3F4 READ ONLY** The Main Status Register is a read-only register and indicates the status of the disk controller. The Main Status Register can be read at any time. The MSR indicates when the disk controller is ready to receive data via the Data Register. It should be read before each byte transferring to or from the data register except in DMA mode. No delay is required when reading the MSR after a data transfer. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|------|----------|----------|------|------| | | | NON | CMD | | | DRV1 | DRV0 | | RQM | DIO | DMA | BUSY | Reserved | Reserved | BUSY | BUSY | #### BIT 0 - 1 DRV x BUSY These bits are set to 1s when a drive is in the seek portion of a command, including implied and overlapped seeks and recalibrates. #### **BIT 4 COMMAND BUSY** This bit is set to a 1 when a command is in progress. This bit will go active after the command byte has been accepted and goes inactive at the end of the results phase. If there is no result phase (Seek, Recalibrate commands), this bit is returned to a 0 after the last command byte. # **BIT 5 NON-DMA** Reserved, read '0'. This part does not support non-DMA mode. #### BIT 6 DIO Indicates the direction of a data transfer once a RQM is set. A 1 indicates a read and a 0 indicates a write is required. #### BIT 7 RQM Indicates that the host can transfer data if set to a 1. No access is permitted if set to a 0. Data Register (FIFO) # Address 3F5 READ/WRITE All command parameter information, disk data and result status are transferred between the host processor and the floppy disk controller through the Data Register. Data transfers are governed by the RQM and DIO bits in the Main Status Register. The Data Register defaults to FIFO disabled mode after any form of reset. This maintains PC/AT hardware compatibility. The default values can be changed through the Configure command (enable full FIFO operation with threshold control). The advantage of the FIFO is that it allows the system a larger DMA latency without causing a disk error. Table 11 gives several examples of the delays with a FIFO. The data is based upon the following formula: Threshold # x $$\begin{vmatrix} \underline{1} & x & 8 \\ DATA \\ RATE \end{vmatrix}$$ - 1.5 $\mu$ s = DELAY At the start of a command, the FIFO action is always disabled and command parameters must be sent based upon the RQM and DIO bit settings. As the command execution phase is entered, the FIFO is cleared of any data to ensure that invalid data is not transferred. An overrun or underrun will terminate the current command and the transfer of data. Disk writes will complete the current sector by generating a 00 pattern and valid CRC. Reads require the host to remove the remaining data so that the result phase may be entered. Table 11 - FIFO Service Delay | FIFO THRESHOLD EXAMPLES | MAXIMUM DELAY TO SERVICING AT 2 Mbps DATA RATE | |-------------------------|------------------------------------------------| | 1 byte | 1 x 4 μs - 1.5 μs = 2.5 μs | | 2 bytes | 2 x 4 μs - 1.5 μs = 6.5 μs | | 8 bytes | 8 x 4 μs - 1.5 μs = 30.5 μs | | 15 bytes | 15 x 4 μs - 1.5 μs = 58.5 μs | | FIFO THRESHOLD EXAMPLES | MAXIMUM DELAY TO SERVICING AT<br>1 Mbps DATA RATE | |-------------------------|---------------------------------------------------| | 1 byte | 1 x 8 μs - 1.5 μs = 6.5 μs | | 2 bytes | 2 x 8 μs - 1.5 μs = 14.5 μs | | 8 bytes | 8 x 8 μs - 1.5 μs = 62.5 μs | | 15 bytes | 15 x 8 μs - 1.5 μs = 118.5 μs | | FIFO THRESHOLD EXAMPLES | MAXIMUM DELAY TO SERVICING AT 500 Kbps DATA RATE | |-------------------------|--------------------------------------------------| | 1 byte | 1 x 16 μs - 1.5 μs = 14.5 μs | | 2 bytes | 2 x 16 μs - 1.5 μs = 30.5 μs | | 8 bytes | 8 x 16 μs - 1.5 μs = 126.5 μs | | 15 bytes | 15 x 16 μs - 1.5 μs = 238.5 μs | Digital Input Register (DIR) # Address 3F7 READ ONLY This register is read-only in all modes. # **PC-AT Mode** | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------------|-----|-----|-----|-----|-----|-----|-----| | | DSK<br>CHG | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESET | N/A | COND. | | | | | | | | | # **BIT 0 - 6 UNDEFINED** The data bus outputs D0 - 6 are read as '0'. # BIT 7 DSKCHG This bit monitors the pin of the same name and reflects the opposite value seen on the disk cable or the value programmed in the Force Disk Change Register (see Runtime Register at offset 0x1E). #### PS/2 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-------|-------|-------| | | DSK | 1 | 1 | 1 | 1 | DRATE | DRATE | nHIGH | | | CHG | | | | | SEL1 | SEL0 | nDENS | | RESET | N/A 1 | | COND. | | | | | | | | | ### BIT 0 nHIGH DENS This bit is low whenever the 500 Kbps or 1 Mbps data rates are selected, and high when 250 Kbps and 300 Kbps are selected. ### BITS 1 - 2 DATA RATE SELECT These bits control the data rate of the floppy controller. See Table 8 for the settings corresponding to the individual data rates. The data rate select bits are unaffected by a software reset, and are set to 250 Kbps after a PCI reset. ### BITS 3-6 UNDEFINED Always read as a logic "1" #### BIT 7 DSKCHG This bit monitors the pin of the same name and reflects the opposite value seen on the disk cable or the value programmed in the Force Disk Change Register (see Runtime Register at offset 0x1E). Model 30 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|---|---|---|-------|--------|---------------|---------------| | | DSK<br>CHG | 0 | 0 | 0 | DMAEN | NOPREC | DRATE<br>SEL1 | DRATE<br>SEL0 | | RESET<br>COND. | N/A | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ### BITS 0 - 1 DATA RATE SELECT These bits control the data rate of the floppy controller. See Table 8 for the settings corresponding to the individual data rates. The data rate select bits are unaffected by a software reset, and are set to 250 Kbps after a PCI reset. # **BIT 2 NOPREC** This bit reflects the value of NOPREC bit set in the CCR register. # BIT 3 DMAEN This bit reflects the value of DMAEN bit set in the DOR register bit 3. # BITS 4 - 6 UNDEFINED Always read as a logic "0" # **BIT 7 DSKCHG** This bit monitors the pin of the same name and reflects the opposite value seen on the disk cable or the value programmed in the Force Disk Change Register (see Runtime Register at offset 0x1E). # **Address 3F7 WRITE ONLY** PC/AT and PS/2 Modes | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|-------|-------| | | 0 | 0 | 0 | 0 | 0 | 0 | DRATE | DRATE | | | | | | | | | SEL1 | SEL0 | | RESET | N/A | N/A | N/A | N/A | N/A | N/A | 1 | 0 | | COND. | | | | | | | | | # BIT 0 and 1 DATA RATE SELECT 0 and 1 These bits determine the data rate of the floppy controller. See Table 8 for the appropriate values. ### BIT 2 - 7 RESERVED Should be set to a logical "0". ### PS/2 Model 30 Mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|--------|-------|-------| | | 0 | 0 | 0 | 0 | 0 | NOPREC | DRATE | DRATE | | | | | | | | | SEL1 | SEL0 | | RESET | N/A | N/A | N/A | N/A | N/A | N/A | 1 | 0 | | COND. | | | | | | | | | # BIT 0 and 1 DATA RATE SELECT 0 and 1 These bits determine the data rate of the floppy controller. See Table 8 for the appropriate values. ### **BIT 2 NO PRECOMPENSATION** This bit can be set by software, but it has no functionality. It can be read by bit 2 of the DSR when in Model 30 register mode. Unaffected by software reset. #### BIT 3 - 7 RESERVED Should be set to a logical "0" Table 9 shows the state of the DENSEL pin. The DENSEL pin is set high after a PCI reset and is unaffected by the DOR and the DSR resets. # 5.4.2 STATUS REGISTER ENCODING During the Result Phase of certain commands, the Data Register contains data bytes that give the status of the command just executed. Table 12 - Status Register 0 | | BIT NO. | SYMBOL | NAME | DESCRIPTION | |---|---------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7,6 | IC | Interrupt Code | <ul> <li>00 - Normal termination of command. The specified command was properly executed and completed without error.</li> <li>01 - Abnormal termination of command. Command execution was started, but was not successfully completed.</li> </ul> | | | | | | 10 - Invalid command. The requested command could not be executed. | | l | | | | 11 - Abnormal termination caused by Polling. | | | 5 | SE | Seek End | The FDC completed a Seek, Relative Seek or Recalibrate command (used during a Sense Interrupt Command). | | BIT NO. | SYMBOL | NAME | DESCRIPTION | |---------|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | EC | Equipment<br>Check | <ol> <li>The TRK0 pin failed to become a "1" after:</li> <li>80 step pulses in the Recalibrate command.</li> <li>The Relative Seek command caused the FDC to step outward beyond Track 0.</li> </ol> | | 3 | | | Unused. This bit is always "0". | | 2 | Н | Head Address | The current head address. | | 1,0 | DS1,0 | Drive Select | The current selected drive. | Table 13 – Status Register 1 | BIT NO. | SYMBOL | NAME | DESCRIPTION | |---------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN | End of<br>Cylinder | The FDC tried to access a sector beyond the final sector of the track (255D). Will be set if TC is not issued after Read or Write Data command. | | 6 | | | Unused. This bit is always "0". | | 5 | DE | Data Error | The FDC detected a CRC error in either the ID field or the data field of a sector. | | 4 | OR | Overrun/<br>Underrun | Becomes set if the FDC does not receive CPU or DMA service within the required time interval, resulting in data overrun or underrun. | | 3 | | | Unused. This bit is always "0". | | 2 | ND | No Data | <ol> <li>Any one of the following:</li> <li>Read Data, Read Deleted Data command - the FDC did not find the specified sector.</li> <li>Read ID command - the FDC cannot read the ID field without an error.</li> <li>Read A Track command - the FDC cannot find the proper sector sequence.</li> </ol> | | 1 | NW | Not Writeable | WP pin became a "1" while the FDC is executing a Write Data, Write Deleted Data, or Format A Track command. | | 0 | MA | Missing<br>Address Mark | <ol> <li>Any one of the following:</li> <li>The FDC did not detect an ID address mark at the specified track after encountering the index pulse from the nINDEX pin twice.</li> <li>The FDC cannot detect a data address mark or a deleted data address mark on the specified track.</li> </ol> | Table 14 - Status Register 2 | BIT NO. | SYMBOL | NAME | DESCRIPTION | |---------|--------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | | Unused. This bit is always "0". | | 6 | CM | Control Mark | Any one of the following: | | | | | Read Data command - the FDC encountered a deleted data address mark. | | | | | Read Deleted Data command - the FDC encountered a data address mark. | | 5 | DD | Data Error in<br>Data Field | The FDC detected a CRC error in the data field. | | 4 | WC | Wrong<br>Cylinder | The track address from the sector ID field is different from the track address maintained inside the FDC. | | 3 | | | Unused. This bit is always "0". | | 2 | | | Unused. This bit is always "0". | | 1 | BC | Bad Cylinder | The track address from the sector ID field is different from the track address maintained inside the FDC and is equal to FF hex, which indicates a bad track with a hard error according to the IBM soft-sectored format. | | 0 | MD | Missing Data<br>Address Mark | The FDC cannot detect a data address mark or a deleted data address mark. | Table 15 - Status Register 3 | BIT NO. | SYMBOL | NAME | DESCRIPTION | |---------|--------|--------------------|--------------------------------------------| | 7 | | | Unused. This bit is always "0". | | 6 | WP | Write<br>Protected | Indicates the status of the WP pin. | | 5 | | | Unused. This bit is always "1". | | 4 | T0 | Track 0 | Indicates the status of the TRK0 pin. | | 3 | | | Unused. This bit is always "1". | | 2 | HD | Head Address | Indicates the status of the HDSEL pin. | | 1,0 | DS1,0 | Drive Select | Indicates the status of the DS1, DS0 pins. | # **RESET** There are three sources of system reset on the FDC: the PCI\_RESET# pin, a reset generated via a bit in the DOR, and a reset generated via a bit in the DSR. At power on, a Power On Reset initializes the FDC. All resets take the FDC out of the power down state. All operations are terminated upon a PCI\_RESET#, and the FDC enters an idle state. A reset while a disk write is in progress will corrupt the data and CRC. On exiting the reset state, various internal registers are cleared, including the Configure command information, and the FDC waits for a new command. Drive polling will start unless disabled by a new Configure command. # PCI\_RESET# Pin (Hardware Reset) The PCI\_RESET# pin is a global reset and clears all registers except those programmed by the Specify command. The DOR reset bit is enabled and must be cleared by the host to exit the reset state. # DOR Reset vs. DSR Reset (Software Reset) These two resets are functionally the same. Both will reset the FDC core, which affects drive status information and the FIFO circuits. The DSR reset clears itself automatically while the DOR reset requires the host to manually clear it. DOR reset has precedence over the DSR reset. The DOR reset is set automatically upon a pin reset. The user must manually clear this reset bit in the DOR to exit the reset state. #### MODES OF OPERATION The FDC has three modes of operation, PC/AT mode, PS/2 mode and Model 30 mode. These are determined by the state of the Interface Mode bits in LD0-CRF0[3,2]. ### PC/AT mode The PC/AT register set is enabled, the DMA enable bit of the DOR becomes valid (controls the interrupt and DMA functions), and DENSEL is an active high signal. #### PS/2 mode This mode supports the PS/2 models 50/60/80 configuration and register set. The DMA bit of the DOR becomes a "don't care". The DMA and interrupt functions are always enabled, and DENSEL is an active low. #### Model 30 mode This mode supports PS/2 Model 30 configuration and register set. The DMA enable bit of the DOR becomes valid (controls the interrupt and DMA functions), and DENSEL is active low. ### 5.4.3 DMA TRANSFERS DMA transfers are enabled with the Specify command and are initiated by the FDC by activating a DMA request cycle. DMA read, write and verify cycles are supported. The FDC supports two DMA transfer modes: single Transfer and Burst Transfer. Burst mode is enabled via Logical Device 0-CRF0-Bit[1] (LD0-CRF0[1]). #### 5.4.4 CONTROLLER PHASES For simplicity, command handling in the FDC can be divided into three phases: Command, Execution, and Result. Each phase is described in the following sections. #### Command Phase After a reset, the FDC enters the command phase and is ready to accept a command from the host. For each of the commands, a defined set of command code bytes and parameter bytes has to be written to the FDC before the command phase is complete. (Please refer to Table 16 for the command set descriptions). These bytes of data must be transferred in the order prescribed. Before writing to the FDC, the host must examine the RQM and DIO bits of the Main Status Register. RQM and DIO must be equal to "1" and "0" respectively before command bytes may be written. RQM is set false by the FDC after each write cycle until the received byte is processed. The FDC asserts RQM again to request each parameter byte of the command unless an illegal command condition is detected. After the last parameter byte is received, RQM remains "0" and the FDC automatically enters the next phase as defined by the command definition. The FIFO is disabled during the command phase to provide for the proper handling of the "Invalid Command" condition. ## **Execution Phase** All data transfers to or from the FDC occur during the execution phase, which can proceed in DMA mode as indicated in the Specify command. After a reset, the FIFO is disabled. Each data byte is transferred by an read/write or DMA cycle depending on the DMA mode. The Configure command can enable the FIFO and set the FIFO threshold value. The following paragraphs detail the operation of the FIFO flow control. In these descriptions, <threshold> is defined as the number of bytes available to the FDC when service is requested from the host and ranges from 1 to 16. The parameter FIFOTHR, which the user programs, is one less and ranges from 0 to 15. A low threshold value (i.e. 2) results in longer periods of time between service requests, but requires faster servicing of the request for both read and write cases. The host reads (writes) from (to) the FIFO until empty (full), then the transfer request goes inactive. The host must be very responsive to the service request. This is the desired case for use with a "fast" system. A high value of threshold (i.e. 12) is used with a "sluggish" system by affording a long latency period after a service request, but results in more frequent service requests. Non-DMA Mode - Transfers from the FIFO to the Host This part does not support non-DMA mode. Non-DMA Mode - Transfers from the Host to the FIFO This part does not support non-DMA mode. DMA Mode - Transfers from the FIFO to the Host The FDC generates a DMA request cycle when the FIFO contains (16 - <threshold>) bytes, or the last byte of a full sector transfer has been placed in the FIFO. The DMA controller must respond to the request by reading data from the FIFO. The FDC will deactivate the DMA request when the FIFO becomes empty by generating the proper sync for the data transfer. DMA Mode - Transfers from the Host to the FIFO. The FDC generates a DMA request cycle when entering the execution phase of the data transfer commands. The DMA controller must respond by placing data in the FIFO. The DMA request remains active until the FIFO becomes full. The DMA request cycle is reasserted when the FIFO has <a href="https://doi.org/10.1001/j.com/">three-pmasserted when the FIFO has <a href="https://doi.org/10.1001/j.com/">three-pmasserted when the FIFO has <a href="https://doi.org/">three-pmasserted three-pmasserted when the FIFO has <a href="https://doi.org/">three-pmasserted when the FIFO has <a href="https://doi.org/">three-pmasserted when three-pmasserted when three-pmasserted when the FIFO has <a href="https://doi.org/">three-pmasserted when three-pmasserted three-pmasserte #### **Data Transfer Termination** The FDC supports terminal count explicitly through the TC cycle and implicitly through the underrun/overrun and end-of-track (EOT) functions. For full sector transfers, the EOT parameter can define the last sector to be transferred in a single or multi-sector transfer. If the last sector to be transferred is a partial sector, the host can stop transferring the data in mid-sector, and the FDC will continue to complete the sector as if a TC cycle was received. The only difference between these implicit functions and TC cycle is that they return "abnormal termination" result status. Such status indications can be ignored if they were expected. **Note**: when the host is sending data to the FIFO of the FDC, the internal sector count will be complete when the FDC reads the last byte from its side of the FIFO. There may be a delay in the removal of the transfer request signal of up to the time taken for the FDC to read the last 16 bytes from the FIFO. The host must tolerate this delay. #### Result Phase The generation of the interrupt determines the beginning of the result phase. For each of the commands, a defined set of result bytes has to be read from the FDC before the result phase is complete. These bytes of data must be read out for another command to start. RQM and DIO must both equal "1" before the result bytes may be read. After all the result bytes have been read, the RQM and DIO bits switch to "1" and "0" respectively, and the CB bit is cleared, indicating that the FDC is ready to accept the next command. # 5.4.5 COMMAND SET/DESCRIPTIONS Commands can be written whenever the FDC is in the command phase. Each command has a unique set of needed parameters and status results. The FDC checks to see that the first byte is a valid command and, if valid, proceeds with the command. If it is invalid, an interrupt is issued. The user sends a Sense Interrupt Status command which returns an invalid command error. Refer to Table 16 for explanations of the various symbols used. Table 17 lists the required parameters and the results associated with each command that the FDC is capable of performing. | SYMBOL | NAME | DESCRIPTION | | | | | |--------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | С | Cylinder Address | The currently selected address; 0 to 255. | | | | | | D | Data Pattern | The pattern to be written in each sector data field during formatting. | | | | | | D0, D1 | Drive Select 0-1 | Designates which drives are perpendicular drives on the Perpendicular Mode Command. A "1" indicates a perpendicular drive. | | | | | | DIR | Direction Control | If this bit is 0, then the head will step out from the spindle during a relative seek. If set to a 1, the head will step in toward the spindle. | | | | | Table 16 – Description of Command Symbols Table 16 – Description of Command Symbols | SYMBOL | NAME | DESCRIPTION | |----------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DS0, DS1 | Disk Drive Select | DS1 DS0 DRIVE | | | | 0 0 Drive 0 | | | | 0 1 Drive 1 | | DTL | Special Sector<br>Size | By setting N to zero (00), DTL may be used to control the number of bytes transferred in disk read/write commands. The sector size (N = 0) is set to 128. If the actual sector (on the diskette) is larger than DTL, the remainder of the actual sector is read but is not passed to the host during read commands; during write commands, the remainder of the actual sector is written with all zero bytes. The CRC check code is calculated with the actual sector. When N is not zero, DTL has no meaning and should be set to FF HEX. | | EC | Enable Count | When this bit is "1" the "DTL" parameter of the Verify command becomes SC (number of sectors per track). | | EFIFO | Enable FIFO | This active low bit when a 0, enables the FIFO. A "1" disables the FIFO (default). | | EIS | Enable Implied<br>Seek | When set, a seek operation will be performed before executing any read or write command that requires the C parameter in the command phase. A "0" disables the implied seek. | | EOT | End of Track | The final sector number of the current track. | | GAP | | Alters Gap 2 length when using Perpendicular Mode. | | GPL | Gap Length | The Gap 3 size. (Gap 3 is the space between sectors excluding the VCO synchronization field). | | H/HDS | Head Address | Selected head: 0 or 1 (disk side 0 or 1) as encoded in the sector ID field. | | HLT | Head Load Time | The time interval that FDC waits after loading the head and before initializing a read or write operation. Refer to the Specify command for actual delays. | | HUT | Head Unload<br>Time | The time interval from the end of the execution phase (of a read or write command) until the head is unloaded. Refer to the Specify command for actual delays. | | LOCK | | Lock defines whether EFIFO, FIFOTHR, and PRETRK parameters of the CONFIGURE COMMAND can be reset to their default values by a "software Reset". (A reset caused by writing to the appropriate bits of either the DSR or DOR) | | MFM | MFM/FM Mode<br>Selector | A one selects the double density (MFM) mode. A zero selects single density (FM) mode. | | MT | Multi-Track<br>Selector | When set, this flag selects the multi-track operating mode. In this mode, the FDC treats a complete cylinder under head 0 and 1 as a single track. The FDC operates as this expanded track started at the first sector under head 0 and ended at the last sector under head 1. With this flag set, a multitrack read or write operation will automatically continue to the first sector under head 1 when the FDC finishes operating on the last sector under head 0. | Table 16 – Description of Command Symbols | SYMBOL | NAME | DESCRIPTION | |--------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N | Sector Size Code | This specifies the number of bytes in a sector. If this parameter is "00", then the sector size is 128 bytes. The number of bytes transferred is determined by the DTL parameter. Otherwise the sector size is (2 raised to the "N'th" power) times 128. All values up to "07" hex are allowable. "07"h would equal a sector size of 16k. It is the user's responsibility to not select combinations that are not possible with the drive. N SECTOR SIZE 00 128 Bytes 01 256 Bytes 02 512 Bytes 03 1024 Bytes 07 16K Bytes | | NCN | New Cylinder<br>Number | The desired cylinder number. | | ND | Non-DMA Mode<br>Flag | Write '0'. This part does not support non-DMA mode. | | OW | Overwrite | The bits D0-D3 of the Perpendicular Mode Command can only be modified if OW is set to 1. OW id defined in the Lock command. | | PCN | Present Cylinder<br>Number | The current position of the head at the completion of Sense Interrupt Status command. | | POLL | Polling Disable | When set, the internal polling routine is disabled. When clear, polling is enabled. | | PRETRK | Precompensation<br>Start Track<br>Number | Programmable from track 00 to FFH. | | R | Sector Address | The sector number to be read or written. In multi-sector transfers, this parameter specifies the sector number of the first sector to be read or written. | | RCN | Relative Cylinder<br>Number | Relative cylinder offset from present cylinder as used by the Relative Seek command. | | SC | Number of<br>Sectors Per Track | The number of sectors per track to be initialized by the Format command. The number of sectors per track to be verified during a Verify command when EC is set. | | SK | Skip Flag | When set to 1, sectors containing a deleted data address mark will automatically be skipped during the execution of Read Data. If Read Deleted is executed, only sectors with a deleted address mark will be accessed. When set to "0", the sector is read or written the same as the read and write commands. | | SRT | Step Rate Interval | The time interval between step pulses issued by the FDC. Programmable from 0.5 to 8 milliseconds in increments of 0.5 ms at the 1 Mbit data rate. Refer to the SPECIFY command for actual delays. | | ST0 | Status 0 | Registers within the FDC which store status information after a | | ST1 | Status 1 | command has been executed. This status information is available to | | ST2 | Status 2 | the host during the result phase after command execution. | | ST3 | Status 3 | | | WGATE | Write Gate | Alters timing of WE to allow for pre-erase loads in perpendicular drives. | # 5.4.6 INSTRUCTION SET Table 17 – Instruction Set | | | | | | REA | AD DA | ATA | | | | |-----------|-----|----|-----|----|------|-------------|-----|-----|-----|---------------------------------------------------| | PHASE | R/W | | | [ | DATA | BUS | | | | REMARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | MT | MFM | SK | 0 | 0 | 1 | 1 | 0 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | - | | — С | : | | _ | | Sector ID information prior to Command execution. | | | W | | | | — н | | | _ | | | | | W | | | | R | . —— | | _ | | | | | W | | | | N | | | _ | | | | | W | | | | — EC | T | | _ | | | | | W | | | | — GF | L | | _ | | | | | W | | | | — DТ | L | | _ | | | | Execution | | | | | | | | | | Data transfer between the FDD and system. | | Result | R | | | | — ST | 0 — | | _ | | Status information after Command execution. | | | R | | | | — ST | 1 — | | _ | | | | | R | | | | — ST | 2 | | _ | | | | | R | | | | — с | <del></del> | | _ | | Sector ID information after Command execution. | | | R | | | | — н | | | _ | | | | | R | | | | R | . —— | | _ | | | | | R | | | | N | | | _ | | | | PHASE | R/W | | | [ | DATA | BUS | | REMARKS | | | |-----------|-----|----|-----|----|----------|------|-----|---------|-----|---------------------------------------------------| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | MT | MFM | SK | 0 | 1 | 1 | 0 | 0 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | | | — С | | | _ | | Sector ID information prior to Command execution. | | | W | | | | — Н | | | _ | | | | | W | | | | | | | | | | | | W | | | | N | | | _ | | | | | W | | | | — EO | T | | _ | | | | | W | | | | — GР | L | | _ | | | | | W | | | | — DT | L | | _ | | | | Execution | | | | | | | | | | Data transfer between the FDD and system. | | Result | R | | | | — ST | 0 | | - | | Status information after Command execution. | | | R | | | | — ST | 1 — | | _ | | | | | R | | | | — ST | 2 | | _ | | | | | R | | | | — С | | | _ | | Sector ID information after Command execution. | | | R | | | | — Н | | | _ | | | | | R | | | | R | . —— | | _ | | | | | R | | | | <u> </u> | | | | | | | PHASE | R/W | | | | DATA | BUS | | | | REMARKS | |-----------|-----|----|-----|----|------|-----|-------------|-----|-----|---------------------------------------------------| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | MT | MFM | 0 | 0 | 0 | 1 | 0 | 1 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | | | — с | | | _ | | Sector ID information prior to Command execution. | | | W | | | | — Н | | | _ | | | | | W | | | | — R | | | _ | | | | | W | | | | N | | | _ | | | | | W | | | | — EO | т — | | _ | | | | | W | | | | — GP | L | | _ | | | | | W | | | | — DT | L | | _ | | | | Execution | | | | | | | | | | Data transfer between the FDD and system. | | Result | R | | | | — ST | 0 — | <del></del> | _ | | Status information after Command execution. | | | R | | | | — ST | 1 | | _ | | | | | R | | | | — ST | 2 | | _ | | | | | R | | | | — с | | | _ | | Sector ID information after Command execution. | | | R | | | | — н | | | _ | | | | | R | | | | R | | | _ | | | | | R | | | | N | | | _ | | | | | | | | WRI | TE DE | LETE | D DAT | A | | | |-----------|-----|----|-----|-----|-------|-------|-------|-----|-----|---------------------------------------------------| | PHASE | R/W | | | | DAT | A BU | S | | | REMARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | MT | MFM | 0 | 0 | 1 | 0 | 0 | 1 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | - | | | · C — | | _ | | Sector ID information prior to Command execution. | | | W | | _ | | | н — | | | | | | | W | | - | | | R — | | | | | | | W | | _ | | | N — | | | | | | | W | | - | | E | EOT – | | _ | | | | | W | | - | | ( | GPL – | | _ | | | | | W | | - | | [ | OTL — | | _ | | | | Execution | | | | | | | | | | Data transfer between the FDD and system. | | Result | R | | - | | \$ | ST0 — | | _ | | Status information after Command execution. | | | R | | - | | \$ | ST1 – | | _ | | | | | R | | - | | | ST2 – | | | | | | | R | | - | | | - C — | | _ | | Sector ID information after Command execution. | | | R | | - | | | н — | | | | | | | R | | - | | | R — | | | | | | | R | | - | | | N — | | | | | | | | | | ı | READ | A TR | ACK | | | | |-----------|-----|----|-----|----|------|-------|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------| | PHASE | R/W | | | | DAT | A BU | S | | | REMARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | MFM | 0 | 0 | 0 | 0 | 1 | 0 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | - | | | - C — | | | | Sector ID information prior to Command execution. | | | W | | _ | | | . н — | | | | | | | W | | _ | | | - R — | | | | | | | W | | - | | | N — | | | | | | | W | | _ | | E | EOT – | | _ | | | | | W | | - | | ( | GPL - | | _ | | | | | W | | - | | [ | OTL – | | _ | | | | Execution | | | | | | | | | | Data transfer between<br>the FDD and system.<br>FDC reads all of<br>cylinders' contents from<br>index hole to EOT. | | Result | R | | - | | ; | ST0 – | | _ | | Status information after Command execution. | | | R | | - | | ; | ST1 – | | _ | | | | | R | | | | | | | | | | | | R | | _ | | | - C — | | | | Sector ID information after Command execution. | | | R | | | | | | | | | | | | R | | - | | | R — | | | | | | | R | | - | | | N — | | _ | | | | | | | | | VI | ERIFY | , | | | | |-----------|-------------|----|-----|----|-----|-------|---------|-----|-----|---------------------------------------------------| | PHASE | R/W | | | | DAT | A BU | S | | | REMARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | MT | MFM | SK | 1 | 0 | 1 | 1 | 0 | Command Codes | | | W | EC | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | _ | | | C — | | | | Sector ID information prior to Command execution. | | | W | | | | | | | | | | | | W | | | | | | | | | | | | W | | | | | | | | | | | | W | | | | | | | | | | | | W | | | | | | | | | | | Execution | • | | | | D. | L/00 | | | | No data transfer takes place. | | Result | R | | - | | \$ | ST0 — | | _ | | Status information after Command execution. | | | R | | | | | | | | | | | | R | | | | | | | | | | | | R | | - | | | С — | 1 1 1 1 | | | Sector ID information after Command execution. | | | R<br>R<br>R | | - | | | R — | | | | | | | | | | | VE | RSIO | N | | | | |---------|-----|----|----|----|-----|------|----|----|----|---------------------| | PHASE | R/W | | | | DAT | A BU | S | | | REMARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Command Code | | Result | R | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Enhanced Controller | | | | | | FO | RMAT | A TR | ACK | | | | |-----------------------------------------|-----|----|-----|----|--------|--------------|-----|-----|-----|--------------------------------------------| | PHASE | R/W | | | | | REMARKS | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | MFM | 0 | 0 | 1 | 1 | 0 | 1 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | _ | | N | <b>١</b> | | _ | | Bytes/Sector | | | W | | _ | | s | c — | | _ | | Sectors/Cylinder | | | W | | - | | GI | PL — | | _ | | Gap 3 | | | W | | - | | C | ) — | | _ | | Filler Byte | | Execution for<br>Each Sector<br>Repeat: | W | | - | | —— ( | c | | _ | | Input Sector Parameters | | | W | | _ | | ⊦ | <del> </del> | | _ | | | | | W | | _ | | F | ₹ | | _ | | | | | W | | _ | | N | ٧ | | _ | | | | | | | | | | | | | | FDC formats an entire cylinder | | Result | R | | - | | S | Т0 — | | - | | Status information after Command execution | | | R | | - | | s | T1 — | | - | | | | | R | | - | | s | Т2 — | | - | | | | | R | | | | – Unde | fined - | | _ | | | | | R | | | | – Unde | fined - | | _ | | | | | R | | | | – Unde | fined - | | _ | | | | | R | | | | – Unde | fined - | | _ | | | | PHASE | R/W | | | | DATA | BUS | | | | REMARKS | |-----------|-----|----|----|----|------|-----|----|-----|-----|--------------------------------------| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | 0 | DS1 | DS0 | | | Execution | | | | | | | | | | Head retracted to Track 0 Interrupt. | | PHASE | R/W | | | | DATA | BUS | | | | REMARKS | |---------|-----|----|----|----|----------------|-------|----|----|----|-------------------------------------------------------| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Command Codes | | Result | R | | - | | S <sup>-</sup> | ТО —— | | - | | Status information at the end of each seek operation. | | | R | | _ | | PC | CN — | | _ | | | | PHASE | R/W | | | | | REMARKS | | | | | |---------|-----|----|----|------|---------|---------|----|----|----|---------------| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Command Codes | | | W | | s | RT — | _ | | | | | | | | W | | _ | | — HLT - | | | | ND | | | PHASE | R/W | | | REMARKS | | | | | | | |---------|-----|----|----|---------|------|------|-----|-----|-----|------------------------------| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | Result | R | | | | —— S | Т3 — | | | | Status information about FDD | | | SEEK | | | | | | | | | | |-----------|------|----|----|----|----|---------|-----|-----|-----|---------------------------------------------------| | PHASE | R/W | | | | | REMARKS | | | | | | | | D7 | D6 | D5 | D0 | | | | | | | Command | W | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | | | NO | CN — | | | | | | Execution | | | | | | | | | | Head positioned over proper cylinder on diskette. | | CONFIGURE | | | | | | | | | | | |-----------|-----|----|-----|-----------|----------|---------|--------|-------|----|--------------------------| | PHASE | R/W | | | | | REMARKS | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | Configure<br>Information | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | 0 | EIS | EFIF<br>O | POL<br>L | | – FIFO | THR – | | | | Execution | W | | | | — PRE | TRK — | | | | | | RELATIVE SEEK | | | | | | | | | | | |---------------|------|----|-----|----|----|----|-----|-----|-----|---------| | | | | | | | | | | | | | PHASE | R/W | | | | | | | | | REMARKS | | FHASE | IN/W | D7 | DC | DE | D4 | Da | Da | D4 | D0 | REWARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 1 | DIR | 0 | 0 | 1 | 1 | 1 | 1 | | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | | W | | | | | | | | | | | | DUMPREG | | | | | | | | | | |-----------|---------|------|-----|-------|---------|----------|----|-------|----|---------------------------------| | PHASE | R/W | | | | REMARKS | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | *Note: Registers placed in FIFO | | Execution | | | | | | | | | | | | Result | R | | _ | | - PCN-D | rive 0 - | | | | | | | R | | _ | | - PCN-D | rive 1 - | | | | | | | R | | | | | | | | | | | | R | | _ | | | | | | | | | | R | | s | RT | | | | HUT – | | | | | R | | | | - HLT | | _ | | ND | | | | R | | | | SC/I | EOT — | | | · | | | | R | LOCK | 0 | WGATE | | | | | | | | | R | 0 | EIS | | | | | | | | | | R | | | | — PRE | TRK — | | | | | | | READ ID | | | | | | | | | | |------------------|---------|----|-----|---------------------------------------------------|----------|----------|-----|-----|-----|---------------------------------------------------------------------------------------------------------------| | PHASE | R/W | | | | DATA | BUS | | | | REMARKS | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | 0 | MFM | 0 | 0 | 1 | 0 | 1 | 0 | Commands | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | Execution Result | R | | - | | S⁻ | ГО | | - | | The first correct<br>ID information on<br>the Cylinder is<br>stored in Data<br>Register<br>Status information | | | | | | | | | | | | after Command execution. | | | | | | Disk status after<br>the Command<br>has completed | | | | | | | | | R | | - | | s | Г1 —— | | - | | | | | R | | - | | | | | - | | | | | R | | | | ( | | | | | | | | R | | | | <u> </u> | | | | | | | | R | | | | F | | | | | | | | R | | | | N | <u> </u> | | | | | | | PERPENDICULAR MODE | | | | | | | | | | |---------|--------------------|----|----|----|----|---------|----|---------|-------|---------------| | PHASE | R/W | | | | | REMARKS | | | | | | | | D7 | D6 | D5 | D0 | | | | | | | Command | W | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Command Codes | | | | OW | 0 | D3 | D2 | D1 | D0 | GA<br>P | WGATE | | | INVALID CODES | | | | | | | | | | | |---------------|-----|----|------------------|----|---------|-------|--|---|--|----------------------------------------------------------------------------------| | PHASE | R/W | | DATA BUS REMARKS | | | | | | | | | | | D7 | D6 | D0 | | | | | | | | Command | W | | _ | | Invalid | Codes | | _ | | Invalid Command<br>Codes (NoOp -<br>FDC37C669FRLV<br>goes into Standby<br>State) | | Result | R | | | | S | T0 | | | | ST0 = 80H | | LOCK | | | | | | | | | | | |---------|-----|------|----|----|------|---------|----|----|----|---------------| | PHASE | R/W | | | | | REMARKS | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Command | W | LOCK | 0 | 0 | 1 | 0 | 1 | 0 | 0 | Command Codes | | Result | R | 0 | 0 | 0 | LOCK | 0 | 0 | 0 | 0 | | SC is returned if the last command that was issued was the Format command. EOT is returned if the last command was a Read or Write. Note: These bits are used internally only. They are not reflected in the Drive Select pins. It is the user's responsibility to maintain correspondence between these bits and the Drive Select pins (DOR). # 5.4.7 DATA TRANSFER COMMANDS All of the Read Data, Write Data and Verify type commands use the same parameter bytes and return the same results information, the only difference being the coding of bits 0-4 in the first byte. An implied seek will be executed if the feature was enabled by the Configure command. This seek is completely transparent to the user. The Drive Busy bit for the drive will go active in the Main Status Register during the seek portion of the command. If the seek portion fails, it is reflected in the results status normally returned for a Read/Write Data command. Status Register 0 (ST0) would contain the error code and C would contain the cylinder on which the seek failed. ### Read Data A set of nine (9) bytes is required to place the FDC in the Read Data Mode. After the Read Data command has been issued, the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify command), and begins reading ID Address Marks and ID fields. When the sector address read off the diskette matches with the sector address specified in the command, the FDC reads the sector's data field and transfers the data to the FIFO. After completion of the read operation from the current sector, the sector address is incremented by one and the data from the next logical sector is read and output via the FIFO. This continuous read function is called "Multi-Sector Read Operation". Upon receipt of the TC cycle, or an implied TC (FIFO overrun/underrun), the FDC stops sending data but will continue to read data from the current sector, check the CRC bytes, and at the end of the sector, terminate the Read Data Command. N determines the number of bytes per sector (see Table 18 below). If N is set to zero, the sector size is set to 128. The DTL value determines the number of bytes to be transferred. If DTL is less than 128, the FDC transfers the specified number of bytes to the host. For reads, it continues to read the entire 128-byte sector and checks for CRC errors. For writes, it completes the 128-byte sector by filling in zeros. If N is not set to 00 Hex, DTL should be set to FF Hex and has no impact on the number of bytes transferred. Table 18 - Sector Sizes | N | SECTOR SIZE | |----|-------------| | 00 | 128 bytes | | 01 | 256 bytes | | 02 | 512 bytes | | 03 | 1024 bytes | | | | | 07 | 16 Kbytes | The amount of data which can be handled with a single command to the FDC depends upon MT (multi-track) and N (number of bytes/sector). The Multi-Track function (MT) allows the FDC to read data from both sides of the diskette. For a particular cylinder, data will be transferred starting at Sector 1, Side 0 and completing the last sector of the same track at Side 1. If the host terminates a read or write operation in the FDC, the ID information in the result phase is dependent upon the state of the MT bit and EOT byte. Refer to Table 19. At the completion of the Read Data command, the head is not unloaded until after the Head Unload Time Interval (specified in the Specify command) has elapsed. If the host issues another command before the head unloads, then the head settling time may be saved between subsequent reads. If the FDC detects a pulse on the nINDEX pin twice without finding the specified sector (meaning that the diskette's index hole passes through index detect logic in the drive twice), the FDC sets the IC code in Status Register 0 to "01" indicating abnormal termination, sets the ND bit in Status Register 1 to "1" indicating a sector not found, and terminates the Read Data Command. After reading the ID and Data Fields in each sector, the FDC checks the CRC bytes. If a CRC error occurs in the ID or data field, the FDC sets the IC code in Status Register 0 to "01" indicating abnormal termination, sets the DE bit flag in Status Register 1 to "1", sets the DD bit in Status Register 2 to "1" if CRC is incorrect in the ID field, and terminates the Read Data Command. Table 21 describes the effect of the SK bit on the Read Data command execution and results. Except where noted in Table 20, the C or R value of the sector address is automatically incremented (see Table 22). Table 19 - Effects of MT and N Bits | МТ | N | MAXIMUM TRANSFER CAPACITY | FINAL SECTOR READ<br>FROM DISK | |----|---|---------------------------|--------------------------------| | 0 | 1 | 256 x 26 = 6,656 | 26 at side 0 or 1 | | 1 | 1 | 256 x 52 = 13,312 | 26 at side 1 | | 0 | 2 | 512 x 15 = 7,680 | 15 at side 0 or 1 | | 1 | 2 | 512 x 30 = 15,360 | 15 at side 1 | | 0 | 3 | 1024 x 8 = 8,192 | 8 at side 0 or 1 | | 1 | 3 | 1024 x 16 = 16,384 | 16 at side 1 | Table 20 - Skip Bit vs Read Data Command | SK BIT<br>VALUE | DATA ADDRESS<br>MARK TYPE<br>ENCOUNTERED | | | RESULTS | |-----------------|------------------------------------------|-----------------|-----------------------|--------------------------------------------------------| | | | SECTOR<br>READ? | CM BIT OF<br>ST2 SET? | DESCRIPTION OF RESULTS | | 0 | Normal Data | Yes | No | Normal termination. | | 0 | Deleted Data | Yes | Yes | Address not incremented. Next sector not searched for. | | SK BIT<br>VALUE | DATA ADDRESS<br>MARK TYPE<br>ENCOUNTERED | | | RESULTS | |-----------------|------------------------------------------|-----------------|-----------------------|--------------------------------------------------| | | | SECTOR<br>READ? | CM BIT OF<br>ST2 SET? | DESCRIPTION OF RESULTS | | 1 | Normal Data | Yes | No | Normal termination. | | 1 | Deleted Data | No | Yes | Normal termination. Sector not read ("skipped"). | #### Read Deleted Data This command is the same as the Read Data command, only it operates on sectors that contain a Deleted Data Address Mark at the beginning of a Data Field. Table 21 describes the effect of the SK bit on the Read Deleted Data command execution and results. Except where noted in Table 21, the C or R value of the sector address is automatically incremented (see Table 22). Table 21 – Skip Bit vs. Read Deleted Data Command | SK BIT<br>VALUE | DATA ADDRESS<br>MARK TYPE<br>ENCOUNTERED | RESULTS | | | | | | |-----------------|------------------------------------------|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | SECTOR<br>READ? | CM BIT OF<br>ST2 SET? | DESCRIPTION OF RESULTS | | | | | 0 | Normal Data | Yes | Yes | Address not incremented. Next sector not searched for. Normal termination. Normal termination. Sector not read ("skipped"). | | | | | 0 | Deleted Data | Yes | No | Normal termination. | | | | | 1 | Normal Data | No | Yes | | | | | | 1 | Deleted Data | Yes | No | | | | | ## Read A Track This command is similar to the Read Data command except that the entire data field is read continuously from each of the sectors of a track. Immediately after encountering a pulse on the nINDEX pin, the FDC starts to read all data fields on the track as continuous blocks of data without regard to logical sector numbers. If the FDC finds an error in the ID or DATA CRC check bytes, it continues to read data from the track and sets the appropriate error bits at the end of the command. The FDC compares the ID information read from each sector with the specified value in the command and sets the ND flag of Status Register 1 to a "1" if there no comparison. Multi-track or skip operations are not allowed with this command. The MT and SK bits (bits D7 and D5 of the first command byte respectively) should always be set to "0". This command terminates when the EOT specified number of sectors has not been read. If the FDC does not find an ID Address Mark on the diskette after the second occurrence of a pulse on the nINDEX pin, then it sets the IC code in Status Register 0 to "01" (abnormal termination), sets the MA bit in Status Register 1 to "1", and terminates the command. Table 22 - Result Phase Table | MT | HEAD | FINAL SECTOR<br>TRANSFERRED TO | ID INFORMATION AT RESULT PHASE | | | | | | | |----|--------------|--------------------------------|--------------------------------|-----|-----|----|--|--|--| | | | HOST | С | Н | R | N | | | | | 0 | 0 | Less than EOT | NC | NC | R+1 | NC | | | | | | | Equal to EOT | C + 1 | NC | 01 | NC | | | | | | 1 | Less than EOT | NC | NC | R+1 | NC | | | | | | | Equal to EOT | C + 1 | NC | 01 | NC | | | | | 1 | 0 | Less than EOT | NC | NC | R+1 | NC | | | | | | | Equal to EOT | NC | LSB | 01 | NC | | | | | | 1 | Less than EOT | NC | NC | R+1 | NC | | | | | | Equal to EOT | | | LSB | 01 | NC | | | | NC: No Change, the same value as the one at the beginning of command execution. LSB: Least Significant Bit, the LSB of H is complemented. #### Write Data After the Write Data command has been issued, the FDC loads the head (if it is in the unloaded state), waits the specified head load time if unloaded (defined in the Specify command), and begins reading ID fields. When the sector address read from the diskette matches the sector address specified in the command, the FDC reads the data from the host via the FIFO and writes it to the sector's data field. After writing data into the current sector, the FDC computes the CRC value and writes it into the CRC field at the end of the sector transfer. The Sector Number stored in "R" is incremented by one, and the FDC continues writing to the next data field. The FDC continues this "Multi-Sector Write Operation". Upon receipt of a terminal count signal or if a FIFO over/under run occurs while a data field is being written, then the remainder of the data field is filled with zeros. The FDC reads the ID field of each sector and checks the CRC bytes. If it detects a CRC error in one of the ID fields, it sets the IC code in Status Register 0 to "01" (abnormal termination), sets the DE bit of Status Register 1 to "1", and terminates the Write Data command. The Write Data command operates in much the same manner as the Read Data command. The following items are the same. Please refer to the Read Data Command for details: - Transfer Capacity - EN (End of Cylinder) bit - ND (No Data) bit - Head Load, Únload Time Interval - ID information when the host terminates the command Definition of DTL when N = 0 and when N does not = 0 ## Write Deleted Data This command is almost the same as the Write Data command except that a Deleted Data Address Mark is written at the beginning of the Data Field instead of the normal Data Address Mark. This command is typically used to mark a bad sector containing an error on the floppy disk. ### Verify The Verify command is used to verify the data stored on a disk. This command acts exactly like a Read Data command except that no data is transferred to the host. Data is read from the disk and CRC is computed and checked against the previously-stored value. Because data is not transferred to the host, the TC cycle cannot be used to terminate this command. By setting the EC bit to "1", an implicit TC will be issued to the FDC. This implicit TC will occur when the SC value has decremented to 0 (an SC value of 0 will verify 256 sectors). This command can also be terminated by setting the EC bit to "0" and the EOT value equal to the final sector to be checked. If EC is set to "0", DTL/SC should be programmed to 0FFH. Refer to Table 23 and Table 23 for information concerning the values of MT and EC versus SC and EOT value. #### Definitions: # Sectors Per Side = Number of formatted sectors per each side of the disk. # Sectors Remaining = Number of formatted sectors left which can be read, including side 1 of the disk if MT is set to "1" Table 23 – Verify Command Result Phase Table | MT | EC | SC/EOT VALUE | TERMINATION RESULT | | | |----|----|-------------------------------|--------------------------|--|--| | 0 | 0 | SC = DTL | Success Termination | | | | | | EOT <= # Sectors Per Side | Result Phase Valid | | | | 0 | 0 | SC = DTL | Unsuccessful Termination | | | | | | EOT > # Sectors Per Side | Result Phase Invalid | | | | 0 | 1 | SC <= # Sectors Remaining AND | Successful Termination | | | | | | EOT <= # Sectors Per Side | Result Phase Valid | | | | 0 | 1 | SC > # Sectors Remaining OR | Unsuccessful Termination | | | | | | EOT > # Sectors Per Side | Result Phase Invalid | | | | 1 | 0 | SC = DTL | Successful Termination | | | | | | EOT <= # Sectors Per Side | Result Phase Valid | | | | 1 | 0 | SC = DTL | Unsuccessful Termination | | | | | | EOT > # Sectors Per Side | Result Phase Invalid | | | | 1 | 1 | SC <= # Sectors Remaining AND | Successful Termination | | | | | | EOT <= # Sectors Per Side | Result Phase Valid | | | | 1 | 1 | SC > # Sectors Remaining OR | Unsuccessful Termination | | | | | | EOT > # Sectors Per Side | Result Phase Invalid | | | **Note**: If MT is set to "1" and the SC value is greater than the number of remaining formatted sectors on Side 0, verifying will continue on Side 1 of the disk. ## Format A Track The Format command allows an entire track to be formatted. After a pulse from the IDX pin is detected, the FDC starts writing data on the disk including gaps, address marks, ID fields, and data fields per the IBM System 34 or 3740 format (MFM or FM respectively). The particular values that will be written to the gap and data field are controlled by the values programmed into N, SC, GPL, and D which are specified by the host during the command phase. The data field of the sector is filled with the data byte specified by D. The ID field for each sector is supplied by the host; that is, four data bytes per sector are needed by the FDC for C, H, R, and N (cylinder, head, sector number and sector size respectively). After formatting each sector, the host must send new values for C, H, R and N to the FDC for the next sector on the track. The R value (sector number) is the only value that must be changed by the host after each sector is formatted. This allows the disk to be formatted with nonsequential sector addresses (interleaving). This incrementing and formatting continues for the whole track until the FDC encounters a pulse on the nINDEX pin again and it terminates the command. Table 24 contains typical values for gap fields which are dependent upon the size of the sector and the number of sectors on each track. Actual values can vary due to drive electronics. # **FORMAT FIELDS** # SYSTEM 34 (DOUBLE DENSITY) FORMAT | | | | | | | | | | | | | | | DA | TA | | | | | |-------|------|-------|------|------|------|----|---|---|---|---|---|------|------|----|----|------|---|------|--------| | GAP4a | SYNC | IAM | GAP1 | SYNC | IDAI | M | С | Н | S | Ν | С | GAP2 | SYNC | Α | M | | С | | | | 80x | 12x | | 50x | 12x | | | Υ | D | Е | 0 | R | 22x | 12x | | | DATA | R | GAP3 | GAP 4b | | 4E | 00 | | 4E | 00 | | | L | | С | | С | 4E | 00 | | | | С | | | | | | 3x FC | | | 3x F | FE | | | | | | | | Зх | FB | | | | | | | | C2 | | | A1 | | | | | | | | | A1 | F8 | | | | | # **SYSTEM 3740 (SINGLE DENSITY) FORMAT** | GAP4a<br>40x<br>FF | SYNC<br>6x<br>00 | IAM | GAP1<br>26x<br>FF | SYNC<br>6x<br>00 | IDAM | C<br>Y<br>L | H<br>D | S<br>E<br>C | N O | CRC | GAP2<br>11x<br>FF | SYNC<br>6x<br>00 | DATA<br>AM | DATA | CRC | GAP3 | GAP 4b | |--------------------|------------------|-----|-------------------|------------------|------|-------------|--------|-------------|-----|-----|-------------------|------------------|-------------|------|-----|------|--------| | | | FC | | | FE | | | | | | | | FB or<br>F8 | | | | | # PERPENDICULAR FORMAT | | GAP4a | SYNC | IAM | GAP1 | SYNC | IDAM | С | Н | V | N | C | CVD3 | SYNC | DA <sup>*</sup> | | | _ | | | |---|--------|-------|-------|------|-------|-------|---|---|---|----|---|------|-------|-----------------|----|------|---|------|--------| | ١ | GAF 4a | STING | IAIVI | GAFT | STING | IDAW | | | 3 | 14 | C | GAFZ | STING | | | | C | | | | | 80x | 12x | | 50x | 12x | | Υ | D | Ε | 0 | R | 41x | 12x | | | DATA | R | GAP3 | GAP 4b | | | 4E | 00 | | 4E | 00 | | L | | С | | С | 4E | 00 | | | | С | | | | | | | 3x FC | | | 3x FE | | | | | | | | 3x | FB | | | | | | | | | C2 | | | A1 | | | | | | | | A1 | F8 | | | | | # Table 24 – Typical Values for Formatting | | FORMAT | SECTOR SIZE | N | SC | GPL1 | GPL2 | |--------|--------|-------------|----|----|------|------| | | | 128 | 00 | 12 | 07 | 09 | | | | 128 | 00 | 10 | 10 | 19 | | | | 512 | 02 | 08 | 18 | 30 | | | FM | 1024 | 03 | 04 | 46 | 87 | | | | 2048 | 04 | 02 | C8 | FF | | 5.25" | | 4096 | 05 | 01 | C8 | FF | | Drives | | ••• | | | | | | | | 256 | 01 | 12 | 0A | 0C | | | | 256 | 01 | 10 | 20 | 32 | | | | 512* | 02 | 09 | 2A | 50 | | | MFM | 1024 | 03 | 04 | 80 | F0 | | | | 2048 | 04 | 02 | C8 | FF | | | | 4096 | 05 | 01 | C8 | FF | | | | | | | | | | | | 128 | 0 | 0F | 07 | 1B | | 3.5" | FM | 256 | 1 | 09 | 0F | 2A | | Drives | | 512 | 2 | 05 | 1B | 3A | | | | 256 | 1 | 0F | 0E | 36 | | | MFM | 512** | 2 | 09 | 1B | 54 | | | | 1024 | 3 | 05 | 35 | 74 | GPL1 = suggested GPL values in Read and Write commands to avoid splice point between data field and ID field of contiguous sections. Note: All values except sector size are in hex. GPL2 = suggested GPL value in Format A Track command. <sup>\*</sup>PC/AT values (typical) <sup>\*\*</sup>PS/2 values (typical). Applies with 1.0 MB and 2.0 MB drives. #### 5.4.8 CONTROL COMMANDS Control commands differ from the other commands in that no data transfer takes place. Three commands generate an interrupt when complete: Read ID, Recalibrate, and Seek. The other control commands do not generate an interrupt. #### Read ID The Read ID command is used to find the present position of the recording heads. The FDC stores the values from the first ID field it is able to read into its registers. If the FDC does not find an ID address mark on the diskette after the second occurrence of a pulse on the nINDEX pin, it then sets the IC code in Status Register 0 to "01" (abnormal termination), sets the MA bit in Status Register 1 to "1", and terminates the command. The following commands will generate an interrupt upon completion. They do not return any result bytes. It is highly recommended that control commands be followed by the Sense Interrupt Status command. Otherwise, valuable interrupt status information will be lost. #### Recalibrate This command causes the read/write head within the FDC to retract to the track 0 position. The FDC clears the contents of the PCN counter and checks the status of the nTRK0 pin from the FDD. As long as the nTRK0 pin is low, the DIR pin remains 0 and step pulses are issued. When the nTRK0 pin goes high, the SE bit in Status Register 0 is set to "1" and the command is terminated. If the nTRK0 pin is still low after 79 step pulses have been issued, the FDC sets the SE and the EC bits of Status Register 0 to "1" and terminates the command. Disks capable of handling more than 80 tracks per side may require more than one Recalibrate command to return the head back to physical Track 0. The Recalibrate command does not have a result phase. The Sense Interrupt Status command must be issued after the Recalibrate command to effectively terminate it and to provide verification of the head position (PCN). During the command phase of the recalibrate operation, the FDC is in the BUSY state, but during the execution phase it is in a NON-BUSY state. At this time, another Recalibrate command may be issued, and in this manner parallel Recalibrate operations may be done on up to four drives at once. Upon power up, the software must issue a Recalibrate command to properly initialize all drives and the controller. #### Seek The read/write head within the drive is moved from track to track under the control of the Seek command. The FDC compares the PCN, which is the current head position, with the NCN and performs the following operation if there is a difference: PCN < NCN: Direction signal to drive set to "1" (step in) and issues step pulses. PCN > NCN: Direction signal to drive set to "0" (step out) and issues step pulses. The rate at which step pulses are issued is controlled by SRT (Stepping Rate Time) in the Specify command. After each step pulse is issued, NCN is compared against PCN, and when NCN = PCN the SE bit in Status Register 0 is set to "1" and the command is terminated. During the command phase of the seek or recalibrate operation, the FDC is in the BUSY state, but during the execution phase it is in the NON-BUSY state. At this time, another Seek or Recalibrate command may be issued, and in this manner, parallel seek operations may be done on up to four drives at once. Note that if implied seek is not enabled, the read and write commands should be preceded by: - 1) Seek command Step to the proper track - 2) Sense Interrupt Status command Terminate the Seek command - 3) Read ID Verify head is on proper track - 4) Issue Read/Write command. The Seek command does not have a result phase. Therefore, it is highly recommended that the Sense Interrupt Status command is issued after the Seek command to terminate it and to provide verification of the head position (PCN). The H bit (Head Address) in ST0 will always return to a "0". When exiting POWERDOWN mode, the FDC clears the PCN value and the status information to zero. Prior to issuing the POWERDOWN command, it is highly recommended that the user service all pending interrupts through the Sense Interrupt Status command. #### Sense Interrupt Status An interrupt signal is generated by the FDC for one of the following reasons: - 1. Upon entering the Result Phase of: - a. Read Data command - b. Read A Track command - c. Read ID command - d. Read Deleted Data command - e. Write Data command - f. Format A Track command - g. Write Deleted Data command - h. Verify command # 2. End of Seek, Relative Seek, or Recalibrate command The Sense Interrupt Status command resets the interrupt signal and, via the IC code and SE bit of Status Register 0, identifies the cause of the interrupt. Table 25 - Interrupt Identification | SE | IC | INTERRUPT DUE TO | |----|----|-----------------------------------------------------| | 0 | 11 | Polling | | 1 | 00 | Normal termination of Seek or Recalibrate command | | 1 | 01 | Abnormal termination of Seek or Recalibrate command | The Seek, Relative Seek, and Recalibrate commands have no result phase. The Sense Interrupt Status command must be issued immediately after these commands to terminate them and to provide verification of the head position (PCN). The H (Head Address) bit in ST0 will always return a "0". If a Sense Interrupt Status is not issued, the drive will continue to be BUSY and may affect the operation of the next command. ### Sense Drive Status Sense Drive Status obtains drive status information. It has not execution phase and goes directly to the result phase from the command phase. Status Register 3 contains the drive status information. # Specify The Specify command sets the initial values for each of the three internal times. The HUT (Head Unload Time) defines the time from the end of the execution phase of one of the read/write commands to the head unload state. The SRT (Step Rate Time) defines the time interval between adjacent step pulses. Note that the spacing between the first and second step pulses may be shorter than the remaining step pulses. The HLT (Head Load Time) defines the time between when the Head Load signal goes high and the read/write operation starts. The values change with the data rate speed selection and are documented in Table 26. The values are the same for MFM and FM. A DMA operation is selected by the ND bit. When ND is "0", the DMA mode is selected. This part does not support non-DMA mode. In DMA mode, data transfers are signaled by the DMA request cycles. #### Configure The Configure command is issued to select the special features of the FDC. A Configure command need not be issued if the default values of the FDC meet the system requirements. Table 26 - Drive Control Delays (ms) | | | | н | UT | | SRT | | | | | | |---|----|-----|------|------|------|------|------------|------|------|------|--| | | 2M | 1M | 500K | 300K | 250K | 2M | 1 <b>M</b> | 500K | 300K | 250K | | | 0 | 64 | 128 | 256 | 426 | 512 | 4 | 8 | 16 | 26.7 | 32 | | | 1 | 4 | 8 | 16 | 26.7 | 32 | 3.75 | 7.5 | 15 | 25 | 30 | | | | | | | | | | | | | | | | Ε | 56 | 112 | 224 | 373 | 448 | 0.5 | 1 | 2 | 3.33 | 4 | | | F | 60 | 120 | 240 | 400 | 480 | 0.25 | 0.5 | 1 | 1.67 | 2 | | | | HLT | | | | | | | | | |----|------|-----|------|------|------|--|--|--|--| | | 2M | 1M | 500K | 300K | 250K | | | | | | 00 | 64 | 128 | 256 | 426 | 512 | | | | | | 01 | 0.5 | 1 | 2 | 3.3 | 4 | | | | | | 02 | 1 | 2 | 4 | 6.7 | 8 | | | | | | | | | | | | | | | | | 7F | 63 | 126 | 252 | 420 | 504 | | | | | | 7F | 63.5 | 127 | 254 | 423 | 508 | | | | | ### **Configure Default Values:** EIS - No Implied Seeks EFIFO - FIFO Disabled POLL - Polling Enabled FIFOTHR - FIFO Threshold Set to 1 Byte PRETRK - Pre-Compensation Set to Track 0 EIS - Enable Implied Seek. When set to "1", the FDC will perform a Seek operation before executing a read or write command. Defaults to no implied seek. EFIFO - A "1" disables the FIFO (default). This means data transfers are asked for on a byte-by-byte basis. Defaults to "1", FIFO disabled. The threshold defaults to "1". POLL - Disable polling of the drives. Defaults to "0", polling enabled. When enabled, a single interrupt is generated after a reset. No polling is performed while the drive head is loaded and the head unload delay has not expired. FIFOTHR - The FIFO threshold in the execution phase of read or write commands. This is programmable from 1 to 16 bytes. Defaults to one byte. A "00" selects one byte; "0F" selects 16 bytes. PRETRK - Pre-Compensation Start Track Number. Programmable from track 0 to 255. Defaults to track 0. A "00" selects track 0; "FF" selects track 255. ### Version The Version command checks to see if the controller is an enhanced type or the older type (765A). A value of 90 H is returned as the result byte. #### Relative Seek The command is coded the same as for Seek, except for the MSB of the first byte and the DIR bit. **DIR - Head Step Direction Control** RCN - Relative Cylinder Number that determines how many tracks to step the head in or out from the current track number. | DIR | ACTION | |-----|---------------| | 0 | Step Head Out | | 1 | Step Head In | The Relative Seek command differs from the Seek command in that it steps the head the absolute number of tracks specified in the command instead of making a comparison against an internal register. The Seek command is good for drives that support a maximum of 256 tracks. Relative Seeks cannot be overlapped with other Relative Seeks. Only one Relative Seek can be active at a time. Relative Seeks may be overlapped with Seeks and Recalibrates. Bit 4 of Status Register 0 (EC) will be set if Relative Seek attempts to step outward beyond Track 0. As an example, assume that a floppy drive has 300 useable tracks. The host needs to read track 300 and the head is on any track (0-255). If a Seek command is issued, the head will stop at track 255. If a Relative Seek command is issued, the FDC will move the head the specified number of tracks, regardless of the internal cylinder position register (but will increment the register). If the head was on track 40 (d), the maximum track that the FDC could position the head on using Relative Seek will be 295 (D), the initial track + 255 (D). The maximum count that the head can be moved with a single Relative Seek command is 255 (D). The internal register, PCN, will overflow as the cylinder number crosses track 255 and will contain 39 (D). The resulting PCN value is thus (RCN + PCN) mod 256. Functionally, the FDC starts counting from 0 again as the track number goes above 255 (D). It is the user's responsibility to compensate FDC functions (precompensation track number) when accessing tracks greater than 255. The FDC does not keep track that it is working in an "extended track area" (greater than 255). Any command issued will use the current PCN value except for the Recalibrate command, which only looks for the TRACKO signal. Recalibrate will return an error if the head is farther than 79 due to its limitation of issuing a maximum of 80 step pulses. The user simply needs to issue a second Recalibrate command. The Seek command and implied seeks will function correctly within the 44 (D) track (299-255) area of the "extended track area". It is the user's responsibility not to issue a new track position that will exceed the maximum track that is present in the extended area. To return to the standard floppy range (0-255) of tracks, a Relative Seek should be issued to cross the track 255 boundary. A Relative Seek can be used instead of the normal Seek, but the host is required to calculate the difference between the current head location and the new (target) head location. This may require the host to issue a Read ID command to ensure that the head is physically on the track that software assumes it to be. Different FDC commands will return different cylinder results which may be difficult to keep track of with software without the Read ID command. #### Perpendicular Mode The Perpendicular Mode command should be issued prior to executing Read/Write/Format commands that access a disk drive with perpendicular recording capability. With this command, the length of the Gap2 field and VCO enable timing can be altered to accommodate the unique requirements of these drives. Table 27 describes the effects of the WGATE and GAP bits for the Perpendicular Mode command. Upon a reset, the FDC will default to the conventional mode (WGATE = 0, GAP = 0). Selection of the 500 Kbps and 1 Mbps perpendicular modes is independent of the actual data rate selected in the Data Rate Select Register. The user must ensure that these two data rates remain consistent. The Gap2 and VCO timing requirements for perpendicular recording type drives are dictated by the design of the read/write head. In the design of this head, a pre-erase head precedes the normal read/write head by a distance of 200 micrometers. This works out to about 38 bytes at a 1 Mbps recording density. Whenever the write head is enabled by the Write Gate signal, the pre-erase head is also activated at the same time. Thus, when the write head is initially turned on, flux transitions recorded on the media for the first 38 bytes will not be preconditioned with the pre-erase head since it has not yet been activated. To accommodate this head activation and deactivation time, the Gap2 field is expanded to a length of 41 bytes. The Format Fields table illustrates the change in the Gap2 field size for the perpendicular format. On the read back by the FDC, the controller must begin synchronization at the beginning of the sync field. For the conventional mode, the internal PLL VCO is enabled (VCOEN) approximately 24 bytes from the start of the Gap2 field. But, when the controller operates in the 1 Mbps perpendicular mode (WGATE = 1, GAP = 1), VCOEN goes active after 43 bytes to accommodate the increased Gap2 field size. For both cases, and approximate two-byte cushion is maintained from the beginning of the sync field for the purposes of avoiding write splices in the presence of motor speed variation. For the Write Data case, the FDC activates Write Gate at the beginning of the sync field under the conventional mode. The controller then writes a new sync field, data address mark, data field, and CRC. With the pre-erase head of the perpendicular drive, the write head must be activated in the Gap2 field to insure a proper write of the new sync field. For the 1 Mbps perpendicular mode (WGATE = 1, GAP = 1), 38 bytes will be written in the Gap2 space. Since the bit density is proportional to the data rate, 19 bytes will be written in the Gap2 field for the 500 Kbps perpendicular mode (WGATE = 1, GAP = 0). It should be noted that none of the alterations in Gap2 size, VCO timing, or Write Gate timing affect normal program flow. The information provided here is just for background purposes and is not needed for normal operation. Once the Perpendicular Mode command is invoked, FDC software behavior from the user standpoint is unchanged. The perpendicular mode command is enhanced to allow specific drives to be designated Perpendicular recording drives. This enhancement allows data transfers between Conventional and Perpendicular drives without having to issue Perpendicular mode commands between the accesses of the different drive types, nor having to change write precompensation values. When both GAP and WGATE bits of the PERPENDICULAR MODE COMMAND are both programmed to "0" (Conventional mode), then D0, D1, D2, D3, and D4 can be programmed independently to "1" for that drive to be set automatically to Perpendicular mode. In this mode the following set of conditions also apply: - 1. The GAP2 written to a perpendicular drive during a write operation will depend upon the programmed data rate. - 2. The write pre-compensation given to a perpendicular mode drive will be 0ns. - 3. For D0-D3 programmed to "0" for conventional mode drives any data written will be at the currently programmed write pre-compensation. **Note:** Bits D0-D3 can only be overwritten when OW is programmed as a "1".If either GAP or WGATE is a "1" then D0-D3 are ignored. Software and hardware (PCI) resets have the following effect on the PERPENDICULAR MODE COMMAND: - 1. "Software" resets (via the DOR or DSR registers) will only clear GAP and WGATE bits to "0". D0-D3 are unaffected and retain their previous value. - 2. PCI resets will clear all bits (GAP, WGATE and D0-D3) to "0", i.e all conventional mode. Table 27 - Effects of WGATE and GAP Bits | WGATE | GAP | MODE | LENGTH OF<br>GAP2 FORMAT<br>FIELD | PORTION OF<br>GAP 2<br>WRITTEN BY<br>WRITE DATA<br>OPERATION | |-------|-----|-----------------------------|-----------------------------------|--------------------------------------------------------------| | 0 | 0 | Conventional | 22 Bytes | 0 Bytes | | 0 | 1 | Perpendicular<br>(500 Kbps) | 22 Bytes | 19 Bytes | | 1 | 0 | Reserved (Conventional) | 22 Bytes | 0 Bytes | | 1 | 1 | Perpendicular (1 Mbps) | 41 Bytes | 38 Bytes | ### LOCK In order to protect systems with long DMA latencies against older application software that can disable the FIFO the LOCK Command has been added. This command should only be used by the FDC routines, and application software should refrain from using it. If an application calls for the FIFO to be disabled then the CONFIGURE command should be used. The LOCK command defines whether the EFIFO, FIFOTHR, and PRETRK parameters of the CONFIGURE command can be RESET by the DOR and DSR registers. When the LOCK bit is set to logic "1" all subsequent "software RESETS by the DOR and DSR registers will not change the previously set parameters to their default values. All "hardware" RESET from the PCI\_RESET# pin will set the LOCK bit to logic "0" and return the EFIFO, FIFOTHR, and PRETRK to their default values. A status byte is returned immediately after issuing a LOCK command. This byte reflects the value of the LOCK bit set by the command byte. # **Enhanced DUMPREG** The DUMPREG command is designed to support system run-time diagnostics and application software development and debug. To accommodate the LOCK command and the enhanced PERPENDICULAR MODE command the eighth byte of the DUMPREG command has been modified to contain the additional data from these two commands. ## Compatibility The LPC47S45x was designed with software compatibility in mind. It is a fully backwards- compatible solution with the older generation 765A/B disk controllers. The FDC also implements on-board registers for compatibility with the PS/2, as well as PC/AT and PC/XT, floppy disk controller subsystems. After a PCI reset of the FDC, all registers, functions and enhancements default to a PC/AT, PS/2 or PS/2 Model 30 compatible operating mode, depending on how the IDENT and MFM bits are configured by the system BIOS. #### 5.4.9 DIRECT SUPPORT FOR TWO FLOPPY DRIVES The MTR1# function is on pin 43. MTR1# is the second alternate function on the GP22 pin. Pin 43 has IO12 buffer type. The MTR1# function is selectable as open drain or push pull as MTR0# is through bit 6 of the FDD Mode Register in CRF0 of LD 0. This overrides the selection of the output type through bit 7 of the GPIO control register. It is also controlled by bit 7 of the FDD Mode Register. The DS1# function is on pin 41. DS1# is the second alternate function on the GP20 pin. Pin 41 has IO12 buffer type. The DS1# function is selectable as open drain or push pull as DS0# is through bit 6 of the FDD Mode Register in CRF0 of LD 0. This overrides the selection of the output type through bit 7 of the GPIO control register. It is also controlled by bit 7 of the FDD Mode register. See the Runtime Registers section for register information. Disk Change Support for Second Floppy Bit[1] in the Force Disk Change register supports the second floppy. Setting either of the Force Disk Change bits active forces the internal FDD nDSKCHG active when the appropriate drive has been selected. The Force Disk Change register is defined in the Runtime Registers section. Force Write Protect Support for Second Floppy Bit[0] in the Device Disable register and FDD Option register support floppy write protect. See the Runtime Registers section for Device Disable register description and the Configuration Registers section for FDD Option register description. # 5.5 Serial Port (UART) The LPC47S45x incorporates two full function UARTs. They are compatible with the NS16450, the 16450 ACE registers and the NS16C550A. The UARTS perform serial-to-parallel conversion on received characters and parallel-to-serial conversion on transmit characters. The data rates are independently programmable from 460.8K baud down to 50 baud. The character options are programmable for 1 start; 1, 1.5 or 2 stop bits; even, odd, sticky or no parity; and prioritized interrupts. The UARTs each contain a programmable baud rate generator that is capable of dividing the input clock or crystal by a number from 1 to 65535. The UARTs are also capable of supporting the MIDI data rate. Refer to the Configuration Registers for information on disabling, power down and changing the base address of the UARTs. The interrupt from a UART is enabled by programming OUT2 of that UART to a logic "1". OUT2 being a logic "0" disables that UART's interrupt. The second UART also supports IrDA 1.0, HP-SIR, ASK-IR infrared modes of operation. **Note**: The UARTs 1 and 2 may be configured to share an interrupt. Refer to the Configuration section for more information. ### 5.5.1 REGISTER DESCRIPTION Addressing of the accessible registers of the Serial Port is shown below. The base addresses of the serial ports are defined by the configuration registers (see Configuration section). The Serial Port registers are located at sequentially increasing addresses above these base addresses. The LPC47S45x contains two serial ports, each of which contain a register set as described below. | DLAB* | A2 | A1 | A0 | REGISTER NAME | |-------|----|----|----|---------------------------------| | 0 | 0 | 0 | 0 | Receive Buffer (read) | | 0 | 0 | 0 | 0 | Transmit Buffer (write) | | 0 | 0 | 0 | 1 | Interrupt Enable (read/write) | | Х | 0 | 1 | 0 | Interrupt Identification (read) | | Х | 0 | 1 | 0 | FIFO Control (write) | | Х | 0 | 1 | 1 | Line Control (read/write) | | Х | 1 | 0 | 0 | Modem Control (read/write) | | Х | 1 | 0 | 1 | Line Status (read/write) | | Х | 1 | 1 | 0 | Modem Status (read/write) | | Х | 1 | 1 | 1 | Scratchpad (read/write) | | 1 | 0 | 0 | 0 | Divisor LSB (read/write) | | 1 | 0 | 0 | 1 | Divisor MSB (read/write | Table 28 - Addressing the Serial Port \*Note: DLAB is Bit 7 of the Line Control Register The following section describes the operation of the registers. Receive Buffer Register (RB) ### Address Offset = 0H, DLAB = 0, READ ONLY This register holds the received incoming data byte. Bit 0 is the least significant bit, which is transmitted and received first. Received data is double buffered; this uses an additional shift register to receive the serial data stream and convert it to a parallel 8 bit word which is transferred to the Receive Buffer register. The shift register is not accessible. Transmit Buffer Register (TB) # Address Offset = 0H, DLAB = 0, WRITE ONLY This register contains the data byte to be transmitted. The transmit buffer is double buffered, utilizing an additional shift register (not accessible) to convert the 8 bit data word to a serial format. This shift register is loaded from the Transmit Buffer when the transmission of the previous byte is complete. Interrupt Enable Register (IER) ### Address Offset = 1H, DLAB = 0, READ/WRITE The lower four bits of this register control the enables of the five interrupt sources of the Serial Port interrupt. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of this register. Similarly, setting the appropriate bits of this register to a high, selected interrupts can be enabled. Disabling the interrupt system inhibits the Interrupt Identification Register and disables any Serial Port interrupt out of the LPC47S45x. All other system functions operate in their normal manner, including the Line Status and MODEM Status Registers. The contents of the Interrupt Enable Register are described below. #### Bit 0 This bit enables the Received Data Available Interrupt (and timeout interrupts in the FIFO mode) when set to logic "1". #### Bit 1 This bit enables the Transmitter Holding Register Empty Interrupt when set to logic "1". #### Bit 2 This bit enables the Received Line Status Interrupt when set to logic "1". The error sources causing the interrupt are Overrun, Parity, Framing and Break. The Line Status Register must be read to determine the source. #### Bit 3 This bit enables the MODEM Status Interrupt when set to logic "1". This is caused when one of the Modem Status Register bits changes state. ### Bits 4 through 7 These bits are always logic "0". FIFO Control Register (FCR) # Address Offset = 2H, DLAB = X, WRITE This is a write only register at the same location as the IIR. This register is used to enable and clear the FIFOs, set the RCVR FIFO trigger level. Note: DMA is not supported. The UART1 and UART2 FCR's are shadowed in the UART1 FIFO Control Shadow Register (runtime register at offset 0x20) and UART2 FIFO Control Shadow Register (runtime register at offset 0x1D). #### Bit 0 Setting this bit to a logic "1" enables both the XMIT and RCVR FIFOs. Clearing this bit to a logic "0" disables both the XMIT and RCVR FIFOs and clears all bytes from both FIFOs. When changing from FIFO Mode to non-FIFO (16450) mode, data is automatically cleared from the FIFOs. This bit must be a 1 when other bits in this register are written to or they will not be properly programmed. #### Bit 1 Setting this bit to a logic "1" clears all bytes in the RCVR FIFO and resets its counter logic to 0. The shift register is not cleared. This bit is self-clearing. #### Bit 2 Setting this bit to a logic "1" clears all bytes in the XMIT FIFO and resets its counter logic to 0. The shift register is not cleared. This bit is self-clearing. #### Bit 3 Writing to this bit has no effect on the operation of the UART. The RXRDY and TXRDY pins are not available on this chip. # Bit 4,5 Reserved #### Bit 6.7 These bits are used to set the trigger level for the RCVR FIFO interrupt. | Bit 7 | Bit 6 | RCVR FIFO Trigger Level (BYTES) | |-------|-------|---------------------------------| | 0 | 0 | 1 | | 0 | 1 | 4 | | 1 | 0 | 8 | | 1 | 1 | 14 | Interrupt Identification Register (IIR) # Address Offset = 2H, DLAB = X, READ By accessing this register, the host CPU can determine the highest priority interrupt and its source. Four levels of priority interrupt exist. They are in descending order of priority: - 1. Receiver Line Status (highest priority) - 2. Received Data Ready - 3. Transmitter Holding Register Empty - 4. MODEM Status (lowest priority) Information indicating that a prioritized interrupt is pending and the source of that interrupt is stored in the Interrupt Identification Register (refer to Interrupt Control Table). When the CPU accesses the IIR, the Serial Port freezes all interrupts and indicates the highest priority pending interrupt to the CPU. During this CPU access, even if the Serial Port records new interrupts, the current indication does not change until access is completed. The contents of the IIR are described below. ### Bit 0 This bit can be used in either a hardwired prioritized or polled environment to indicate whether an interrupt is pending. When bit 0 is a logic "0", an interrupt is pending and the contents of the IIR may be used as a pointer to the appropriate internal service routine. When bit 0 is a logic "1", no interrupt is pending. # Bits 1 and 2 These two bits of the IIR are used to identify the highest priority interrupt pending as indicated by the Interrupt Control Table. #### Bit 3 In non-FIFO mode, this bit is a logic "0". In FIFO mode this bit is set along with bit 2 when a timeout interrupt is pending. # Bits 4 and 5 These bits of the IIR are always logic "0". ### Bits 6 and 7 These two bits are set when the FIFO CONTROL Register bit 0 equals 1. Table 29 - Interrupt Control Table | FIFO<br>MODE<br>ONLY | IDENTIFICATION | | | INTERRUPT SE | T AND RESET FUNC | CTIONS | | |----------------------|----------------|-------|-------|-------------------|-------------------------|------------------------------------------------------------------------|-------------------------------------| | BIT 3 | BIT 2 | BIT 1 | BIT 0 | PRIORITY<br>LEVEL | INTERRUPT<br>TYPE | INTERRUPT<br>SOURCE | INTERRUPT<br>RESET<br>CONTROL | | 0 | 0 | 0 | 1 | - | None | None | - | | 0 | 1 | 1 | 0 | Highest | Receiver Line<br>Status | Overrun Error,<br>Parity Error,<br>Framing Error or<br>Break Interrupt | Reading the Line<br>Status Register | | FIFO<br>MODE<br>ONLY | IDEN | TERRUI<br>ITIFICA<br>EGISTE | TION | | INTERRUPT SET | Γ AND RESET FUNG | CTIONS | |----------------------|-------|-----------------------------|-------|-------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | BIT 3 | BIT 2 | BIT 1 | BIT 0 | PRIORITY<br>LEVEL | INTERRUPT<br>TYPE | INTERRUPT<br>SOURCE | INTERRUPT<br>RESET<br>CONTROL | | 0 | 1 | 0 | 0 | Second | Received Data<br>Available | Receiver Data<br>Available | Read Receiver<br>Buffer or the FIFO<br>drops below the<br>trigger level. | | 1 | 1 | 0 | 0 | Second | Character<br>Timeout<br>Indication | No Characters Have Been Removed From or Input to the RCVR FIFO during the last 4 Char times and there is at least 1 char in it during this time | Reading the<br>Receiver Buffer<br>Register | | 0 | 0 | 1 | 0 | Third | Transmitter<br>Holding<br>Register Empty | Transmitter<br>Holding Register<br>Empty | Reading the IIR Register (if Source of Interrupt) or Writing the Transmitter Holding Register | | 0 | 0 | 0 | 0 | Fourth | MODEM<br>Status | Clear to Send or<br>Data Set Ready or<br>Ring Indicator or<br>Data Carrier<br>Detect | Reading the<br>MODEM Status<br>Register | Line Control Register (LCR) Address Offset = 3H, DLAB = 0, READ/WRITE FIGURE 1 – SERIAL DATA This register contains the format information of the serial line. The bit definitions are: # Bits 0 and 1 These two bits specify the number of bits in each transmitted or received serial character. The encoding of bits 0 and 1 is as follows: The Start, Stop and Parity bits are not included in the word length. | BIT 1 | BIT 0 | WORD LENGTH | |-------|-------|-------------| | 0 | 0 | 5 Bits | | 0 | 1 | 6 Bits | | 1 | 0 | 7 Bits | | 1 | 1 | 8 Bits | ### Bit 2 This bit specifies the number of stop bits in each transmitted or received serial character. The following table summarizes the information. | BIT 2 | WORD LENGTH | NUMBER OF<br>STOP BITS | |-------|-------------|------------------------| | 0 | | 1 | | 1 | 5 bits | 1.5 | | 1 | 6 bits | 2 | | 1 | 7 bits | 2 | | 1 | 8 bits | 2 | Note: The receiver will ignore all stop bits beyond the first, regardless of the number used in transmitting. #### Bit 3 Parity Enable bit. When bit 3 is a logic "1", a parity bit is generated (transmit data) or checked (receive data) between the last data word bit and the first stop bit of the serial data. (The parity bit is used to generate an even or odd number of 1s when the data word bits and the parity bit are summed). #### Bit 4 Even Parity Select bit. When bit 3 is a logic "1" and bit 4 is a logic "0", an odd number of logic "1"'s is transmitted or checked in the data word bits and the parity bit. When bit 3 is a logic "1" and bit 4 is a logic "1" an even number of bits is transmitted and checked. #### Rit F Stick Parity bit. When parity is enabled it is used in conjunction with bit 4 to select Mark or Space Parity. When LCR bits 3, 4 and 5 are 1 the Parity bit is transmitted and checked as 0 (Space Parity). If bits 3 and 5 are 1 and bit 4 is a 0, then the Parity bit is transmitted and checked as 1 (Mark Parity). If bit 5 is 0 Stick Parity is disabled. #### Bit 6 Set Break Control bit. When bit 6 is a logic "1", the transmit data output (TXD) is forced to the Spacing or logic "0" state and remains there (until reset by a low level bit 6) regardless of other transmitter activity. This feature enables the Serial Port to alert a terminal in a communications system. #### Bit 7 Divisor Latch Access bit (DLAB). It must be set high (logic "1") to access the Divisor Latches of the Baud Rate Generator during read or write operations. It must be set low (logic "0") to access the Receiver Buffer Register, the Transmitter Holding Register, or the Interrupt Enable Register. Modem Control Register (MCR) # Address Offset = 4H, DLAB = X, READ/WRITE This 8 bit register controls the interface with the MODEM or data set (or device emulating a MODEM). The contents of the MODEM control register are described below. #### Bit 0 This bit controls the Data Terminal Ready (nDTR) output. When bit 0 is set to a logic "1", the nDTR output is forced to a logic "0". When bit 0 is a logic "0". the nDTR output is forced to a logic "1". #### Bit 1 This bit controls the Request To Send (nRTS) output. Bit 1 affects the nRTS output in a manner identical to that described above for bit 0. # Bit 2 This bit controls the Output 1 (OUT1) bit. This bit does not have an output pin and can only be read or written by the CPU. #### Bit 3 Output 2 (OUT2). This bit is used to enable an UART interrupt. When OUT2 is a logic "0", the serial port interrupt output is forced to a high impedance state - disabled. When OUT2 is a logic "1", the serial port interrupt outputs are enabled. #### Bit 4 This bit provides the loopback feature for diagnostic testing of the Serial Port. When bit 4 is set to logic "1", the following occur: - The TXD is set to the Marking State (logic "1"). - The receiver Serial Input (RXD) is disconnected. - The output of the Transmitter Shift Register is "looped back" into the Receiver Shift Register input. - All MODEM Control inputs (nCTS, nDSR, nRl and nDCD) are disconnected. - The four MODEM Control outputs (nDTR, nRTS, OUT1 and OUT2) are internally connected to the four MODEM Control inputs (nDSR, nCTS, RI, DCD). - The Modem Control output pins are forced inactive high. - Data that is transmitted is immediately received. This feature allows the processor to verify the transmit and receive data paths of the Serial Port. In the diagnostic mode, the receiver and the transmitter interrupts are fully operational. The MODEM Control Interrupts are also operational but the interrupts' sources are now the lower four bits of the MODEM Control Register instead of the MODEM Control inputs. The interrupts are still controlled by the Interrupt Enable Register. #### Bits 5 through 7 These bits are permanently set to logic zero. Line Status Register (LSR) #### Address Offset = 5H, DLAB = X, READ/WRITE #### Bit ( Data Ready (DR). It is set to a logic "1" whenever a complete incoming character has been received and transferred into the Receiver Buffer Register or the FIFO. Bit 0 is reset to a logic "0" by reading all of the data in the Receive Buffer Register or the FIFO. ### Bit 1 Overrun Error (OE). Bit 1 indicates that data in the Receiver Buffer Register was not read before the next character was transferred into the register, thereby destroying the previous character. In FIFO mode, an overrunn error will occur only when the FIFO is full and the next character has been completely received in the shift register, the character in the shift register is overwritten but not transferred to the FIFO. The OE indicator is set to a logic "1" immediately upon detection of an overrun condition, and reset whenever the Line Status Register is read. #### Bit 2 Parity Error (PE). Bit 2 indicates that the received data character does not have the correct even or odd parity, as selected by the even parity select bit. The PE is set to a logic "1" upon detection of a parity error and is reset to a logic "0" whenever the Line Status Register is read. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is indicated when the associated character is at the top of the FIFO. # Bit 3 Framing Error (FE). Bit 3 indicates that the received character did not have a valid stop bit. Bit 3 is set to a logic "1" whenever the stop bit following the last data bit or parity bit is detected as a zero bit (Spacing level). The FE is reset to a logic "0" whenever the Line Status Register is read. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is indicated when the associated character is at the top of the FIFO. The Serial Port will try to resynchronize after a framing error. To do this, it assumes that the framing error was due to the next start bit, so it samples this 'start' bit twice and then takes in the 'data'. # Bit 4 Break Interrupt (BI). Bit 4 is set to a logic "1" whenever the received data input is held in the Spacing state (logic "0") for longer than a full word transmission time (that is, the total time of the start bit + data bits + parity bits + stop bits). The BI is reset after the CPU reads the contents of the Line Status Register. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is indicated when the associated character is at the top of the FIFO. When break occurs only one zero character is loaded into the FIFO. Restarting after a break is received, requires the serial data (RXD) to be logic "1" for at least 1/2 bit time. **Note:** Bits 1 through 4 are the error conditions that produce a Receiver Line Status Interrupt whenever any of the corresponding conditions are detected and the interrupt is enabled. #### Bit 5 Transmitter Holding Register Empty (THRE). Bit 5 indicates that the Serial Port is ready to accept a new character for transmission. In addition, this bit causes the Serial Port to issue an interrupt when the Transmitter Holding Register interrupt enable is set high. The THRE bit is set to a logic "1" when a character is transferred from the Transmitter Holding Register into the Transmitter Shift Register. The bit is reset to logic "0" whenever the CPU loads the Transmitter Holding Register. In the FIFO mode this bit is set when the XMIT FIFO is empty, it is cleared when at least 1 byte is written to the XMIT FIFO. Bit 5 is a read only bit. #### Bit 6 Transmitter Empty (TEMT). Bit 6 is set to a logic "1" whenever the Transmitter Holding Register (THR) and Transmitter Shift Register (TSR) are both empty. It is reset to logic "0" whenever either the THR or TSR contains a data character. Bit 6 is a read only bit. In the FIFO mode this bit is set whenever the THR and TSR are both empty. #### Bit 7 This bit is permanently set to logic "0" in the 450 mode. In the FIFO mode, this bit is set to a logic "1" when there is at least one parity error, framing error or break indication in the FIFO. This bit is cleared when the LSR is read if there are no subsequent errors in the FIFO. Modem Status Register (MSR) ### Address Offset = 6H, DLAB = X, READ/WRITE This 8 bit register provides the current state of the control lines from the MODEM (or peripheral device). In addition to this current state information, four bits of the MODEM Status Register (MSR) provide change information. These bits are set to logic "1" whenever a control input from the MODEM changes state. They are reset to logic "0" whenever the MODEM Status Register is read. #### Bit 0 Delta Clear To Send (DCTS). Bit 0 indicates that the nCTS input to the chip has changed state since the last time the MSR was read. #### Bit 1 Delta Data Set Ready (DDSR). Bit 1 indicates that the nDSR input has changed state since the last time the MSR was read. #### Bit 2 Trailing Edge of Ring Indicator (TERI). Bit 2 indicates that the nRI input has changed from logic "0" to logic "1". #### Bit 3 Delta Data Carrier Detect (DDCD). Bit 3 indicates that the nDCD input to the chip has changed state. Note: Whenever bit 0, 1, 2, or 3 is set to a logic "1", a MODEM Status Interrupt is generated. #### Bit 4 This bit is the complement of the Clear To Send (nCTS) input. If bit 4 of the MCR is set to logic "1", this bit is equivalent to nRTS in the MCR. #### Bit 5 This bit is the complement of the Data Set Ready (nDSR) input. If bit 4 of the MCR is set to logic "1", this bit is equivalent to DTR in the MCR. # Bit 6 This bit is the complement of the Ring Indicator (nRI) input. If bit 4 of the MCR is set to logic "1", this bit is equivalent to OUT1 in the MCR. #### Bit 7 This bit is the complement of the Data Carrier Detect (nDCD) input. If bit 4 of the MCR is set to logic "1", this bit is equivalent to OUT2 in the MCR. Scratchpad Register (SCR) ### Address Offset =7H, DLAB =X, READ/WRITE This 8 bit read/write register has no effect on the operation of the Serial Port. It is intended as a scratchpad register to be used by the programmer to hold data temporarily. # 5.5.2 PROGRAMMABLE BAUD RATE GENERATOR (AND DIVISOR LATCHES DLH, DLL) The Serial Port contains a programmable Baud Rate Generator that is capable of dividing the internal PLL clock by any divisor from 1 to 65535. The internal PLL clock is divided down to generate a 1.8462MHz frequency for Baud Rates less than 38.4k, a 1.8432MHz frequency for 115.2k, a 3.6864MHz frequency for 230.4k and a 7.3728MHz frequency for 460.8k. This output frequency of the Baud Rate Generator is 16x the Baud rate. Two 8 bit latches store the divisor in 16 bit binary format. These Divisor Latches must be loaded during initialization in order to insure desired operation of the Baud Rate Generator. Upon loading either of the Divisor Latches, a 16 bit Baud counter is immediately loaded. This prevents long counts on initial load. If a 0 is loaded into the BRG registers the output divides the clock by the number 3. If a 1 is loaded the output is the inverse of the input oscillator. If a two is loaded the output is a divide by 2 signal with a 50% duty cycle. If a 3 or greater is loaded the output is low for 2 bits and high for the remainder of the count. The input clock to the BRG is a 1.8462 MHz clock. Table 30 shows the baud rates. ## 5.5.3 EFFECT OF THE RESET ON REGISTER FILE The Reset Function Table (Table 31) details the effect of the Reset input on each of the registers of the Serial Port. ### 5.5.4 FIFO INTERRUPT MODE OPERATION When the RCVR FIFO and receiver interrupts are enabled (FCR bit 0 = "1", IER bit 0 = "1"), RCVR interrupts occur as follows: - A. The receive data available interrupt will be issued when the FIFO has reached its programmed trigger level; it is cleared as soon as the FIFO drops below its programmed trigger level. - B. The IIR receive data available indication also occurs when the FIFO trigger level is reached. It is cleared when the FIFO drops below the trigger level. - C. The receiver line status interrupt (IIR=06H), has higher priority than the received data available (IIR=04H) interrupt. - D. The data ready bit (LSR bit 0) is set as soon as a character is transferred from the shift register to the RCVR FIFO. It is reset when the FIFO is empty. When RCVR FIFO and receiver interrupts are enabled, RCVR FIFO timeout interrupts occur as follows: - A. A FIFO timeout interrupt occurs if all the following conditions exist: - At least one character is in the FIFO. - The most recent serial character received was longer than 4 continuous character times ago. (If 2 stop bits are programmed, the second one is included in this time delay). - The most recent CPU read of the FIFO was longer than 4 continuous character times ago. - This will cause a maximum character received to interrupt issued delay of 160 msec at 300 BAUD with a 12 bit character. - B. Character times are calculated by using the RCLK input for a clock signal (this makes the delay proportional to the baudrate). - C. When a timeout interrupt has occurred it is cleared and the timer reset when the CPU reads one character from the RCVR FIFO. - D. When a timeout interrupt has not occurred the timeout timer is reset after a new character is received or after the CPU reads the RCVR FIFO. When the XMIT FIFO and transmitter interrupts are enabled (FCR bit 0 = "1", IER bit 1 = "1"), XMIT interrupts occur as follows: - A. The transmitter holding register interrupt (02H) occurs when the XMIT FIFO is empty; it is cleared as soon as the transmitter holding register is written to (1 of 16 characters may be written to the XMIT FIFO while servicing this interrupt) or the IIR is read. - B. The transmitter FIFO empty indications will be delayed 1 character time minus the last stop bit time whenever the following occurs: THRE=1 and there have not been at least two bytes at the same time in the transmitter FIFO since the last THRE=1. The transmitter interrupt after changing FCR0 will be immediate, if it is enabled. Character timeout and RCVR FIFO trigger level interrupts have the same priority as the current received data available interrupt; XMIT FIFO empty has the same priority as the current transmitter holding register empty interrupt. ### 5.5.5 FIFO POLLED MODE OPERTION With FCR bit 0 = "1" resetting IER bits 0, 1, 2 or 3 or all to zero puts the UART in the FIFO Polled Mode of operation. Since the RCVR and XMITTER are controlled separately, either one or both can be in the polled mode of operation. In this mode, the user's program will check RCVR and XMITTER status via the LSR. LSR definitions for the FIFO Polled. ### Mode are as follows: Bit 0=1 as long as there is one byte in the RCVR FIFO. Bits 1 to 4 specify which error(s) have occurred. Character error status is handled the same way as when in the interrupt mode, the IIR is not affected since EIR bit 2=0. Bit 5 indicates when the XMIT FIFO is empty. Bit 6 indicates that both the XMIT FIFO and shift register are empty. Bit 7 indicates whether there are any errors in the RCVR FIFO. There is no trigger level reached or timeout condition indicated in the FIFO Polled Mode, however, the RCVR and XMIT FIFOs are still fully capable of holding characters. Table 30 - Baud Rates | DESIRED<br>BAUD RATE | DIVISOR USED TO<br>GENERATE 16X CLOCK | PERCENT ERROR DIFFERENCE<br>BETWEEN DESIRED AND ACTUAL <sup>1</sup> | HIGH<br>SPEED BIT <sup>2</sup> | |----------------------|---------------------------------------|---------------------------------------------------------------------|--------------------------------| | 50 | 2304 | 0.001 | Х | | 75 | 1536 | - | Х | | 110 | 1047 | | Х | | 134.5 | 857 | 0.004 | Х | | 150 | 768 | - | Х | | 300 | 384 | - | Х | | 600 | 192 | - | Х | | 1200 | 96 | - | Х | | 1800 | 64 | - | Х | | 2000 | 58 | 0.005 | Х | | 2400 | 48 | - | Х | | 3600 | 32 | - | Х | | 4800 | 24 | - | Х | | 7200 | 16 | - | Х | | 9600 | 12 | - | Х | | 19200 | 6 | - | Х | | 38400 | 3 | 0.030 | Х | | 57600 | 2 | 0.16 | Х | | 115200 | 1 | 0.16 | Х | | 230400 | 32770 | 0.16 | 1 | | 460800 | 32769 | 0.16 | 1 | Note<sup>1</sup>: The percentage error for all baud rates, except where indicated otherwise, is 0.2%. Note <sup>2</sup>: The High Speed bit is located in the Device Configuration Space. Table 31 - Reset Function Table | REGISTER/SIGNAL | RESET CONTROL | RESET STATE | |-------------------------------|-------------------------|----------------------------------| | Interrupt Enable Register | RESET | All bits low | | Interrupt Identification Reg. | RESET | Bit 0 is high; Bits 1 - 7 low | | FIFO Control | RESET | All bits low | | Line Control Reg. | RESET | All bits low | | MODEM Control Reg. | RESET | All bits low | | Line Status Reg. | RESET | All bits low except 5, 6 high | | MODEM Status Reg. | RESET | Bits 0 - 3 low; Bits 4 - 7 input | | TXD1, TXD2 | RESET | High | | INTRPT (RCVR errs) | RESET/Read LSR | Low | | INTRPT (RCVR Data Ready) | RESET/Read RBR | Low | | INTRPT (THRE) | RESET/ReadIIR/Write THR | Low | | OUT2B | RESET | High | | RTSB | RESET | High | | DTRB | RESET | High | | OUT1B | RESET | High | | RCVR FIFO | RESET/ | All Bits Low | | | FCR1*FCR0/_FCR0 | | | XMIT FIFO | RESET/ | All Bits Low | | | FCR1*FCR0/_FCR0 | | Table 32 – Register Summary for an Individual UART Channel | REGISTER<br>ADDRESS* | REGISTER NAME | REGISTER<br>SYMBOL | BIT 0 | BIT 1 | |----------------------|-------------------------------------------|--------------------|-----------------------------------------------------------------|--------------------------------------------------------------| | ADDR = 0<br>DLAB = 0 | Receive Buffer Register (Read Only) | RBR | Data Bit 0<br>(Note 1) | Data Bit 1 | | ADDR = 0<br>DLAB = 0 | Transmitter Holding Register (Write Only) | THR | Data Bit 0 | Data Bit 1 | | ADDR = 1<br>DLAB = 0 | Interrupt Enable Register | IER | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERDAI) | Enable Transmitter Holding Register Empty Interrupt (ETHREI) | | ADDR = 2 | Interrupt Ident. Register (Read Only) | IIR | "0" if<br>Interrupt<br>Pending | Interrupt ID<br>Bit | | ADDR = 2 | FIFO Control Register (Write Only) | FCR<br>(Note 7) | FIFO Enable | RCVR FIFO<br>Reset | | ADDR = 3 | Line Control Register | LCR | Word<br>Length<br>Select Bit 0<br>(WLS0) | Word<br>Length<br>Select Bit 1<br>(WLS1) | | ADDR = 4 | MODEM Control Register | MCR | Data<br>Terminal<br>Ready<br>(DTR) | Request to<br>Send (RTS) | | ADDR = 5 | Line Status Register | LSR | Data Ready<br>(DR) | Overrun<br>Error (OE) | | ADDR = 6 | MODEM Status Register | MSR | Delta Clear<br>to Send<br>(DCTS) | Delta Data<br>Set Ready<br>(DDSR) | | ADDR = 7 | Scratch Register (Note 4) | SCR | Bit 0 | Bit 1 | | ADDR = 0<br>DLAB = 1 | Divisor Latch (LS) | DDL | Bit 0 | Bit 1 | | ADDR = 1<br>DLAB = 1 | Divisor Latch (MS) | DLM | Bit 8 | Bit 9 | <sup>\*</sup>DLAB is Bit 7 of the Line Control Register (ADDR = 3). Note 1: Bit 0 is the least significant bit. It is the first bit serially transmitted or received. Note 2: When operating in the XT mode, this bit will be set any time that the transmitter shift register is empty. Table 32- Register Summary for an Individual UART Channel (continued) | BIT 2 | BIT 3 | BIT 4 | BIT 5 | BIT 6 | BIT 7 | |----------------------------------------------------------|--------------------------------------------------|-----------------------------|----------------------------------------------|-----------------------------------------|---------------------------------------| | Data Bit 2 | Data Bit 3 | Data Bit 4 | Data Bit 5 | Data Bit 6 | Data Bit 7 | | Data Bit 2 | Data Bit 3 | Data Bit 4 | Data Bit 5 | Data Bit 6 | Data Bit 7 | | Enable<br>Receiver Line<br>Status<br>Interrupt<br>(ELSI) | Enable<br>MODEM<br>Status<br>Interrupt<br>(EMSI) | 0 | 0 | 0 | 0 | | Interrupt ID Bit | Interrupt ID Bit<br>(Note 5) | 0 | 0 | FIFOs<br>Enabled<br>(Note 5) | FIFOs<br>Enabled<br>(Note 5) | | XMIT FIFO<br>Reset | DMA Mode<br>Select (Note<br>6) | Reserved | Reserved | RCVR Trigger<br>LSB | RCVR Trigger<br>MSB | | Number of<br>Stop Bits<br>(STB) | Parity Enable<br>(PEN) | Even Parity<br>Select (EPS) | Stick Parity | Set Break | Divisor Latch<br>Access Bit<br>(DLAB) | | OUT1<br>(Note 3) | OUT2<br>(Note 3) | Loop | 0 | 0 | 0 | | Parity Error<br>(PE) | Framing Error<br>(FE) | Break<br>Interrupt (BI) | Transmitter<br>Holding<br>Register<br>(THRE) | Transmitter<br>Empty (TEMT)<br>(Note 2) | Error in RCVR<br>FIFO (Note 5) | | Trailing Edge<br>Ring Indicator<br>(TERI) | Delta Data<br>Carrier Detect<br>(DDCD) | Clear to Send<br>(CTS) | Data Set<br>Ready (DSR) | Ring Indicator (RI) | Data Carrier<br>Detect (DCD) | | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | | Bit 10 | Bit 11 | Bit 12 | Bit 13 | Bit 14 | Bit 15 | Note 3: This bit no longer has a pin associated with it. **Note 4:** When operating in the XT mode, this register is not available. **Note 5:** These bits are always zero in the non-FIFO mode. Note 6: Writing a one to this bit has no effect. DMA modes are not supported in this chip. Note 7: The UART1 and UART2 FCR's are shadowed in the UART1 FIFO Control Shadow Register (runtime register at offset 0x20) and UART2 FIFO Control Shadow Register (runtime register at offset 0x1D). #### 5.5.6 NOTES ON SERIAL PORT OPERATION FIFO Mode Operation #### **GENERAL** The RCVR FIFO will hold up to 16 bytes regardless of which trigger level is selected. #### TX AND RX FIFO Operation The Tx portion of the UART transmits data through TXD as soon as the CPU loads a byte into the Tx FIFO. **The UART will prevent loads to the Tx FIFO if it currently holds 16 characters.** Loading to the Tx FIFO will again be enabled as soon as the next character is transferred to the Tx shift register. These capabilities account for the largely autonomous operation of the Tx. The UART starts the above operations typically with a Tx interrupt. The chip issues a Tx interrupt whenever the Tx FIFO is empty and the Tx interrupt is enabled, except in the following instance. Assume that the Tx FIFO is empty and the CPU starts to load it. When the first byte enters the FIFO the Tx FIFO empty interrupt will transition from active to inactive. Depending on the execution speed of the service routine software, the UART may be able to transfer this byte from the FIFO to the shift register before the CPU loads another byte. If this happens, the Tx FIFO will be empty again and typically the UART's interrupt line would transition to the active state. This could cause a system with an interrupt control unit to record a Tx FIFO empty condition, even though the CPU is currently servicing that interrupt. Therefore, after the first byte has been loaded into the FIFO the UART will wait one serial character transmission time before issuing a new Tx FIFO empty interrupt. This one character Tx interrupt delay will remain active until at least two bytes have the Tx FIFO empties after this condition, the Tx been loaded into the FIFO, concurrently. When interrupt will be activated without a one character delay. Rx support functions and operation are quite different from those described for the transmitter. The Rx FIFO receives data until the number of bytes in the FIFO equals the selected interrupt trigger level. At that time if Rx interrupts are enabled, the UART will issue an interrupt to the CPU. The Rx FIFO will continue to store bytes until it holds 16 of them. It will not accept any more data when it is full. Any more data entering the Rx shift register will set the Overrun Error flag. Normally, the FIFO depth and the programmable trigger levels will give the CPU ample time to empty the Rx FIFO before an overrun occurs. One side-effect of having a Rx FIFO is that the selected interrupt trigger level may be above the data level in the FIFO. This could occur when data at the end of the block contains fewer bytes than the trigger level. No interrupt would be issued to the CPU and the data would remain in the UART. **To prevent the software from having to check for this situation the chip incorporates a timeout interrupt.** The timeout interrupt is activated when there is a least one byte in the Rx FIFO, and neither the CPU nor the Rx shift register has accessed the Rx FIFO within 4 character times of the last byte. The timeout interrupt is cleared or reset when the CPU reads the Rx FIFO or another character enters it. These FIFO related features allow optimization of CPU/UART transactions and are especially useful given the higher baud rate capability (256 kbaud). ## 5.6 Infrared Interface The infrared interface provides a two-way wireless communications port using infrared as a transmission medium. Several IR implementations have been provided for the second UART in this chip (logical device 5), IrDA, and Amplitude Shift Keyed IR. The IR transmission can use the standard UART2 TXD2 and RXD2 pins. These can be selected through the configuration registers. IrDA 1.0 allows serial communication at baud rates up to 115.2 kbps. Each word is sent serially beginning with a zero value start bit. A zero is signaled by sending a single IR pulse at the beginning of the serial bit time. A one is signaled by sending no IR pulse during the bit time. Please refer to the AC timing for the parameters of these pulses and the IrDA waveform. The Amplitude Shift Keyed IR allows asynchronous serial communication at baud rates up to 19.2K Baud. Each word is sent serially beginning with a zero value start bit. A zero is signaled by sending a 500KHz waveform for the duration of the serial bit time. A one is signaled by sending no transmission during the bit time. Please refer to the AC timing for the parameters of the ASK-IR waveform. If the Half Duplex option is chosen, there is a time-out when the direction of the transmission is changed. This time-out starts at the last bit transferred during a transmission and blocks the receiver input until the timeout expires. If the transmit buffer is loaded with more data before the time-out expires, the timer is restarted after the new byte is transmitted. If data is loaded into the transmit buffer while a character is being received, the transmission will not start until the time-out expires after the last receive bit has been received. If the start bit of another character is received during this time-out, the timer is restarted after the new character is received. The IR half duplex time-out is programmable via CRF2 in Logical Device 5. This register allows the time-out to be programmed to any value between 0 and 10msec in 100usec increments. The following figure shows the block diagram of the IR components in the LPC47S45x: ## 5.6.1 IR TRANSMIT PIN The following description pertains to the IRTX pin of the LPC47S45x. Following a VTR POR, the IRTX pin will be output and low. It will remain low until one of the following conditions are met: GP53/TXD2/IRTX Pin. This pin defaults to the GPIO function. - 1. This pin will remain low following a VCC POR until the IRTX function is selected for the pin AND serial port 2 is enabled by setting the activate bit, at which time the pin will reflect the state of the IR transmit output of the IRCC block (if IR is enabled through the IR Option Register for Serial Port 2). - 2. This pin will remain low following a VCC POR until the TXD2 function is selected for the pin AND serial port 2 is enabled by setting the activate bit, at which the pin will reflect the state of the transmit output of serial port 2 (if COM is enabled through the IR Option Register for Serial Port 2). - This pin will remain low following a VCC POR until the corresponding GPIO data bit (GP5 register bit 3) is set or the polarity bit in the GP53 control register is set. ## 5.7 Parallel Port The LPC47S45x incorporates an IBM XT/AT compatible parallel port. This supports the optional PS/2 type bi-directional parallel port (SPP), the Enhanced Parallel Port (EPP) and the Extended Capabilities Port (ECP) parallel port modes. Refer to the Configuration Registers for information on disabling, power down, changing the base address of the parallel port, and selecting the mode of operation. The LPC47S45x also provides a mode for support of the floppy disk controller on the parallel port. The parallel port also incorporates SMSC's ChiProtect circuitry, which prevents possible damage to the parallel port due to printer power-up. The functionality of the Parallel Port is achieved through the use of eight addressable ports, with their associated registers and control gating. The control and data port are read/write by the CPU, the status port is read/write in the EPP mode. The address map of the Parallel Port is shown below | DATA PORT | BASE ADDRESS + 00H | |-----------------|--------------------| | STATUS PORT | BASE ADDRESS + 01H | | CONTROL PORT | BASE ADDRESS + 02H | | EPP ADDR PORT | BASE ADDRESS + 03H | | EPP DATA PORT 0 | BASE ADDRESS + 04H | | EPP DATA PORT 1 | BASE ADDRESS + 05H | | EPP DATA PORT 2 | BASE ADDRESS + 06H | | EPP DATA PORT 3 | BASE ADDRESS + 07H | The bit map of these registers is: | | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | Note | |--------------------|--------|--------|-------|------|------|-----|------|-------|------| | DATA PORT | PD0 | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | 1 | | STATUS<br>PORT | TMOUT | 0 | 0 | nERR | SLCT | PE | nACK | nBUSY | 1 | | CONTROL<br>PORT | STROBE | AUTOFD | nINIT | SLC | IRQE | PCD | 0 | 0 | 1 | | EPP ADDR<br>PORT | PD0 | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | 2 | | EPP DATA<br>PORT 0 | PD0 | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | 2 | | EPP DATA<br>PORT 1 | PD0 | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | 2 | | EPP DATA<br>PORT 2 | PD0 | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | 2 | | EPP DATA<br>PORT 3 | PD0 | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | 2 | Note 1: These registers are available in all modes. Note 2: These registers are only available in EPP mode. Table 33 - Parallel Port Connector | HOST<br>CONNECTOR | PIN NUMBER | STANDARD | EPP | ECP | |-------------------|------------|----------|----------------|--------------------| | 1 | 83 | nSTROBE | nWrite | nStrobe | | 2-9 | 68-75 | PD<0:7> | PData<0:7> | PData<0:7> | | 10 | 80 | nACK | Intr | nAck | | 11 | 79 | BUSY | nWait | Busy, PeriphAck(3) | | 12 | 78 | PE | (User Defined) | PError, | | | | | | nAckReverse(3) | | 13 | 77 | SLCT | (User Defined) | Select | | 14 | 82 | nALF | NDatastb | nAutoFd, | | | | | | HostAck(3) | | 15 | 81 | nERROR | (User Defined) | nFault(1) | | | | | | nPeriphRequest(3) | | 16 | 66 | nINIT | nRESET | nInit(1) | | | | | | nReverseRqst(3) | | 17 | 67 | nSLCTIN | NAddrstrb | nSelectIn(1,3) | <sup>(1) =</sup> Compatible Mode **Note:** For the cable interconnection required for ECP support and the Slave Connector pin numbers, refer to the <u>IEEE 1284 Extended Capabilities Port Protocol and ISA Standard</u>, Rev. 1.14, July 14, 1993. This document is available from Microsoft. #### 5.7.1 IBM XT/AT COMPATIBLE, BI-DIRECTIONAL AND EPP MODES Data Port ## ADDRESS OFFSET = 00H The Data Port is located at an offset of '00H' from the base address. The data register is cleared at initialization by RESET. During a WRITE operation, the Data Register latches the contents of the internal data bus. The contents of this register are buffered (non inverting) and output onto the PD0 - PD7 ports. During a READ operation in SPP mode, PD0 - PD7 ports are buffered (not latched) and output to the host CPU. Status Port #### ADDRESS OFFSET = 01H The Status Port is located at an offset of '01H' from the base address. The contents of this register are latched for the duration of a read cycle. The bits of the Status Port are defined as follows: #### **BIT 0 TMOUT - TIME OUT** This bit is valid in EPP mode only and indicates that a 10 usec time out has occurred on the EPP bus. A logic O means that no time out error has occurred; a logic 1 means that a time out error has been detected. This bit is cleared by a RESET. Writing a one to this bit clears the time out status bit. On a write, this bit is self clearing and does not require a write of a zero. Writing a zero to this bit has no effect. BITS 1, 2 - are not implemented as register bits, during a read of the Printer Status Register these bits are a low level. #### BIT 3 nERR - nERROR The level on the nERROR input is read by the CPU as bit 3 of the Printer Status Register. A logic 0 means an error has been detected; a logic 1 means no error has been detected. ## **BIT 4 SLCT - PRINTER SELECTED STATUS** The level on the SLCT input is read by the CPU as bit 4 of the Printer Status Register. A logic 1 means the printer is on line; a logic 0 means it is not selected. <sup>(3) =</sup> High Speed Mode #### **BIT 5 PE - PAPER END** The level on the PE input is read by the CPU as bit 5 of the Printer Status Register. A logic 1 indicates a paper end; a logic 0 indicates the presence of paper. ## BIT 6 nACK - nACKNOWLEDGE The level on the nACK input is read by the CPU as bit 6 of the Printer Status Register. A logic 0 means that the printer has received a character and can now accept another. A logic 1 means that it is still processing the last character or has not received the data. #### BIT 7 nBUSY - nBUSY The complement of the level on the BUSY input is read by the CPU as bit 7 of the Printer Status Register. A logic 0 in this bit means that the printer is busy and cannot accept a new character. A logic 1 means that it is ready to accept the next character. #### Control Port ## ADDRESS OFFSET = 02H The Control Port is located at an offset of '02H' from the base address. The Control Register is initialized by the RESET input, bits 0 to 5 only being affected; bits 6 and 7 are hard wired low. ## **BIT 0 STROBE - STROBE** This bit is inverted and output onto the nSTROBE output. #### **BIT 1 AUTOFD - AUTOFEED** This bit is inverted and output onto the nAUTOFD output. A logic 1 causes the printer to generate a line feed after each line is printed. A logic 0 means no autofeed. #### **BIT 2 nINIT - nINITIATE OUTPUT** This bit is output onto the nINIT output without inversion. #### **BIT 3 SLCTIN - PRINTER SELECT INPUT** This bit is inverted and output onto the nSLCTIN output. A logic 1 on this bit selects the printer; a logic 0 means the printer is not selected. ## **BIT 4 IRQE - INTERRUPT REQUEST ENABLE** The interrupt request enable bit when set to a high level may be used to enable interrupt requests from the Parallel Port to the CPU. An interrupt request is generated on the IRQ port by a positive going nACK input. When the IRQE bit is programmed low the IRQ is disabled. #### **BIT 5 PCD - PARALLEL CONTROL DIRECTION** Parallel Control Direction is not valid in printer mode. In printer mode, the direction is always out regardless of the state of this bit. In bi-directional, EPP or ECP mode, a logic 0 means that the printer port is in output mode (write); a logic 1 means that the printer port is in input mode (read). Bits 6 and 7 during a read are a low level, and cannot be written. #### **EPP Address Port** ## ADDRESS OFFSET = 03H The EPP Address Port is located at an offset of '03H' from the base address. The address register is cleared at initialization by RESET. During a WRITE operation, the contents of the internal data bus DB0-DB7 are buffered (non inverting) and output onto the PD0 - PD7 ports. An LPC I/O write cycle causes an EPP ADDRESS WRITE cycle to be performed, during which the data is latched for the duration of the EPP write cycle. During a READ operation, PD0 - PD7 ports are read. An LPC I/O read cycle causes an EPP ADDRESS READ cycle to be performed and the data output to the host CPU, the deassertion of ADDRSTB latches the PData for the duration of the read cycle. This register is only available in EPP mode. ## EPP Data Port 0 ## ADDRESS OFFSET = 04H The EPP Data Port 0 is located at an offset of '04H' from the base address. The data register is cleared at initialization by RESET. During a WRITE operation, the contents of the internal data bus DB0-DB7 are buffered (non inverting) and output onto the PD0 - PD7 ports. An LPC I/O write cycle causes an EPP DATA WRITE cycle to be performed, during SMSC DS - LPC47S45x Page 79 of 259 Rev. 07/09/2001 which the data is latched for the duration of the EPP write cycle. During a READ operation, PD0 - PD7 ports are read. An LPC I/O read cycle causes an EPP READ cycle to be performed and the data output to the host CPU, the deassertion of DATASTB latches the PData for the duration of the read cycle. This register is only available in EPP mode. ## EPP Data Port 1 #### ADDRESS OFFSET = 05H The EPP Data Port 1 is located at an offset of '05H' from the base address. Refer to EPP DATA PORT 0 for a description of operation. This register is only available in EPP mode. #### EPP Data Port 2 #### ADDRESS OFFSET = 06H The EPP Data Port 2 is located at an offset of '06H' from the base address. Refer to EPP DATA PORT 0 for a description of operation. This register is only available in EPP mode. #### EPP Data Port 3 #### ADDRESS OFFSET = 07H The EPP Data Port 3 is located at an offset of '07H' from the base address. Refer to EPP DATA PORT 0 for a description of operation. This register is only available in EPP mode. #### **5.7.2 EPP 1.9 OPERATION** When the EPP mode is selected in the configuration register, the standard and bi-directional modes are also available. If no EPP Read, Write or Address cycle is currently executing, then the PDx bus is in the standard or bi-directional mode, and all output signals (STROBE, AUTOFD, INIT) are as set by the SPP Control Port and direction is controlled by PCD of the Control port. In EPP mode, the system timing is closely coupled to the EPP timing. For this reason, a watchdog timer is required to prevent system lockup. The timer indicates if more than 10usec have elapsed from the start of the EPP cycle to nWAIT being deasserted (after command). If a time-out occurs, the current EPP cycle is aborted and the time-out condition is indicated in Status bit 0. During an EPP cycle, if STROBE is active, it overrides the EPP write signal forcing the PDx bus to always be in a write mode and the nWRITE signal to always be asserted. #### **Software Constraints** Before an EPP cycle is executed, the software must ensure that the control register bit PCD is a logic "0" (i.e. a 04H or 05H should be written to the Control port). If the user leaves PCD as a logic "1", and attempts to perform an EPP write, the chip is unable to perform the write (because PCD is a logic "1") and will appear to perform an EPP read on the parallel bus, no error is indicated. ## EPP 1.9 Write The timing for a write operation (address or data) is shown in timing diagram EPP Write Data or Address cycle. The chip inserts wait states into the LPC I/O write cycle until it has been determined that the write cycle can complete. The write cycle can complete under the following circumstances: - 1. If the EPP bus is not ready (nWAIT is active low) when nDATASTB or nADDRSTB goes active then the write can complete when nWAIT goes inactive high. - 2. If the EPP bus is ready (nWAIT is inactive high) then the chip must wait for it to go active low before changing the state of nDATASTB, nWRITE or nADDRSTB. The write can complete once nWAIT is determined inactive. ## Write Sequence of operation: - 1. The host initiates an I/O write cycle to the selected EPP register. - 2. If WAIT is not asserted, the chip must wait until WAIT is asserted. - 3. The chip places address or data on PData bus, clears PDIR, and asserts nWRITE. - Chip asserts nDATASTB or nADDRSTRB indicating that PData bus contains valid information, and the WRITE signal is valid. - 5. Peripheral deasserts nWAIT, indicating that any setup requirements have been satisfied and the chip may begin the termination phase of the cycle. - 6. a) The chip deasserts nDATASTB or nADDRSTRB, this marks the beginning of the termination phase. If it has not already done so, the peripheral should latch the information byte now. - b) The chip latches the data from the internal data bus for the PData bus and drives the sync that indicates that no more wait states are required followed by the TAR to complete the write cycle. - 7. Peripheral asserts nWAIT, indicating to the host that any hold time requirements have been satisfied and acknowledging the termination of the cycle. - 8. Chip may modify nWRITE and nPDATA in preparation for the next cycle. #### EPP 1.9 Read The timing for a read operation (data) is shown in timing diagram EPP Read Data cycle. The chip inserts wait states into the LPC I/O read cycle until it has been determined that the read cycle can complete. The read cycle can complete under the following circumstances: - If the EPP bus is not ready (nWAIT is active low) when nDATASTB goes active then the read can complete when nWAIT goes inactive high. - 2. If the EPP bus is ready (nWAIT is inactive high) then the chip must wait for it to go active low before changing the state of WRITE or before nDATASTB goes active. The read can complete once nWAIT is determined inactive. #### Read Sequence of Operation: - 1. The host initiates an I/O read cycle to the selected EPP register. - 2. If WAIT is not asserted, the chip must wait until WAIT is asserted. - 3. The chip tri-states the PData bus and deasserts nWRITE. - 4. Chip asserts nDATASTB or nADDRSTRB indicating that PData bus is tri-stated, PDIR is set and the nWRITE signal is valid. - 5. Peripheral drives PData bus valid. - 6. Peripheral deasserts nWAIT, indicating that PData is valid and the chip may begin the termination phase of the cycle. - 7. a) The chip latches the data from the PData bus for the internal data bus and deasserts nDATASTB or nADDRSTRB. This marks the beginning of the termination phase. - b) The chip drives the sync that indicates that no more wait states are required and drives valid data onto the LAD[3:0] signals, followed by the TAR to complete the read cycle. - 8. Peripheral tri-states the PData bus and asserts nWAIT, indicating to the host that the PData bus is tri-stated. - 9. Chip may modify nWRITE, PDIR and nPDATA in preparation for the next cycle. ## **5.7.3 EPP 1.7 OPERATION** When the EPP 1.7 mode is selected in the configuration register, the standard and bi-directional modes are also available. If no EPP Read, Write or Address cycle is currently executing, then the PDx bus is in the standard or bi-directional mode, and all output signals (STROBE, AUTOFD, INIT) are as set by the SPP Control Port and direction is controlled by PCD of the Control port. In EPP mode, the system timing is closely coupled to the EPP timing. For this reason, a watchdog timer is required to prevent system lockup. The timer indicates if more than 10usec have elapsed from the start of the EPP cycle to the end of the cycle. If a time-out occurs, the current EPP cycle is aborted and the time-out condition is indicated in Status bit 0. #### **Software Constraints** Before an EPP cycle is executed, the software must ensure that the control register bits D0, D1 and D3 are set to zero. Also, bit D5 (PCD) is a logic "0" for an EPP write or a logic "1" for and EPP read. ## EPP 1.7 Write The timing for a write operation (address or data) is shown in timing diagram EPP 1.7 Write Data or Address cycle. The chip inserts wait states into the I/O write cycle when nWAIT is active low during the EPP cycle. This can be used to extend the cycle time. The write cycle can complete when nWAIT is inactive high. #### Write Sequence of Operation: 1. The host sets PDIR bit in the control register to a logic "0". This asserts nWRITE. SMSC DS - LPC47S45x Page 81 of 259 Rev. 07/09/2001 - 2. The host initiates an I/O write cycle to the selected EPP register. - 3. The chip places address or data on PData bus. - 4. Chip asserts nDATASTB or nADDRSTRB indicating that PData bus contains valid information, and the WRITE signal is valid. - 5. If nWAIT is asserted, the chip inserts wait states into I/O write cycle until the peripheral deasserts nWAIT or a timeout occurs. - 6. The chip drives the final sync, deasserts nDATASTB or nADDRSTRB and latches the data from the internal data bus for the PData bus. - 7. Chip may modify nWRITE, PDIR and nPDATA in preparation of the next cycle. ## EPP 1.7 Read The timing for a read operation (data) is shown in timing diagram EPP 1.7 Read Data cycle. The chip inserts wait states into the I/O read cycle when nWAIT is active low during the EPP cycle. This can be used to extend the cycle time. The read cycle can complete when nWAIT is inactive high. #### Read Sequence of Operation: - 1. The host sets PDIR bit in the control register to a logic "1". This deasserts nWRITE and tri-states the PData bus. - 2. The host initiates an I/O read cycle to the selected EPP register. - 3. Chip asserts nDATASTB or nADDRSTRB indicating that PData bus is tri-stated, PDIR is set and the nWRITE signal is valid. - 4. If nWAIT is asserted, the chip inserts wait states into the I/O read cycle until the peripheral deasserts nWAIT or a time-out occurs. - 5. The Peripheral drives PData bus valid. - 6. The Peripheral deasserts nWAIT, indicating that PData is valid and the chip may begin the termination phase of the cycle. - 7. The chip drives the final sync and deasserts nDATASTB or nADDRSTRB. - 8. Peripheral tri-states the PData bus. - 9. Chip may modify nWRITE, PDIR and nPDATA in preparation of the next cycle. Table 34 - EPP Pin Descriptions | EPP | | | | | | |---------|-------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SIGNAL | EPP NAME | TYPE | EPP DESCRIPTION | | | | nWRITE | nWrite | 0 | This signal is active low. It denotes a write operation. | | | | PD<0:7> | Address/Data | I/O | Bi-directional EPP byte wide address and data bus. | | | | INTR | Interrupt | I | This signal is active high and positive edge triggered. (Pass through with no inversion, Same as SPP). | | | | WAIT | nWait | I | This signal is active low. It is driven inactive as a positive acknowledgement from the device that the transfer of data is completed. It is driven active as an indication that the device is ready for the next transfer. | | | | DATASTB | nData Strobe | 0 | This signal is active low. It is used to denote data read or write operation. | | | | RESET | nReset | 0 | This signal is active low. When driven active, the EPP device is reset to its initial operational mode. | | | | ADDRSTB | nAddress<br>Strobe | 0 | This signal is active low. It is used to denote address read or write operation. | | | | PE | Paper End | I | Same as SPP mode. | | | | SLCT | Printer Selected Status | I | Same as SPP mode. | | | | nERR | Error | I | Same as SPP mode. | | | **Note 1:** SPP and EPP can use 1 common register. **Note 2:** nWrite is the only EPP output that can be over-ridden by SPP control port during an EPP cycle. For correct EPP read cycles, PCD is required to be a low. #### 5.7.4 EXTENDED CAPABILITIES PARALLEL PORT ECP provides a number of advantages, some of which are listed below. The individual features are explained in greater detail in the remainder of this section. High performance half-duplex forward and reverse channel Interlocked handshake, for fast reliable transfer Optional single byte RLE compression for improved throughput (64:1) Channel addressing for low-cost peripherals Maintains link and data layer separation Permits the use of active output drivers permits the use of adaptive signal timing Peer-to-peer capability. #### 5.7.5 VOCABULARY The following terms are used in this document: assert: When a signal asserts it transitions to a "true" state, when a signal deasserts it transitions to a "false" state. forward: Host to Peripheral communication. reverse: Peripheral to Host communication Pword: A port word; equal in size to the width of the LPC interface. For this implementation, PWord is always 8 bits. 1 A high level.0 A low level. These terms may be considered synonymous: - PeriphClk, nAck - HostAck, nAutoFd - PeriphAck, Busy - nPeriphRequest, nFault - nReverseRequest, nInit - nAckReverse, PError - Xflag, Select - ECPMode, nSelectin - HostClk. nStrobe Reference Document: <u>IEEE 1284 Extended Capabilities Port Protocol and ISA Interface Standard</u>, Rev 1.14, July 14, 1993. This document is available from Microsoft. The bit map of the Extended Parallel Port registers is: | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Note | |----------|--------------------------------------------------------|-----------|-----------|------------|-------------|-------------|--------|--------|------| | data | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | | ecpAFifo | Addr/RLE | | | Addres | ss or RLE f | ield | | | 2 | | dsr | nBusy | nAck | PError | Select | nFault | 0 | 0 | 0 | 1 | | dcr | 0 | 0 | Direction | ackIntEn | SelectIn | nInit | autofd | strobe | 1 | | cFifo | Parallel Port Data FIFO | | | | | | | 2 | | | ecpDFifo | ECP Data FIFO | | | | | | | 2 | | | tFifo | | Test FIFO | | | | | | 2 | | | cnfgA | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | cnfgB | compress intrValue Parallel Port IRQ Parallel Port DMA | | | | | | | | | | ecr | MODE | | | nErrIntrEn | dmaEn | serviceIntr | full | empty | | - Note 1: These registers are available in all modes. - Note 2: All FIFOs use one common 16 byte FIFO. - Note 3: The ECP Parallel Port Config Reg B reflects the IRQ and DRQ selected by the Configuration Registers. ## 5.7.6 ECP IMPLEMENTATION STANDARD This specification describes the standard interface to the Extended Capabilities Port (ECP). All LPC devices supporting ECP must meet the requirements contained in this section or the port will not be supported by Microsoft. For a description of the ECP Protocol, please refer to the <u>IEEE 1284 Extended Capabilities Port Protocol and ISA Interface Standard</u>, Rev. 1.14, July 14, 1993. This document is available from Microsoft. Description The port is software and hardware compatible with existing parallel ports so that it may be used as a standard LPT port if ECP is not required. The port is designed to be simple and requires a small number of gates to implement. It does not do any "protocol" negotiation, rather it provides an automatic high burst-bandwidth channel that supports DMA for ECP in both the forward and reverse directions. Small FIFOs are employed in both forward and reverse directions to smooth data flow and improve the maximum bandwidth requirement. The size of the FIFO is 16 bytes deep. The port supports an automatic handshake for the standard parallel port to improve compatibility mode transfer speed. The port also supports run length encoded (RLE) decompression (required) in hardware. Compression is accomplished by counting identical bytes and transmitting an RLE byte that indicates how many times the next byte is to be repeated. Decompression simply intercepts the RLE byte and repeats the following byte the specified number of times. Hardware support for compression is optional. Table 35 - ECP Pin Descriptions | NAME | TYPE | DESCRIPTION | |----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nStrobe | 0 | During write operations nStrobe registers data or address into the slave on the asserting edge (handshakes with Busy). | | PData 7:0 | I/O | Contains address or data or RLE data. | | nAck | I | Indicates valid data driven by the peripheral when asserted. This signal handshakes with nAutoFd in reverse. | | PeriphAck (Busy) | I | This signal deasserts to indicate that the peripheral can accept data. This signal handshakes with nStrobe in the forward direction. In the reverse direction this signal indicates whether the data lines contain ECP command information or data. The peripheral uses this signal to flow control in the forward direction. It is an "interlocked" handshake with nStrobe. PeriphAck also provides command information in the reverse direction. | | PError<br>(nAckReverse) | I | Used to acknowledge a change in the direction the transfer (asserted = forward). The peripheral drives this signal low to acknowledge nReverseRequest. It is an "interlocked" handshake with nReverseRequest. The host relies upon nAckReverse to determine when it is permitted to drive the data bus. | | Select | I | Indicates printer on line. | | nAutoFd<br>(HostAck) | 0 | Requests a byte of data from the peripheral when asserted, handshaking with nAck in the reverse direction. In the forward direction this signal indicates whether the data lines contain ECP address or data. The host drives this signal to flow control in the reverse direction. It is an "interlocked" handshake with nAck. HostAck also provides command information in the forward phase. | | nFault<br>(nPeriphRequest) | I | Generates an error interrupt when asserted. This signal provides a mechanism for peer-to-peer communication. This signal is valid only in the forward direction. During ECP Mode the peripheral is permitted (but not required) to drive this pin low to request a reverse transfer. The request is merely a "hint" to the host; the host has ultimate control over the transfer direction. This signal would be typically used to generate an interrupt to the host CPU. | | nInit | 0 | Sets the transfer direction (asserted = reverse, deasserted = forward). This pin is driven low to place the channel in the reverse direction. The peripheral is only allowed to drive the bi-directional data bus while in ECP Mode and HostAck is low and nSelectIn is high. | | nSelectIn | 0 | Always deasserted in ECP mode. | #### Register Definitions The register definitions are based on the standard IBM addresses for LPT. All of the standard printer ports are supported. The additional registers attach to an upper bit decode of the standard LPT port definition to avoid conflict with standard ISA devices. The port is equivalent to a generic parallel port interface and may be operated in that mode. The port registers vary depending on the mode field in the ecr. The table below lists these dependencies. Operation of the devices in modes other that those specified is undefined. **Table 36 – ECP Register Definitions** | NAME | ADDRESS (Note 1) | ECP MODES | FUNCTION | |----------|------------------|-----------|---------------------------| | data | +000h R/W | 000-001 | Data Register | | ecpAFifo | +000h R/W | 011 | ECP FIFO (Address) | | dsr | +001h R/W | All | Status Register | | dcr | +002h R/W | All | Control Register | | cFifo | +400h R/W | 010 | Parallel Port Data FIFO | | ecpDFifo | +400h R/W | 011 | ECP FIFO (DATA) | | tFifo | +400h R/W | 110 | Test FIFO | | cnfgA | +400h R | 111 | Configuration Register A | | cnfgB | +401h R/W | 111 | Configuration Register B | | ecr | +402h R/W | All | Extended Control Register | Note 1: These addresses are added to the parallel port base address as selected by configuration register or jumpers. Note 2: All addresses are qualified with AEN. Refer to the AEN pin definition. Table 37 - Mode Descriptions | MODE | DESCRIPTION* | | | | | | |------|---------------------------------------------------------------------|--|--|--|--|--| | 000 | SPP mode | | | | | | | 001 | PS/2 Parallel Port mode | | | | | | | 010 | Parallel Port Data FIFO mode | | | | | | | 011 | ECP Parallel Port mode | | | | | | | 100 | EPP mode (If this option is enabled in the configuration registers) | | | | | | | 101 | Reserved | | | | | | | 110 | Test mode | | | | | | | 111 | Configuration mode | | | | | | <sup>\*</sup>Refer to ECR Register Description # Data And ecpAFifo Port ADDRESS OFFSET = 00H Modes 000 and 001 (Data Port) The Data Port is located at an offset of '00H' from the base address. The data register is cleared at initialization by RESET. During a WRITE operation, the Data Register latches the contents of the data bus. The contents of this register are buffered (non inverting) and output onto the PD0 - PD7 ports. During a READ operation, PD0 - PD7 ports are read and output to the host CPU. Mode 011 (ECP FIFO - Address/RLE) A data byte written to this address is placed in the FIFO and tagged as an ECP Address/RLE. The hardware at the ECP port transmits this byte to the peripheral automatically. The operation of this register is ony defined for the forward direction (direction is 0). Refer to the ECP Parallel Port Forward Timing Diagram, located in the Timing Diagrams section of this data sheet. #### **Device Status Register (DSR)** #### ADDRESS OFFSET = 01H The Status Port is located at an offset of '01H' from the base address. Bits 0 - 2 are not implemented as register bits, during a read of the Printer Status Register these bits are a low level. The bits of the Status Port are defined as follows: #### BIT 3 nFault The level on the nFault input is read by the CPU as bit 3 of the Device Status Register. #### BIT 4 Select The level on the Select input is read by the CPU as bit 4 of the Device Status Register. #### BIT 5 PError The level on the PError input is read by the CPU as bit 5 of the Device Status Register. Printer Status Register. #### BIT 6 nAck The level on the nAck input is read by the CPU as bit 6 of the Device Status Register. #### BIT 7 nBusy The complement of the level on the BUSY input is read by the CPU as bit 7 of the Device Status Register. #### **Device Control Register (DCR)** #### ADDRESS OFFSET = 02H The Control Register is located at an offset of '02H' from the base address. The Control Register is initialized to zero by the RESET input, bits 0 to 5 only being affected; bits 6 and 7 are hard wired low. #### **BIT 0 STROBE - STROBE** This bit is inverted and output onto the nSTROBE output. #### **BIT 1 AUTOFD - AUTOFEED** This bit is inverted and output onto the nAUTOFD output. A logic 1 causes the printer to generate a line feed after each line is printed. A logic 0 means no autofeed. ## **BIT 2 nINIT - nINITIATE OUTPUT** This bit is output onto the nINIT output without inversion. #### **BIT 3 SELECTIN** This bit is inverted and output onto the nSLCTIN output. A logic 1 on this bit selects the printer; a logic 0 means the printer is not selected. #### BIT 4 ackintEn - INTERRUPT REQUEST ENABLE The interrupt request enable bit when set to a high level may be used to enable interrupt requests from the Parallel Port to the CPU due to a low to high transition on the nACK input. Refer to the description of the interrupt under Operation, Interrupts. #### **BIT 5 DIRECTION** If mode=000 or mode=010, this bit has no effect and the direction is always out regardless of the state of this bit. In all other modes, Direction is valid and a logic 0 means that the printer port is in output mode (write); a logic 1 means that the printer port is in input mode (read). BITS 6 and 7 during a read are a low level, and cannot be written. #### cFifo (Parallel Port Data FIFO) ## ADDRESS OFFSET = 400h Mode = 010 Bytes written or DMAed from the system to this FIFO are transmitted by a hardware handshake to the peripheral using the standard parallel port protocol. Transfers to the FIFO are byte aligned. This mode is only defined for the forward direction. #### ecpDFifo (ECP Data FIFO) #### ADDRESS OFFSET = 400H Mode = 011 Bytes written or DMAed from the system to this FIFO, when the direction bit is 0, are transmitted by a hardware handshake to the peripheral using the ECP parallel port protocol. Transfers to the FIFO are byte aligned. Data bytes from the peripheral are read under automatic hardware handshake from ECP into this FIFO when the direction bit is 1. Reads or DMAs from the FIFO will return bytes of ECP data to the system. #### tFifo (Test FIFO Mode) #### ADDRESS OFFSET = 400H Mode = 110 Data bytes may be read, written or DMAed to or from the system to this FIFO in any direction. Data in the tFIFO will not be transmitted to the to the parallel port lines using a hardware protocol handshake. However, data in the tFIFO may be displayed on the parallel port data lines. The tFIFO will not stall when overwritten or underrun. If an attempt is made to write data to a full tFIFO, the new data is not accepted into the tFIFO. If an attempt is made to read data from an empty tFIFO, the last data byte is re-read again. The full and empty bits always keep track of the correct FIFO state. The tFIFO will transfer data at the maximum ISA rate so that software may generate performance metrics. The FIFO size and interrupt threshold can be determined by writing bytes to the FIFO and checking the full and serviceIntr bits. The writeIntrThreshold can be determined by starting with a full tFIFO, setting the direction bit to 0 and emptying it a byte at a time until serviceIntr is set. This may generate a spurious interrupt, but will indicate that the threshold has been reached. The readIntrThreshold can be determined by setting the direction bit to 1 and filling the empty tFIFO a byte at a time until serviceIntr is set. This may generate a spurious interrupt, but will indicate that the threshold has been reached. Data bytes are always read from the head of tFIFO regardless of the value of the direction bit. For example if 44h, 33h, 22h is written to the FIFO, then reading the tFIFO will return 44h, 33h, 22h in the same order as was written. ## cnfgA (Configuration Register A) ## ADDRESS OFFSET = 400H Mode = 111 This register is a read only register. When read, 10H is returned. This indicates to the system that this is an 8-bit implementation. (PWord = 1 byte) ## cnfgB (Configuration Register B) ## ADDRESS OFFSET = 401H Mode = 111 ## **BIT 7 compress** This bit is read only. During a read it is a low level. This means that this chip does not support hardware RLE compression. It does support hardware de-compression! #### BIT 6 intrValue Returns the value of the interrupt to determine possible conflicts. ## BITS [5:3] Parallel Port IRQ (read-only) Refer to Table 38B. ## BITS [2:0] Parallel Port DMA (read-only) Refer to Table 38C. ## ecr (Extended Control Register) #### ADDRESS OFFSET = 402H Mode = all This register controls the extended ECP parallel port functions. #### **BITS 7,6,5** These bits are Read/Write and select the Mode. #### BIT 4 nErrIntrEn Read/Write (Valid only in ECP Mode) - 1: Disables the interrupt generated on the asserting edge of nFault. - 0: Enables an interrupt pulse on the high to low edge of nFault. Note that an interrupt will be generated if nFault is asserted (interrupting) and this bit is written from a 1 to a 0. This prevents interrupts from being lost in the time between the read of the ecr and the write of the ecr. #### BIT 3 dmaEn Read/Write - 1: Enables DMA (DMA starts when serviceIntr is 0). - 0: Disables DMA unconditionally. ## **BIT 2 serviceIntr** Read/Write - 1: Disables DMA and all of the service interrupts. - 0: Enables one of the following 3 cases of interrupts. Once one of the 3 service interrupts has occurred serviceIntr bit shall be set to a 1 by hardware. It must be reset to 0 to re-enable the interrupts. Writing this bit to a 1 will not cause an interrupt. #### case dmaEn=1: During DMA (this bit is set to a 1 when terminal count is reached). #### case dmaEn=0 direction=0: This bit shall be set to 1 whenever there are writeIntrThreshold or more bytes free in the FIFO. #### case dmaEn=0 direction=1: This bit shall be set to 1 whenever there are readIntrThreshold or more valid bytes to be read from the FIFO. #### BIT 1 full Read only - 1: The FIFO cannot accept another byte or the FIFO is completely full. - 0: The FIFO has at least 1 free byte. #### BIT 0 empty Read only - 1: The FIFO is completely empty. - 0: The FIFO contains at least 1 byte of data. ## Table 38A - Extended Control Register | R/W | MODE | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 000: | Standard Parallel Port Mode . In this mode the FIFO is reset and common collector drivers are used on the control lines (nStrobe, nAutoFd, nInit and nSelectIn). Setting the direction bit will not tri-state the output drivers in this mode. | | 001: | PS/2 Parallel Port Mode. Same as above except that direction may be used to tri-state the data lines and reading the data register returns the value on the data lines and not the value in the data register. All drivers have active pull-ups (push-pull). | | 010: | Parallel Port FIFO Mode. This is the same as 000 except that bytes are written or DMAed to the FIFO. FIFO data is automatically transmitted using the standard parallel port protocol. Note that this mode is only useful when direction is 0. All drivers have active pull-ups (push-pull). | | R/W | MODE | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 011: | ECP Parallel Port Mode. In the forward direction (direction is 0) bytes placed into the ecpDFifo and bytes written to the ecpAFifo are placed in a single FIFO and transmitted automatically to the peripheral using ECP Protocol. In the reverse direction (direction is 1) bytes are moved from the ECP parallel port and packed into bytes in the ecpDFifo. All drivers have active pull-ups (push-pull). | | 100: | Selects EPP Mode: In this mode, EPP is selected if the EPP supported option is selected in configuration register L3-CRF0. All drivers have active pull-ups (push-pull). | | 101: | Reserved | | 110: | Test Mode. In this mode the FIFO may be written and read, but the data will not be transmitted on the parallel port. All drivers have active pull-ups (push-pull). | | 111: | Configuration Mode. In this mode the confgA, confgB registers are accessible at 0x400 and 0x401. All drivers have active pull-ups (push-pull). | #### Table 38B | IRQ SELECTED | CONFIG REG B<br>BITS 5:3 | | | |--------------|--------------------------|--|--| | 15 | 110 | | | | 14 | 101 | | | | 11 | 100 | | | | 10 | 011 | | | | 9 | 010 | | | | 7 | 001 | | | | 5 | 111 | | | | All Others | 000 | | | Table 38C | DMA | CONFIG REG B | |------------|--------------| | SELECTED | BITS 2:0 | | 3 | 011 | | 2 | 010 | | 1 | 001 | | All Others | 000 | #### Operation ## **Mode Switching/Software Control** Software will execute P1284 negotiation and all operation prior to a data transfer phase under programmed I/O control (mode 000 or 001). Hardware provides an automatic control line handshake, moving data between the FIFO and the ECP port only in the data transfer phase (modes 011 or 010). Setting the mode to 011 or 010 will cause the hardware to initiate data transfer. If the port is in mode 000 or 001 it may switch to any other mode. If the port is not in mode 000 or 001 it can only be switched into mode 000 or 001. The direction can only be changed in mode 001. Once in an extended forward mode the software should wait for the FIFO to be empty before switching back to mode 000 or 001. In this case all control signals will be deasserted before the mode switch. In an ecp reverse mode the software waits for all the data to be read from the FIFO before changing back to mode 000 or 001. Since the automatic hardware ecp reverse handshake only cares about the state of the FIFO it may have acquired extra data which will be discarded. It may in fact be in the middle of a transfer when the mode is changed back to 000 or 001. In this case the port will deassert nAutoFd independent of the state of the transfer. The design shall not cause glitches on the handshake signals if the software meets the constraints above. ## **ECP Operation** Prior to ECP operation the Host must negotiate on the parallel port to determine if the peripheral supports the ECP protocol. This is a somewhat complex negotiation carried out under program control in mode 000. After negotiation, it is necessary to initialize some of the port bits. The following are required: - Set Direction = 0, enabling the drivers. - Set strobe = 0, causing the nStrobe signal to default to the deasserted state. - Set autoCAD = 0, causing the nAutoFd signal to default to the deasserted state. - Set mode = 011 (ECP Mode) ECP address/RLE bytes or data bytes may be sent automatically by writing the ecpAFifo or ecpDFifo respectively. **Note**: all FIFO data transfers are byte wide and byte aligned. Address/RLE transfers are byte-wide and only allowed in the forward direction. The host may switch directions by first switching to mode = 001, negotiating for the forward or reverse channel, setting direction to 1 or 0, then setting mode = 011. When direction is 1 the hardware shall handshake for each ECP read data byte and attempt to fill the FIFO. Bytes may then be read from the ecpDFifo as long as it is not empty. ECP transfers may also be accomplished (albeit slowly) by handshaking individual bytes under program control in mode = 001, or 000. #### **Termination from ECP Mode** Termination from ECP Mode is similar to the termination from Nibble/Byte Modes. The host is permitted to terminate from ECP Mode only in specific well-defined states. The termination can only be executed while the bus is in the forward direction. To terminate while the channel is in the reverse direction, it must first be transitioned into the forward direction. #### Command/Data ECP Mode supports two advanced features to improve the effectiveness of the protocol for some applications. The features are implemented by allowing the transfer of normal 8 bit data or 8 bit commands. When in the forward direction, normal data is transferred when HostAck is high and an 8 bit command is transferred when HostAck is low. The most significant bit of the command indicates whether it is a run-length count (for compression) or a channel address. When in the reverse direction, normal data is transferred when PeriphAck is high and an 8 bit command is transferred when PeriphAck is low. The most significant bit of the command is always zero. Reverse channel addresses are seldom used and may not be supported in hardware. Table 39 - Channel Commands Forward Channel Commands (HostAck Low) Reverse Channel Commands (PeripAck Low) | D7 | D[6:0] | |----|---------------------------------------------------| | 0 | Run-Length Count (0-127)<br>(mode 0011 0X00 only) | | 1 | Channel Address (0-127) | ## **Data Compression** The ECP port supports run length encoded (RLE) decompression in hardware and can transfer compressed data to a peripheral. Run length encoded (RLE) compression in hardware is not supported. To transfer compressed data in ECP mode, the compression count is written to the ecpAFifo and the data byte is written to the ecpDFifo. Compression is accomplished by counting identical bytes and transmitting an RLE byte that indicates how many times the next byte is to be repeated. Decompression simply intercepts the RLE byte and repeats the following byte the specified number of times. When a run-length count is received from a peripheral, the subsequent data byte is replicated the specified number of times. A run-length count of zero specifies that only one byte of data is represented by the next data byte, whereas a run-length count of 127 indicates that the next byte should be expanded to 128 bytes. To prevent data expansion, however, run-length counts of zero should be avoided. #### Pin Definition The drivers for nStrobe, nAutoFd, nInit and nSelectIn are open-collector in mode 000 and are push-pull in all other modes. ## **LPC Connections** The interface can never stall causing the host to hang. The width of data transfers is strictly controlled on an I/O address basis per this specification. All FIFO-DMA transfers are byte wide, byte aligned and end on a byte boundary. (The PWord value can be obtained by reading Configuration Register A, cnfgA, described in the next section). Single byte wide transfers are always possible with standard or PS/2 mode using program control of the control signals. #### Interrupts The interrupts are enabled by serviceIntr in the ecr register. - serviceIntr = 1 Disables the DMA and all of the service interrupts. - serviceIntr = 0 Enables the selected interrupt condition. If the interrupting condition is valid, then the interrupt is generated immediately when this bit is changed from a 1 to a 0. This can occur during Programmed I/O if the number of bytes removed or added from/to the FIFO does not cross the threshold. An interrupt is generated when: - 1. For DMA transfers: When serviceIntr is 0, dmaEn is 1 and the DMA TC cycle is received. - 2. For Programmed I/O - a. When serviceIntr is 0, dmaEn is 0, direction is 0 and there are writeIntrThreshold or more free bytes in the FIFO. Also, an interrupt is generated when serviceIntr is cleared to 0 whenever there are writeIntrThreshold or more free bytes in the FIFO. - b. When serviceIntr is 0, dmaEn is 0, direction is 1 and there are readIntrThreshold or more bytes in the FIFO. Also, an interrupt is generated when serviceIntr is cleared to 0 whenever there are readIntrThreshold or more bytes in the FIFO. - 3. When nErrIntrEn is 0 and nFault transitions from high to low or when nErrIntrEn is set from 1 to 0 and nFault is asserted. - 4. When ackIntEn is 1 and the nAck signal transitions from a low to a high. ## **FIFO Operation** The FIFO threshold is set in the chip configuration registers. All data transfers to or from the parallel port can proceed in DMA or Programmed I/O (non-DMA) mode as indicated by the selected mode. The FIFO is used by selecting the Parallel Port FIFO mode or ECP Parallel Port Mode. (FIFO test mode will be addressed separately.) After a reset, the FIFO is disabled. Each data byte is transferred by a Programmed I/O cycle or DMA cycle depending on the selection of DMA or Programmed I/O mode. The following paragraphs detail the operation of the FIFO flow control. In these descriptions, <threshold> ranges from 1 to 16. The parameter FIFOTHR, which the user programs, is one less and ranges from 0 to 15. A low threshold value (i.e. 2) results in longer periods of time between service requests, but requires faster servicing of the request for both read and write cases. The host must be very responsive to the service request. This is the desired case for use with a "fast" system. A high value of threshold (i.e. 12) is used with a "sluggish" system by affording a long latency period after a service request, but results in more frequent service requests. #### **DMA Transfers** DMA transfers are always to or from the ecpDFifo, tFifo or CFifo. DMA utilizes the standard PC DMA services. To use the DMA transfers, the host first sets up the direction and state as in the programmed I/O case. Then it programs the DMA controller in the host with the desired count and memory address. Lastly it sets dmaEn to 1 and serviceIntr to 0. The ECP requests DMA transfers from the host by encoding the LDRQ# pin. The DMA will empty or fill the FIFO using the appropriate direction and mode. When the terminal count in the DMA controller is reached, an interrupt is generated and serviceIntr is asserted, disabling DMA. In order to prevent possible blocking of refresh requests a DMA cycle shall not be requested for more than 32 DMA cycles in a row. The FIFO is enabled directly by the host intiating a DMA cycle for the requested channel, and addresses need not be valid. An interrupt is generated when a TC cycle is received. (Note: The only way to properly terminate DMA transfers is with a TC cycle.) DMA may be disabled in the middle of a transfer by first disabling the host DMA controller. Then setting serviceIntr to 1, followed by setting dmaEn to 0, and waiting for the FIFO to become empty or full. Restarting the DMA is accomplished by enabling DMA in the host, setting dmaEn to 1, followed by setting serviceIntr to 0. #### DMA Mode - Transfers from the FIFO to the Host (Note: In the reverse mode, the peripheral may not continue to fill the FIFO if it runs out of data to transfer, even if the chip continues to request more data from the peripheral.) The ECP requests a DMA cycle whenever there is data in the FIFO. The DMA controller must respond to the request by reading data from the FIFO. The ECP stop requesting DMA cycles when the FIFO becomes empty or when a TC cycle is received, indicating that no more data is required. If the ECP stops requesting DMA cycles due to the FIFO going empty, then a DMA cycle is requested again as soon as there is one byte in the FIFO. If the ECP stops requesting DMA SMSC DS – LPC47S45x Page 91 of 259 Rev. 07/09/2001 cycles due to the TC cycle, then a DMA cycle is requested again when there is one byte in the FIFO, and serviceIntr has been re-enabled. #### Programmed I/O Mode or Non-DMA Mode The ECP or parallel port FIFOs may also be operated using interrupt driven programmed I/O. Software can determine the writeIntrThreshold, readIntrThreshold, and FIFO depth by accessing the FIFO in Test Mode. Programmed I/O transfers are to the ecpDFifo at 400H and ecpAFifo at 000H or from the ecpDFifo located at 400H, or to/from the tFifo at 400H. To use the programmed I/O transfers, the host first sets up the direction and state, sets dmaEn to 0 and serviceIntr to 0. The ECP requests programmed I/O transfers from the host by activating the interrupt. The programmed I/O will empty or fill the FIFO using the appropriate direction and mode. **Note:** A threshold of 16 is equivalent to a threshold of 15. These two cases are treated the same. #### Programmed I/O - Transfers from the FIFO to the Host In the reverse direction an interrupt occurs when serviceIntr is 0 and readIntrThreshold bytes are available in the FIFO. If at this time the FIFO is full it can be emptied completely in a single burst, otherwise readIntrThreshold bytes may be read from the FIFO in a single burst. readIntrThreshold =(16-<threshold>) data bytes in FIFO An interrupt is generated when serviceIntr is 0 and the number of bytes in the FIFO is greater than or equal to (16-<threshold>). (If the threshold = 12, then the interrupt is set whenever there are 4-16 bytes in the FIFO). The host must respond to the request by reading data from the FIFO. This process is repeated until the last byte is transferred out of the FIFO. If at this time the FIFO is full, it can be completely emptied in a single burst, otherwise a minimum of (16-<threshold>) bytes may be read from the FIFO in a single burst. #### Programmed I/O - Transfers from the Host to the FIFO In the forward direction an interrupt occurs when serviceIntr is 0 and there are writeIntrThreshold or more bytes free in the FIFO. At this time if the FIFO is empty it can be filled with a single burst before the empty bit needs to be re-read. Otherwise it may be filled with writeIntrThreshold bytes. writeIntrThreshold = (16-<threshold>) free bytes in FIFO An interrupt is generated when serviceIntr is 0 and the number of bytes in the FIFO is less than or equal to <threshold>. (If the threshold = 12, then the interrupt is set whenever there are 12 or less bytes of data in the FIFO.) The host must respond to the request by writing data to the FIFO. If at this time the FIFO is empty, it can be completely filled in a single burst, otherwise a minimum of (16-<threshold>) bytes may be written to the FIFO in a single burst. This process is repeated until the last byte is transferred into the FIFO. ## 5.7.7 PARALLEL PORT FLOPPY DISK CONTROLLER The Floppy Disk Control signals are available optionally on the parallel port pins. When this mode is selected, the parallel port is not available. There are two modes of operation, PPFD1 and PPFD2. These modes can be selected in the Parallel Port Mode Register, as defined in the Parallel Port Mode Register, Logical Device 3, at 0xF1. PPFD1 has only drive 1 on the parallel port pins; PPFD2 has drive 0 and 1 on the parallel port pins. The following parallel port pins are read as follows by a read of the parallel port register: - 1. Data Register (read) = last Data Register (write) - 2. Control Register read as "cable not connected" STROBE, AUTOFD and SLC = 0 and nINIT =1 - 3. Status Register reads: nBUSY = 0, PE = 0, SLCT = 0, nACK = 1, nERR = 1 The following FDC pins are all in the high impedence state when the PPFDC is actually selected by the drive select register: - 1. nWDATA, DENSEL, nHDSEL, nWGATE, nDIR, nSTEP, nDS1, nDS0, nMTR0, nMTR1. - 2. If PPFDx is selected, then the parallel port can not be used as a parallel port until "Normal" mode is selected. The FDC signals are muxed onto the Parallel Port pins as shown in Table 41. For ACPI compliance the FDD pins that are multiplexed onto the Parallel Port function independently of the state of the Parallel Port controller. For example, if the FDC is enabled onto the Parallel Port the multiplexed FDD interface functions normally regardless of the Parallel Port Power control, CR22.3. Table 40 illustrates this functionality. **Table 40 – Modified Parallel Port FDD Control** | PARALLEL PORT<br>POWER | | PORT FDC<br>TROL | PARALLEL PORT<br>FDC STATE | PARALLEL PORT<br>STATE | |------------------------|------------|------------------|----------------------------|------------------------| | CR22.3 | LD3:CRF1.1 | LD3:CRF1.0 | | | | 1 | 0 | 0 | OFF | ON | | 0 | 0 | 0 | OFF | OFF | | Х | 1 | Х | ON | OFF | | | Х | 1 | | (Note <sup>1</sup> ) | Note<sup>1</sup>: The Parallel Port Control register reads as "Cable Not Connected" when the Parallel Port FDC is enabled; i.e., STROBE = AUTOFD = SLC = 0 and nINIT = 1. Table 41 - FDC Parallel Port Pins | CONNECTOR<br>PIN # | QFP<br>CHIP PIN # | SPP MODE | PIN<br>DIRECTION | FDC MODE | PIN<br>DIRECTION | |--------------------|-------------------|----------|------------------|----------|------------------| | 1 | 83 | nSTROBE | I/O | (nDS0) | I/(O) Note1 | | 2 | 68 | PD0 | I/O | nINDEX | I | | 3 | 69 | PD1 | I/O | nTRK0 | I | | 4 | 70 | PD2 | I/O | nWP | I | | 5 | 71 | PD3 | I/O | nRDATA | I | | 6 | 72 | PD4 | I/O | nDSKCHG | I | | 7 | 73 | PD5 | I/O | - | - | | 8 | 74 | PD6 | I/O | (nMTR0) | I/(O) Note1 | | 9 | 75 | PD7 | I/O | - | - | | 10 | 80 | nACK | 1 | nDS1 | 0 | | 11 | 79 | BUSY | I | nMTR1 | 0 | | 12 | 78 | PE | I | nWDATA | 0 | | 13 | 77 | SLCT | I | nWGATE | 0 | | 14 | 82 | nALF | I/O | DRVDEN0 | 0 | | 15 | 81 | nERROR | I | nHDSEL | 0 | | 16 | 66 | nINIT | I/O | nDIR | 0 | | 17 | 67 | nSLCTIN | I/O | nSTEP | 0 | Note 1: These pins are outputs in mode PPFD2, inputs in mode PPFD1. ## 5.8 Power Management Power management capabilities are provided for the following logical devices: floppy disk, UART 1, UART 2 and the parallel port. For each logical device, two types of power management are provided: direct powerdown and auto powerdown. Note: For additional power management capabilities see the following sections: - LPC Interface, subsection 5.3.2 Power Management on page 26. - Real Time Clock, subsection 5.9.9 Power Management on page 104. - 8042 Keyboard Controller Description, subsection 5.11.3 Keyboard Power Management on page 110 - ACPI/PME/SMI Features on page 147 #### 5.8.1 FDC POWER MANAGEMENT Direct power management is controlled by CR22. Refer to CR22 for more information. Auto Power Management is enabled by CR23-B0. When set, this bit allows FDC to enter powerdown when all of the following conditions have been met: - 1. The motor enable pins of register 3F2H are inactive (zero). - The part must be idle; MSR=80H and INT = 0 (INT may be high even if MSR = 80H due to polling interrupts). - The head unload timer must have expired. - 4. The Auto powerdown timer (10msec) must have timed out. An internal timer is initiated as soon as the auto powerdown command is enabled. The part is then powered down when all the conditions are met. Disabling the auto powerdown mode cancels the timer and holds the FDC block out of auto powerdown. **Note:** At least 8us delay should be added when exiting FDC Auto Powerdown mode. If the operating environment is such that this delay cannot be guaranteed, the auto powerdown mode should not be used and Direct powerdown mode should be used instead. The Direct powerdown mode requires at least 8us delay at 250K bits/sec configuration and 4us delay at 500K bits/sec. The delay should be added so that the internal microcontroller can prepare itself to accept commands. ## DSR From Powerdown If DSR powerdown is used when the part is in auto powerdown, the DSR powerdown will override the auto powerdown. However, when the part is awakened from DSR powerdown, the auto powerdown will once again become effective. #### Wake Up From Auto Powerdown If the part enters the powerdown state through the auto powerdown mode, then the part can be awakened by reset or by appropriate access to certain registers. If a hardware or software reset is used then the part will go through the normal reset sequence. If the access is through the selected registers, then the FDC resumes operation as though it was never in powerdown. Besides activating the PCI\_RESET# pin or one of the software reset bits in the DOR or DSR, the following register accesses will wake up the part: - 1. Enabling any one of the motor enable bits in the DOR register (reading the DOR does not awaken the part). - 2. A read from the MSR register. - 3. A read or write to the Data register. Once awake, the FDC will reinitiate the auto powerdown timer for 10 ms. The part will powerdown again when all the powerdown conditions are satisfied. Register Behavior Table 42 illustrates the AT and PS/2 (including Model 30) configuration registers available and the type of access permitted. In order to maintain software transparency, access to all the registers must be maintained. As Table 42 shows, two sets of registers are distinguished based on whether their access results in the part remaining in powerdown state or exiting it. Access to all other registers is possible without awakening the part. These registers can be accessed during powerdown without changing the status of the part. A read from these registers will reflect the true status as shown in the register description in the FDC description. A write to the part will result in the part retaining the data and subsequently reflecting it when the part awakens. Accessing the part during powerdown may cause an increase in the power consumption by the part. The part will revert back to its low power mode when the access has been completed. #### Pin Behavior The LPC47S45x is specifically designed for systems in which power conservation is a primary concern. This makes the behavior of the pins during powerdown very important. The pins of the LPC47S45x can be divided into two major categories: system interface and floppy disk drive interface. The floppy disk drive pins are disabled so that no power will be drawn through the part as a result of any voltage applied to the pin within the part's power supply range. Most of the system interface pins are left active to monitor system accesses that may wake up the part. | | AVAILA | BLE REGISTERS | | | | | | | |-----------------------------------------------------|---------|-----------------|------------------|--|--|--|--|--| | BASE + ADDRESS | PC-AT | PS/2 (MODEL 30) | ACCESS PERMITTED | | | | | | | Access to these registers DOES NOT wake up the part | | | | | | | | | | 00H | | SRA | R | | | | | | | 01H | | SRB | R | | | | | | | 02H | DOR (1) | DOR (1) | R/W | | | | | | | 03H | | | | | | | | | | 04H | DSR (1) | DSR (1) | W | | | | | | | 06H | | | | | | | | | | 07H | DIR | DIR | R | | | | | | | 07H | CCR | CCR | W | | | | | | | Access to these registers wakes up the part | | | | | | | | | | 04H | MSR | MSR | R | | | | | | | 05H | Data | Data | R/W | | | | | | Table 42 - PC/AT and PS/2 Available Registers **Note 1:** Writing to the DOR or DSR does not wake up the part, however, writing any of the motor enable bits or doing a software reset (via DOR or DSR reset bits) will wake up the part. ## System Interface Pins Table 43 gives the state of the interface pins in the powerdown state. Pins unaffected by the powerdown are labeled "Unchanged". | SYSTEM PINS | STATE IN AUTO POWERDOWN | |-------------|-------------------------| | LAD[3:0] | Unchanged | | LDRQ# | Unchanged | | LPCPD# | Unchanged | | LFRAME# | Unchanged | | PCI_RESET# | Unchanged | | PCI_CLK | Unchanged | | SER_IRQ | Unchanged | Table 43 – State of System Pins in Auto Powerdown FDD Interface Pins All pins in the FDD interface which can be connected directly to the floppy disk drive itself are either DISABLED or TRISTATED. Pins used for local logic control or part programming are unaffected. Table 44 depicts the state of the floppy disk drive interface pins in the powerdown state. Table 44 – State of Floppy Disk Drive Interface Pins in Powerdown | FDD PINS | STATE IN AUTO POWERDOWN | | | | | | | | |-------------|-------------------------|--|--|--|--|--|--|--| | | INPUT PINS | | | | | | | | | nRDATA | Input | | | | | | | | | nWRTPRT | Input | | | | | | | | | nTRK0 | Input | | | | | | | | | nINDEX | Input | | | | | | | | | nDSKCHG | Input | | | | | | | | | | OUTPUT PINS | | | | | | | | | nMTR0 | Tristated | | | | | | | | | nDS0 | Tristated | | | | | | | | | nDIR | Active | | | | | | | | | nSTEP | Active | | | | | | | | | nWDATA | Tristated | | | | | | | | | nWGATE | Tristated | | | | | | | | | nHDSEL | Active | | | | | | | | | DRVDEN[0:1] | Active | | | | | | | | #### 5.8.2 UART POWER MANAGEMENT Direct power management is controlled by CR22. Refer to CR22 for more information. Auto Power Management is enabled by CR23-B4 and B5. When set, these bits allow the following auto power management operations: - 1. The transmitter enters auto powerdown when the transmit buffer and shift register are empty. - 2. The receiver enters powerdown when the following conditions are all met: - A. Receive FIFO is empty - B. The receiver is waiting for a start bit. **Note:** While in powerdown the Ring Indicator interrupt is still valid and transitions when the RI input changes. #### Exit Auto Powerdown The transmitter exits powerdown on a write to the XMIT buffer. The receiver exits auto powerdown when RXDx changes state. ## 5.8.3 PARALLEL PORT Direct power management is controlled by CR22. Refer to CR22 for more information. Auto Power Management is enabled by CR23-B3. When set, this bit allows the ECP or EPP logical parallel port blocks to be placed into powerdown when not being used. The EPP logic is in powerdown under any of the following conditions: - 1. EPP is not enabled in the configuration registers. - 2. EPP is not selected through ecr while in ECP mode. The ECP logic is in powerdown under any of the following conditions: - 1. ECP is not enabled in the configuration registers. - 2. SPP, PS/2 Parallel port or EPP mode is selected through ecr while in ECP mode. Exit Auto Powerdown SMSC DS – LPC47S45x Page 96 of 259 Rev. 07/09/2001 The parallel port logic can change powerdown modes when the ECP mode is changed through the ecr register or when the parallel port mode is changed through the configuration registers. ## 5.9 Real Time Clock The Real Time Clock Supercell (RTC) is a complete time of day clock with alarm, day of month alarm, one hundred year calendar, a century byte, and a programmable periodic interrupt. The RTC address space consists of two-128 byte banks of CMOS RAM (Bank0 and Bank1.) Each bank is accessible via address and data ports. These access ports have relocatable addresses and are accessible by the CPU. The 128 bytes of Bank0 contain the following: eleven registers of time, calendar, century, and alarm data, four control and status registers, and 112 bytes of general-purpose registers. The 128 bytes of Bank1 contain general-purpose registers. #### Features: - Allow 32kHz-clock input or a 32kHz crystal. - Counts seconds, minutes, and hours of the day. - Counts days of the week, date, month and year. - Binary or BCD representation of time, calendar and alarm. - 24-hour daily alarm. - 30-day alarm. - RTC/CMOS Bank Addresses are relocatable. - The RTC CMOS Bank0 index register (70h) is shadowed - RTC power source is switched internally between the VTR and VBAT pins according to VTR PWRGD - Lockable CMOS Ram Address Ranges. - Polarity selection on IRQ8 ## 5.9.1 CONFIGURATION REGISTERS The RTC configuration registers, in Logical Device Number 0x06, provide activation control and the base address for the run-time registers (See Table 45) The activate bit register 0x30, Bit D0 enables RTC/CMOS Bank0. The activate bit register 0x30, Bit D1 enables RTC/CMOS Bank1. Table 45 - RTC Configuration Registers | INDEX | TYPE | PCI | SOFT | VCC | VTR | DESCRIPTION | | | | | | | | |-------|------|-------|-------|------|------|-----------------------------------|-------|--------|---------|---------|---------|---------------------------|-----------------------------------| | | | RESET | RESET | POR | POR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | 0x00 | Activ | /ate | | | | | | | | | | | | | | RES | SERVE | D | | | | Activate<br>CMOS<br>Bank1 | Activate<br>RTC/<br>CMOS<br>Bank0 | | 0x60 | R/W | 0x00 | 0x00 | 0x00 | 0x00 | RTC | CMO | S Ban | k0 Prin | nary Ba | ase Ad | dress High | Byte | | | | | | | | "0" | "0" | "0" | "0" | A1<br>1 | A1<br>0 | A9 | A8 | | 0x61 | R/W | 0x70 | 0x70 | 0x70 | 0x00 | RTC | /СМО | S Ban | k0 Prin | nary Ba | ase Ad | dress Low | Byte | | | | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | "0" Note | | 0x62 | R/W | 0x00 | 0x00 | 0x00 | 0x00 | CMC | OS Ba | nk1 Pr | imary E | Base A | ddress | High Byte | | | | | | | | | "0" | "0" | "0" | "0" | A1<br>1 | A1<br>0 | A9 | A8 | | 0x63 | R/W | 0x74 | 0x74 | 0x74 | 0x00 | CMC | OS Ba | nk1 Pr | imary [ | Base A | ddress | Low Byte | | | | | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | "0" Note | | 0x70 | R/W | 0x00 | 0x00 | 0x00 | 0x00 | Primary Interrupt Select (Note 1) | | | | | | | | | INDEX | TYPE | PCI | SOFT | vcc | VTR | DESCRIPTION | | | | | | | | |-------|------|-------|-------|------|------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------|----------|----------------------------------------| | | | RESET | RESET | POR | POR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0xF0 | R/W | 0x00 | - | 0x00 | 0x00 | Bit[1<br>Bit[2<br>Bit[3<br>Bit[7<br>Onc<br>are upor | ] = 1 :<br>] = 1 :<br>] = 1 :<br>] = 1 :<br>[ :4] Re<br>e set,<br>cleared<br>n a PC<br>ed out | Lock (Lock ( | CMOS<br>CMOS<br>d, set t<br>can r<br>CC Po<br>et. Or<br>cessing | not be<br>wer Or<br>nce loo<br>g the le | 20 – 3F<br>40 – 5F<br>60 – 7F<br>cleared<br>n Rese<br>ck bits<br>ocked | Fh<br>Fh | ver Off, or<br>le Host is<br>s long as | | 0xF1 | R | - | - | - | - | Sha | dow of | RTC/0 | CMOS | Bank ( | 0 Index | register | | **Note:** This is a read/write bit that is ignored. Note 1: The polarity of IRQ8 is programmable via bit 0 of register 0xF1 in Logical Device A. ## 5.9.2 HOST I/O INTERFACE Each bank has a CMOS Address Register and a CMOS Data Register. Each bank's CMOS Address Register is located at the corresponding base address setup by the Configuration Registers in Table 45. Each bank's CMOS Data Register is located at an offset of the corresponding base (see Table 46.) Bit D7 of both CMOS Address Registers is not used for the CMOS RAM address decoding. All four CMOS Run Time registers are fully read/write. Table 46 - CMOS Run time Registers | HOST ADDRESS* | BANK | FUNCTION | |----------------------|----------------|-----------------------| | Bank0 * (W) (note 1) | RTC/CMOS Bank0 | CMOS Address Register | | Bank0 * + 1(R/W) | RTC/CMOS Bank0 | CMOS Data Register | | Bank1 * (R/W) | CMOS Bank1 | CMOS Address Register | | Bank1 * + 1(R/W) | CMOS Bank1 | CMOS Data Register | **Note 1**: CMOS Address Register for Bank0 is a write only register at this address. The contents of this register are readable in the configuration register section. (see Table 45 – RTC CONFIGURATION R) ## 5.9.3 INTERNAL REGISTERS Table 47 shows the address map of the RTC and CMOS RAM, eleven registers of time, calendar, century, and alarm data, four control and status registers, and 241 bytes of CMOS registers Table 47 - RTC and CMOS RAM Address Map | BANK | BASE<br>OFFSET | REGISTER TYPE | REGISTER FUNCTION | |-------|----------------|---------------|----------------------------------| | Bank0 | 0 | R/W | Register 0: Seconds | | Bank0 | 1 | R/W | Register 1: Seconds Alarm | | Bank0 | 2 | R/W | Register 2: Minutes | | Bank0 | 3 | R/W | Register 3: Minutes Alarm | | Bank0 | 4 | R/W | Register 4: Hours | | Bank0 | 5 | R/W | Register 5: Hours Alarm | | Bank0 | 6 | R/W | Register 6: Day of Week | | Bank0 | 7 | R/W | Register 7: Day of Month | | Bank0 | 8 | R/W | Register 8: Month | | Bank0 | 9 | R/W | Register 9: Year | | Bank0 | Α | R/W | Register A: | | Bank0 | В | R/W | Register B: (Bit 0 is Read Only) | SMSC DS - LPC47S45x Page 98 of 259 Rev. 07/09/2001 | BANK | BASE<br>OFFSET | REGISTER TYPE | REGISTER FUNCTION | |-------|----------------|---------------|--------------------| | Bank0 | С | R | Register C: | | Bank0 | D | R/W | Register D: | | | | | Day of Month Alarm | | Bank0 | 32 | R/W | Century Byte | | Bank0 | E-31, | R/W | General purpose | | | 33-7F | | | #### All 256 bytes are directly writable and readable by the host with the following exceptions: - Registers C is read only - Bit 7 of Register D is read only which can only be set by a read of Register D. - Bit 6 of Register D is read only . - Bit 7 of Register A is read only - Bits 0 of Register B is read only #### 5.9.4 TIME CALENDAR AND ALARM The processor program obtains time and calendar information by reading the appropriate locations. The program may initialize the time, calendar and alarm by writing to these locations. The contents of the twelve time, calendar and alarm registers can be in binary or BCD as shown in Table 48 – RTC Register Valid Range. Before initializing the internal registers, the SET bit in Register B should be set to a "1" to prevent time/calendar updates from occurring. The program initializes the twelve locations in the binary or BCD format as defined by the DM bit in Register B. The SET bit may then be cleared to allow updates. The 12/24 bit in Register B establishes whether the hour locations represent 1 to 12 or 0 to 23. The 12/24 bit cannot be changed without reinitializing the hour locations. When the 12 hour format is selected, the high order bit of the hours byte represents PM when it is a "1". Once per second, the twelve time, calendar and alarm registers are updated, Incrementing by one second and checking for an alarm condition. During the update cycle all the registers in Table 48, except Register D, are not accessible by the processor program. The update cycle time is shown in Table 49. The update logic contains circuitry for automatic end-of-month recognition as well as automatic leap year compensation. The three alarm registers may be used in two ways. First, when the program inserts an alarm time in the appropriate hours, minutes and seconds alarm locations, the alarm interrupt is initiated at the specified time each day if the alarm enable bit is high. The second usage is to insert a "don't care" state in one or more of three alarms registers. The "don't care" code is any hexadecimal byte from C0 to FF inclusive. That is the two most significant bits of each byte, when set to "1" create a "don't care" situation. An alarm interrupt each hour is created with a "don't care" code in the hours alarm location. Similarly, an alarm is generated every minute with "don't care" codes in the hours and minutes alarm bytes. The "don't care" codes in all three alarm bytes create an interrupt every second. Table 48 – RTC Register Valid Range | | | BCD | BINARY | |-----|---------------------------|----------|--------| | ADD | REGISTER FUNCTION | RANGE | RANGE | | 0 | Register 0: Seconds | 00-59 | 00-3B | | 1 | Register 1: Seconds Alarm | 00-59 | 00-3B | | 2 | Register 2: Minutes | 00-59 | 00-3B | | 3 | Register 3: Minutes Alarm | 00-59 | 00-3B | | 4 | Register 4: Hours | 01-12 am | 01-0C | | | (12 hour mode) | 81-92 pm | 81-8C | | | (24 hour mode) | 00-23 | 00-17 | | 5 | Register 5: Hours Alarm | 01-12 am | 01-0C | | | (12 hour mode) | 81-92 pm | 81-8C | | | (24 hour mode) | 00-23 | 00-17 | | | | BCD | BINARY | |-----|--------------------------|-------|--------| | ADD | REGISTER FUNCTION | RANGE | RANGE | | 6 | Register 6: Day of Week | 01-07 | 01-07 | | 7 | Register 7: Day of Month | 01-31 | 01-1F | | 8 | Register 8: Month | 01-12 | 01-0C | | 9 | Register 9: Year | 00-99 | 00-63 | | D | Day of Month Alarm | 01-31 | 01-1F | | 32 | Century Byte | 00-39 | 00-3F | #### 5.9.5 UPDATE CYCLE An update cycle is executed once per second if the SET bit in Register B is clear and the DV0-DV2 divider is not clear. The SET bit in the "1" state permits the program to initialize the time and calendar registers by stopping an existing update and preventing a new one from occurring. The primary function of the update cycle is to increment the seconds register, check for overflow, increment the minutes register when appropriate and so forth through to the year of the century byte. The update cycle also compares each alarm register with the corresponding time register and issues an alarm if a match or if a "don't care" code is present. The length of an update cycle is shown in Table 49. During the update cycle the time, calendar and alarm registers are not accessible by the processor program. If the processor reads these locations before the update cycle is complete, the output will be undefined. The UIP (update in progress) status bit is set during the interval. When the UIP bit goes high, the update cycle will begin 244 $\mu$ s later. Therefore, if a low is read on the UIP bit the user has at least 244 $\mu$ s before time/calendar data will be changed. Table 49 - RTC Update Cycle Timing | INPUT CLOCK<br>FREQUENCY | UIP BIT | UPDATE CYCLE<br>TIME | MINIMUM TIME BEFORE<br>START OF UPDATE<br>CYCLE | |--------------------------|---------|----------------------|-------------------------------------------------| | 32.768 kHz | 1 | 1948 μs | - | | 32.768 KHZ | 0 | - | 244 μs | ## 5.9.6 CONTROL AND STATUS REGISTERS The RTC has four registers, which are accessible to the processor program at all times, even during the update cycle. Register A | B7 | B6 | B5 | B4 | В3 | B2 | B1 | B0 | |-----|-----|-----|-----|-----|-----|-----|-----| | UIP | DV2 | DV1 | DV0 | RS3 | RS2 | RS1 | RS0 | #### UIP The update in progress bit is a status flag that may be monitored by the program. When UIP is a "1" the update cycle is in progress or will soon begin. When UIP is a "0" the update cycle is not in progress and will not be for at least 244 $\mu$ s. The time, calendar, and alarm information is fully available to the program when the UIP bit is "0". The UIP bit is a read only bit and is not affected by VTR POR. Writing the SET bit in Register B to a "1" inhibits any update cycle and then clears the UIP status bit. ## DV2-0 Three bits are used to permit the program to select various conditions of the 22 stage divider chain. Table 50 shows the allowable combinations. The divider selection bits are also used to reset the divider chain. When the time/calendar is first initialized, the program may start the divider chain at the precise time stored in the registers. When the divider reset is removed, the first update begins one-half second later. These three read/write bits are not affected by VTR POR. Table 50 - RTC Divider Selection Bits | OSCILLATOR | REGISTER A BITS | | BITS | | |------------|-----------------|-----|------|----------------| | FREQUENCY | DV2 | DV1 | DV0 | MODE | | 32.768 kHz | 0 | 0 | 0 | Normal Operate | | 32.768 kHz | 0 | 0 | 1 | Reset Divider | | 32.768 kHz | 0 | 1 | 0 | Normal Operate | | 32.768 kHz | 0 | 1 | 1 | Test | | 32.768 kHz | 1 | 0 | Х | Test | | 32.768 kHz | 1 | 1 | Х | Reset Divider | ## **RS3-0** The four rate selection bits select one of 15 taps on the divider chain or disable the divider output. The selected tap determines rate or frequency of the periodic interrupt. The program may enable or disable the interrupt with the PIE bit in Register B. Table 51 lists the periodic interrupt rates and equivalent output frequencies that may be chosen with the RS0-RS3 bits. These four bits are read/write bits that are not affected by VTR POR. Table 51 - RTC Periodic Interrupt Rates | RATE SELECT | 32.768 kHz TIME BASE | | | | |-----------------|-----------------------------|---------------------------|--|--| | RS3 RS2 RS1 RS0 | PERIOD RATE<br>OF INTERRUPT | FREQUENCY<br>OF INTERRUPT | | | | 0 0 0 0 | 0.0 | | | | | 0 0 0 1 | 3.90625 ms | 256 Hz | | | | 0 0 1 0 | 7.8125 ms | 128 Hz | | | | 0 0 1 1 | 122.070 μs | 8.192 Hz | | | | 0 1 0 0 | 244.141 μs | 4.096 kHz | | | | 0 1 0 1 | 488.281 μs | 2.048 kHz | | | | 0 1 1 0 | 976.562 μs | 1.024 kHz | | | | 0 1 1 1 | 1.953125 ms | 512 Hz | | | | 1 0 0 0 | 3.90625 ms | 256 Hz | | | | 1 0 0 1 | 7.8125 ms | 128 Hz | | | | 1 0 1 0 | 15.625 ms | 64 Hz | | | | 1 0 1 1 | 31.25 ms | 32 Hz | | | | 1 1 0 0 | 62.5 ms | 16 Hz | | | | 1 1 0 1 | 125 ms | 8 Hz | | | | 1 1 1 0 | 250 ms | 4 Hz | | | | 1 1 1 1 | 500 ms | 2 Hz | | | ## Register B | B7 | B6 | B5 | B4 | В3 | B2 | B1 | B0 | |-----|-----|-----|-----|-----|----|-------|-----| | SET | PIE | AIE | UIE | RES | DM | 24/12 | DSE | #### SET When the SET bit is a "0", the update functions normally by advancing the counts once-per-second. When the SET bit is a "1", an update cycle in progress is aborted and the program may initialize the time and calendar bytes without an update occurring in the middle of initialization. SET is a read/write bit, which is not modified by VTR POR or any internal functions. #### PIE The periodic interrupt enable bit is a read/write bit which allows the periodic-interrupt flag (PF) bit in Register C to cause the IRQB port to be driven low. The program writes a "1" to the PIE bit in order to receive periodic interrupts at the rate specified by the RS3 - RS0 bits in Register A. A "0" in PIE blocks IRQB from being initiated by a periodic interrupt, but the periodic flag (PF) is still set at the periodic rate. PIE is not modified by any internal function, but is cleared to "0" by a VTR POR. #### AIE The alarm interrupt enable bit is a read/write bit, which when set to a "1" permits the alarm flag (AF) bit in Register C to assert IRQB. An alarm interrupt occurs for each second that the three time bytes equal the three alarm bytes (including a "don't care" alarm code of binary 11XXXXXXX). When the AIE bit is a "0", the AF bit does not initiate an IRQB signal. The VTR POR port clears AIE to "0". The AIE bit is not affected by any internal functions. #### **UIE** The update-ended interrupt enable bit is a read/write bit which enables the update-end flag (UF) bit in Register C to assert IRQB. The VTR POR port or the SET bit going high clears the UIE bit. #### **RES** Reserved - read as zero #### DM The data mode bit indicates whether time and calendar updates are to use binary or BCD Formats: The DM bit is written by the processor program and may be read by the program, but is not modified by any internal functions or by VTR POR. A "1" in DM signifies binary data, while a "0" in DM specifies BCD data. #### 24/12 The 24/12 control bit establishes the format of the hours byte as either the 24 hour mode if set to a "1", or the 12 hour mode if cleared to a "0". This read/write bit is not affected by VTR POR or any internal function. #### DSE The daylight savings enable bit is read only and is always set to a "0" to indicate that the daylight savings time option is not available. Register C ## REGISTER C IS A READ ONLY REGISTER | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |------|----|----|----|----|----|----|----| | IRQF | PF | AF | UF | 0 | 0 | 0 | 0 | ## **IRQF** The interrupt request flag is set to a "1" when one or more of the following are true: - PF = PIE = 1 - AF = AIE = 1 - UF = UIE = 1 Any time the IRQF bit is a "1", the IRQB signal is driven low. All flag bits are cleared after Register C is read or by the VTR POR port. #### PF The periodic interrupt flag is a read only bit which is set to a "1" when a particular edge is detected on the selected tap of the divider chain. The RS3 -RS0 bits establish the periodic rate. PF is set to a "1" independent of the state of the PIE bit. PF being a "1" sets the IRQF bit and initiates an IRQB signal when PIE is also a "1". The PF bit is cleared by VTR POR or by a read of Register C. #### AF The alarm interrupt flag when set to a "1" indicates that the current time has matched the alarm time. A "1" in AF causes a "1" to appear in IRQF and the IRQB port to go low when the AIE bit is also a "1". A VTR POR or a read of Register C clears the AF bit. #### UF The update-ended interrupt flag bit is set after each update cycle. When the UIE bit is also a "1", the "1" in UF causes the IRQF bit to be set and asserts IRQB. A VTR POR or a read of Register C causes UF to be cleared. #### b3-0 The unused bits of Register C are read as "0" and cannot be written. | MSB | | | | | | | LSB | |-----|----|--------------|----|----|----|----|-----| | b7 | b6 | b5 | b4 | b3 | b2 | b1 | В0 | | VRT | 0 | Day of month | | | | | | #### **VRT** The Valid RAM and Time (VRT) bit is cleared by the RTC to indicate that both the main power (VTR) and the battery power (VBAT) are both low at the same time. This is the only case where the contents of the RAM, as well as, the time and calendar registers are not valid. The VRT bit can only be set by a read of Register D. The Host can set the VRT bit reading Register D after PWRGD =1. #### h6 Read as zero and cannot be written. #### b5:b0 Day of month Alarm; these bits store the day of month alarm value. If set to 000000b, then a don't care state is assumed. The host must configure the Day of month alarm for these bits to do anything, yet they can be written at any time. If the Day of month alarm is not enabled, these bits will return zeros. These bits are not affected by PCI\_RESET, VTR\_POR or VCC\_POR. The BCD Range for the Day of month of month alarm is 1-31 and the Binary Range is 01-1F. #### Century Byte The century byte is located at RTC/Bank0 register 0x32. The century byte is incremented by one when the year byte changes from 99 or 0x63 to 0. The BCD Range for the century byte is 00-39 and the Binary Range is 00h-3Fh. #### General Purpose Registers 0xEh-0x7FH, except 0x32 (The Century Byte) in Bank0 and 0x0-0x7F in Bank1 are general-purpose "CMOS" registers. These registers can be used by the host and are fully available during the time update cycle. The contents of these registers are preserved by Vbat power. Registers Eh-7Fh are in bank0 and registers 80h-FFh are in bank1. ## 5.9.7 INTERRUPTS The RTC includes three separate fully automatic sources of interrupts to the processor. The alarm interrupt may be programmed to occur at rates from one-per-second to one-a-day. The periodic interrupt may be selected for rates from half-a-second to 122.070 $\mu$ s. The update-ended interrupt may be used to indicate to the program that an update cycle is completed. Each of these independent interrupts are described in greater detail in other sections. The processor program selects which interrupts, if any, it wishes to receive by writing a "1" to the appropriate enable bits in Register B. A "0" in an enable bit prohibits the IRQB port from being asserted due to that interrupt cause. When an interrupt event occurs a flag bit is set to a "1" in Register C, which are set independent of the state of the corresponding enable bits in Register B. Each of the three interrupt sources have separate flag bits in Register C. The flag bits may be used with or without enabling the corresponding enable bits. The flag bits in Register C are cleared (record of the interrupt event is erased) when Register C is read. Double latching is included in Register C to ensure the bits that are set are stable throughout the read cycle. All bits which are high when read by the program are cleared, and new interrupts are held until after the read cycle. If an interrupt flag is already set when the interrupt becomes enabled, the IRQB port is immediately activated, though the interrupt initiating the event may have occurred much earlier. When an interrupt flag bit is set and the corresponding interrupt-enable bit is also set, the IRQB port is driven low. IRQB is asserted as long as at least one of the three interrupt sources has its flag and enable bits both set. The IRQF bit in Register C is a "1" whenever the IRQB port is being driven low. The serial interrupt that is used for the RTC interrupt is selected through register 0x70 of Logical Device 6. The polarity of IRQ8 is programmable via bit 0 of register 0xF1 in Logical Device A. ## Frequency Divider The RTC has 22 binary divider stages following the clock input. The output of the divider is a one Hertz signal to the update-cycle logic. The divider is controlled by the three divider bits (DV2-DV0) in Register A. As shown in Table 50 the divider control bits can select the operating mode, or be used to hold the divider chain reset that allows precision setting of the time. When the divider chain is changed from reset to the operating mode, the first update cycle is one-half second later. #### **Periodic Interrupt Selection** The periodic interrupt allows the IRQB port to be triggered from once every 500 ms to once every 122.07 $\mu$ s. As Table 51 shows, the periodic interrupt is selected with the RS0-RS3 bits in Register A. The periodic interrupt is enabled with the PIE bit in Register B. #### 5.9.8 32KHZ CLOCK INPUT The XOSEL pin is used to select either a 32.768kHz input clock or a 32.768kHz crystal to drive the Real Time Clock Interface). When XOSEL = '0', the RTC uses a 32.768kHz crystal connected between the XTAL1 and XTAL2 pins. When XOSEL = '1', the RTC is driven by a 32.768kHz single-ended clock source connected to the XTAL2 pin. **Note:** Standby current on Vbat is $<1\mu$ A. #### 5.9.9 POWER MANAGEMENT The RTC and CMOS RAM utilize VBAT power plane. The VTR POR does not affect the clock, calendar, or RAM functions. When VTR POR is active, the following occurs: - Periodic Interrupt Enable (PIE) is cleared to "0". - Alarm Interrupt Enable (AIE) bit is cleared to "0". - Update Ended Interrupt Enable (UIE) bit is cleared to "0". - Update Ended Interrupt Flag (UF) bit is cleared to "0". - Interrupt Request status Flag (IRQF) bit is cleared to "0". - Periodic Interrupt Flag (PIF) is cleared to "0". - The RTC and CMOS registers are not accessible. - Alarm Interrupt Flag (AF) is cleared to "0". - RTC IRQ is not enabled If both the main power (VTR) and the battery power (VBAT) are both low at the same time and then re-applied (i.e. a new battery is installed) the following occurs: Initialize all registers 00-0D to a "00" when VTR is applied. The oscillator is disabled immediately. The VRT bit is cleared to "0". When PWRGD = 0, all host inputs are locked out so that the internal registers cannot be modified by the host system. The Host lockout condition continues for 500usec (min) to 1msec (max) after PWRGD =1. The Host lockout condition does not occur when either of the following occurs: - RTC Divider Selection mode is not in normal mode in Table 50. - The VRT bit in Register D is a "0". ## 5.10 Serial IRQ The LPC47S45x supports the serial interrupt to transmit interrupt information to the host system. The serial interrupt scheme adheres to the Serial IRQ Specification for PCI Systems, Version 6.0. ## 5.10.1 TIMING DIAGRAMS FOR SER IRQ CYCLE A) Start Frame timing with source sampled a low pulse on IRQ1 Note: H=Host Control; R=Recovery; T=Turn-Around; SL=Slave Control; S=Sample **Note 1:** Start Frame pulse can be 4-8 clocks wide depending on the location of the device in the PCI bridge hierarchy in a synchronous bridge design. B) Stop Frame Timing with Host using 17 SER\_IRQ sampling period Note: H=Host Control; R=Recovery; T=Turn-Around; S=Sample; I=Idle Note 1: Stop pulse is 2 clocks wide for Quiet mode, 3 clocks wide for Continuous mode. Note 2: There may be none, one or more Idle states during the Stop Frame. **Note 3:** The next SER\_IRQ cycle's Start Frame pulse <u>may</u> or may not start immediately after the turn-around clock of the Stop Frame. #### SER IRQ Cycle Control There are two modes of operation for the SER IRQ Start Frame. 1. Quiet (Active) Mode: Any device may initiate a Start Frame by driving the SER\_IRQ low for one clock, while the SER\_IRQ is Idle. After driving low for one clock the SER\_IRQ is immediately tri-stated without at any time driving high. A Start Frame may not be initiated while the SER\_IRQ is Active. The SER\_IRQ is Idle between Stop and Start Frames. The SER\_IRQ is Active between Start and Stop Frames. This mode of operation allows the SER\_IRQ to be Idle when there are no IRQ/Data transitions which should be most of the time. Once a Start Frame has been initiated the Host Controller will take over driving the SER\_IRQ low in the next clock and will continue driving the SER\_IRQ low for a programmable period of three to seven clocks. This makes a total low pulse width of four to eight clocks. Finally, the Host Controller will drive the SER\_IRQ back high for one clock, then tri-state. Any SER\_IRQ Device (i.e., The LPC47S45x) which detects any transition on an IRQ/Data line for which it is responsible must initiate a Start Frame in order to update the Host Controller unless the SER\_IRQ is already in an SER\_IRQ Cycle and the IRQ/Data transition can be delivered in that SER\_IRQ Cycle. SMSC DS - LPC47S45x Page 105 of 259 Rev. 07/09/2001 2. Continuous (Idle) Mode: Only the Host controller can initiate a Start Frame to update IRQ/Data line information. All other SER\_IRQ agents become passive and may not initiate a Start Frame. SER\_IRQ will be driven low for four to eight clocks by Host Controller. This mode has two functions. It can be used to stop or idle the SER\_IRQ or the Host Controller can operate SER\_IRQ in a continuous mode by initiating a Start Frame at the end of every Stop Frame. An SER\_IRQ mode transition can only occur during the Stop Frame. Upon reset, SER\_IRQ bus is defaulted to Continuous mode, therefore only the Host controller can initiate the first Start Frame. Slaves must continuously sample the Stop Frames pulse width to determine the next SER\_IRQ Cycle's mode. #### SER IRQ Data Frame Once a Start Frame has been initiated, the LPC47S45x will watch for the rising edge of the Start Pulse and start counting IRQ/Data Frames from there. Each IRQ/Data Frame is three clocks: Sample phase, Recovery phase, and Turn-around phase. During the Sample phase the LPC47S45x drives the SER\_IRQ low, if and only if, its last detected IRQ/Data value was low. If its detected IRQ/Data value is high, SER\_IRQ is left tri-stated. During the Recovery phase the LPC47S45x drives the SER\_IRQ high, if and only if, it had driven the SER\_IRQ low during the previous Sample Phase. During the Turn-around Phase the LPC47S45x tri-states the SER\_IRQ. The LPC47S45x will drive the SER\_IRQ line low at the appropriate sample point if its associated IRQ/Data line is low, regardless of which device initiated the Start Frame. The Sample Phase for each IRQ/Data follows the low to high transition of the Start Frame pulse by a number of clocks equal to the IRQ/Data Frame times three, minus one. (e.g. The IRQ5 Sample clock is the sixth IRQ/Data Frame, $(6 \times 3) - 1 = 17$ th clock after the rising edge of the Start Pulse). SER\_IRQ Sampling Periods | SER_IRQ PERIOD | SIGNAL SAMPLED | # OF CLOCKS PAST START | |----------------|----------------|------------------------| | 1 | Not Used | 2 | | 2 | IRQ1 | 5 | | 3 | nIO_SMI/IRQ2 | 8 | | 4 | IRQ3 | 11 | | 5 | IRQ4 | 14 | | 6 | IRQ5 | 17 | | 7 | IRQ6 | 20 | | 8 | IRQ7 | 23 | | 9 | IRQ8 | 26 | | 10 | IRQ9 | 29 | | 11 | IRQ10 | 32 | | 12 | IRQ11 | 35 | | 13 | IRQ12 | 38 | | 14 | IRQ13 | 41 | | 15 | IRQ14 | 44 | | 16 | IRQ15 | 47 | The SER\_IRQ data frame will now supports IRQ2 from a logical device on Period 3, which can also be used for the System Management Interrupt (nSMI). When using Period 3 for IRQ2 the user should mask off the SMI via the SMI Enable Register. Likewise, when using Period 3 for nSMI the user should not configure any logical devices as using IRQ2. SER\_IRQ Period 14 is used to transfer IRQ13. Logical devices 0 (FDC), 3 (Par Port), 4 (Ser Port 1), 5 (Ser Port 2) and 7 (KBD) shall have IRQ13 as a choice for their primary interrupt. The polarity of IRQ8 is programmable via bit 0 of register 0xF1 in Logical Device A. The SMI is enabled onto the SMI frame of the Serial IRQ via bit 6 of SMI Enable Register 2 and onto the SMI pin via bit 7 of the SMI Enable Register 2. Stop Cycle Control Once all IRQ/Data Frames have completed the Host Controller will terminate SER\_IRQ activity by initiating a Stop Frame. Only the Host Controller can initiate the Stop Frame. A Stop Frame is indicated when the SER\_IRQ is low for two or three clocks. If the Stop Frame's low time is two clocks then the next SER\_IRQ Cycle's sampled mode is the Quiet mode; and any SER\_IRQ device may initiate a Start Frame in the second clock or more after the rising edge of the Stop Frame's pulse. If the Stop Frame's low time is three clocks then the next SER\_IRQ Cycle's sampled mode is the Continuos mode; and only the Host Controller may initiate a Start Frame in the second clock or more after the rising edge of the Stop Frame's pulse. #### Latency Latency for IRQ/Data updates over the SER\_IRQ bus in bridge-less systems with the minimum Host supported IRQ/Data Frames of seventeen, will range up to 96 clocks (3.84 $\mu$ S with a 25MHz PCI Bus or 2.88uS with a 33MHz PCI Bus). If one or more PCI to PCI Bridge is added to a system, the latency for IRQ/Data updates from the secondary or tertiary buses will be a few clocks longer for synchronous buses, and approximately double for asynchronous buses. ## EOI/ISR Read Latency Any serialized IRQ scheme has a potential implementation issue related to IRQ latency. IRQ latency could cause an EOI or ISR Read to precede an IRQ transition that it should have followed. This could cause a system fault. The host interrupt controller is responsible for ensuring that these latency issues are mitigated. The recommended solution is to delay EOIs and ISR Reads to the interrupt controller by the same amount as the SER\_IRQ Cycle latency in order to ensure that these events do not occur out of order. #### AC/DC Specification Issue All SER\_IRQ agents must drive / sample SER\_IRQ synchronously related to the rising edge of PCI bus clock. SER\_IRQ pin uses the electrical specification of PCI bus. Electrical parameters will follow PCI spec. section 4, sustained tri-state. #### Reset and Initialization The SER\_IRQ bus uses PCI\_RESET# as its reset signal. The SER\_IRQ pin is tri-stated by all agents while PCI\_RESET# is active. With reset, SER\_IRQ Slaves are put into the (continuous) IDLE mode. The Host Controller is responsible for starting the initial SER\_IRQ Cycle to collect system's IRQ/Data default values. The system then follows with the Continuous/Quiet mode protocol (Stop Frame pulse width) for subsequent SER\_IRQ Cycles. It is Host Controller's responsibility to provide the default values to 8259's and other system logic before the first SER\_IRQ Cycle is performed. For SER\_IRQ system suspend, insertion, or removal application, the Host controller should be programmed into Continuous (IDLE) mode first. This is to guarantee SER\_IRQ bus is in IDLE state before the system configuration changes. ## 5.10.2 ROUTABLE IRQ TO SERIAL IRQ CONVERSION CAPABILITY IRQINx functions are on pins 61 (IRQINA), 62 (IRQINB), 40 (IRQINC) and 44 (IRQIND) and are muxed onto the GPIO pins as inputs. The IRQINx pin's IRQ time slot in the Serial IRQ stream is selected via a 4-bit control register for each IRQINx function. A value of 0000 disables the IRQ function. These pins are implemented such that internal functions take precedence over the IRQIN pins, i.e. if the IRQIN control register is set to 0x06 and the internal floppy is set to 0x06, the floppy alone will drive the Serial IRQ stream in the IRQ6 time slot. See Configuration registers located at an offset 0xF4 and 0xF5 in Logical Device A. **User Note:** In order to use an IRQ for one of the IRQINx inputs that are muxed on the GPIO pins, the corresponding IRQ must not be used for any of the devices in the LPC47S45x. ## 5.11 8042 Keyboard Controller Description The LPC47S45x is a Super I/O and Universal Keyboard Controller that is designed for intelligent keyboard management in desktop computer applications. The Universal Keyboard Controller uses an 8042 microcontroller CPU core. This section concentrates on the LPC47S45x enhancements to the 8042. For general information about the 8042, refer to the "Hardware Description of the 8042" in the 8-Bit Embedded Controller Handbook. # **Keyboard and Mouse Interface** KIRQ is the Keyboard IRQ MIRQ is the Mouse IRQ Port 21 is used to create a GATEA20 signal from the LPC47S45x. ## 5.11.1 KEYBOARD INTERFACE The LPC47S45x LPC interface is functionally compatible with the 8042 style host interface. It consists of the D0-7 data signals; the read and write signals and the Status register, Input Data register, and Output Data register. Table 52 shows how the interface decodes the control signals. In addition to the above signals, the host interface includes keyboard and mouse IRQs. **ADDRESS COMMAND BLOCK FUNCTION (NOTE 1)** Write **KDATA** Keyboard Data Write (C/D=0) 0x60 **KDATA** Keyboard Data Read Read 0x64 Write **KDCTL** Keyboard Command Write (C/D=1) Read **KDCTL** Keyboard Status Read Table 52 – I/O Address Map Note 1: These registers consist of three separate 8 bit registers. Status, Data/Command Write and Data Read. #### Keyboard Data Write This is an 8 bit write only register. When written, the C/D status bit of the status register is cleared to zero and the IBF bit is set. #### Keyboard Data Read This is an 8 bit read only register. If enabled by "ENABLE FLAGS", when read, the KIRQ output is cleared and the OBF flag in the status register is cleared. If not enabled, the KIRQ and/or AUXOBF1 must be cleared in software. SMSC DS - LPC47S45x Page 108 of 259 Rev. 07/09/2001 #### Keyboard Command Write This is an 8 bit write only register. When written, the C/D status bit of the status register is set to one and the IBF bit is set. ## Keyboard Status Read This is an 8 bit read only register. Refer to the description of the Status Register for more information. #### **CPU-to-Host Communication** The LPC47S45x CPU can write to the Output Data register via register DBB. A write to this register automatically sets Bit 0 (OBF) in the Status register. See Table 53. Table 53 - Host Interface Flags | 8042 INSTRUCTION | FLAG | |------------------|------------------------------------------------------------| | OUT DBB | Set OBF, and, if enabled, the KIRQ output signal goes high | #### Host-to-CPU Communication The host system can send both commands and data to the Input Data register. The CPU differentiates between commands and data by reading the value of Bit 3 of the Status register. When bit 3 is "1", the CPU interprets the register contents as a command. When bit 3 is "0", the CPU interprets the register contents as data. During a host write operation, bit 3 is set to "1" if SA2 = 1 or reset to "0" if SA2 = 0. #### **KIRQ** If "EN FLAGS" has been executed and P24 is set to a one: the OBF flag is gated onto KIRQ. The KIRQ signal can be connected to system interrupt to signify that the LPC47S45x CPU has written to the output data register via "OUT DBB,A". If P24 is set to a zero, KIRQ is forced low. On power-up, after a valid RST pulse has been delivered to the device, KIRQ is reset to 0. KIRQ will normally reflects the status of writes "DBB". (KIRQ is normally selected as IRQ1 for keyboard support.) If "EN FLAGS" has not been executed: KIRQ can be controlled by writing to P24. Writing a zero to P24 forces KIRQ low; a high forces KIRQ high. #### **MIRQ** If "EN FLAGS" has been executed and P25 is set to a one:; IBF is inverted and gated onto MIRQ. The MIRQ signal can be connected to system interrupt to signify that the LPC47S45x CPU has read the DBB register. If "EN FLAGS" has not been executed, MIRQ is controlled by P25, Writing a zero to P25 forces MIRQ low, a high forces MIRQ high. (MIRQ is normally selected as IRQ12 for mouse support). ## Gate A20 A general purpose P21 is used as a software controlled Gate A20 or user defined output. #### 8042 PINS The 8042 functions P17, P16 and P12 are implemented as in a true 8042 part. Reference the 8042 spec for all timing. A port signal of 0 drives the output to 0. A port signal of 1 causes the port enable signal to drive the output to 1 within 20-30nsec. After 500nsec (six 8042 clocks) the port enable goes away and the external pull-up maintains the output signal as 1. In 8042 mode, the pins can be programmed as open drain. When programmed in open drain mode, the port enables do not come into play. If the port signal is 0 the output will be 0. If the port signal is 1, the output tristates: an external pull-up can pull the pin high, and the pin can be shared. In 8042 mode, the pins cannot be programmed as input nor inverted through the GP configuration registers. ## 5.11.2 EXTERNAL KEYBOARD AND MOUSE INTERFACE Industry-standard PC-AT-compatible keyboards employ a two-wire, bidirectional TTL interface for data transmission. Several sources also supply PS/2 mouse products that employ the same type of interface. To facilitate system expansion, the LPC47S45x provides four signal pins that may be used to implement this interface directly for an external keyboard and mouse. The LPC47S45x has four high-drive, open-drain output, bidirectional port pins that can be used for external serial interfaces, such as external keyboard and PS/2-type mouse interfaces. They are KCLK, KDAT, MCLK, and MDAT. P26 is inverted and output as KCLK. The KCLK pin is connected to TEST0. P27 is inverted and output as KDAT. The KDAT pin is connected to P10. P23 is inverted and output as MCLK. The MCLK pin is connected to TEST1. P22 is inverted and output as MDAT. The MDAT pin is connected to P11. NOTE: External pull-ups may be required. #### 5.11.3 KEYBOARD POWER MANAGEMENT The keyboard provides support for two power-saving modes: soft powerdown mode and hard powerdown mode. In soft powerdown mode, the clock to the ALU is stopped but the timer/counter and interrupts are still active. In hard power down mode the clock to the 8042 is stopped. #### Soft Power Down Mode This mode is entered by executing a HALT instruction. The execution of program code is halted until either RESET is driven active or a data byte is written to the DBBIN register by a master CPU. If this mode is exited using the interrupt, and the IBF interrupt is enabled, then program execution resumes with a CALL to the interrupt routine, otherwise the next instruction is executed. If it is exited using RESET then a normal reset sequence is initiated and program execution starts from program memory location 0. #### Hard Power Down Mode This mode is entered by executing a STOP instruction. The oscillator is stopped by disabling the oscillator driver cell. When either RESET is driven active or a data byte is written to the DBBIN register by a master CPU, this mode will be exited (as above). However, as the oscillator cell will require an initialization time, either RESET must be held active for sufficient time to allow the oscillator to stabilize. Program execution will resume as above. #### 5.11.4 INTERRUPTS The LPC47S45x provides the two 8042 interrupts: IBF and the Timer/Counter Overflow. ### 5.11.5 MEMORY CONFIGURATIONS The LPC47S45x provides 2K of on-chip ROM and 256 bytes of on-chip RAM. ## 5.11.6 REGISTER DEFINITIONS #### Host I/F Data Register The Input Data register and Output Data register are each 8 bits wide. A write to this 8 bit register will load the Keyboard Data Read Buffer, set the OBF flag and set the KIRQ output if enabled. A read of this register will read the data from the Keyboard Data or Command Write Buffer and clear the IBF flag. Refer to the KIRQ and Status register descriptions for more information. ## Host I/F Status Register The Status register is 8 bits wide. Table 54 shows the contents of the Status register. ### Table 54 - Status Register | Ī | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|----|----|----|----|-----|----|-----|-----| | | UD | UD | UD | UD | C/D | UD | IBF | OBF | ### Status Register This register is cleared on a reset. This register is read-only for the Host and read/write by the LPC47S45x CPU. - UD Writable by LPC47S45x CPU. These bits are user-definable. - C/D (Command Data)-This bit specifies whether the input data register contains data or a command (0 = data, 1 = command). During a host data/command write operation, this bit is set to "1" if SA2 = 1 or reset to "0" if SA2 = 0. - IBF (Input Buffer Full)- This flag is set to 1 whenever the host system writes data into the input data register. Setting this flag activates the LPC47S45x CPU's nIBF (MIRQ) interrupt if enabled. When the LPC47S45x CPU reads the input data register (DBB), this bit is automatically reset and the interrupt is cleared. There is no output pin associated with this internal signal. OBF (Output Buffer Full) - This flag is set to whenever the LPC47S45x CPU write to the output data register (DBB). When the host system reads the output data register, this bit is automatically reset. ## 5.11.7 EXTERNAL CLOCK SIGNAL The LPC47S45x Keyboard Controller clock source is a 12 MHz clock generated from a 14.318 MHz clock. The reset pulse must last for at least 24 16 MHz clock periods. The pulse-width requirement applies to both internally (Vcc POR) and externally generated reset signals. In powerdown mode, the external clock signal is not loaded by the chip. #### 5.11.8 DEFAULT RESET CONDITIONS The LPC47S45x has one source of hardware reset: an external reset via the PCI\_RESET# pin. Refer to Table 55 for the effect of each type of reset on the internal registers. Table 55 - Resets | DESCRIPTION | HARDWARE RESET<br>(PCI_RESET#) | |---------------------|--------------------------------| | KCLK | Low | | KDAT | Low | | MCLK | Low | | MDAT | Low | | Host I/F Data Reg | N/A | | Host I/F Status Reg | 00H | N/A: Not Applicable ## GATEA20 And Keyboard Reset The LPC47S45x provides two options for GateA20 and Keyboard Reset: 8042 Software Generated GateA20 and KRESET and Port 92 Fast GateA20 and KRESET. Port 92 Fast GATEA20 and Keyboard Reset ### Port 92 Register This port can only be read or written if Port 92 has been enabled via bit 2 of the KRST\_GA20 Register (Logical Device 7, 0xF0) set to 1. This register is used to support the alternate reset (nALT\_RST) and alternate A20 (ALT\_A20) functions. | NAME | Port 92 | |------------------|------------| | LOCATION | 92h | | DEFAULT<br>VALUE | 24h | | ATTRIBUTE | Read/Write | | SIZE | 8 bits | | | PORT 92 REGISTER | | | | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | BIT | FUNCTION | | | | | | | 7:6 | Reserved. Returns 00 when read | | | | | | | 5 | Reserved. Returns a 1 when read | | | | | | | 4 | Reserved. Returns a 0 when read | | | | | | | 3 | Reserved. Returns a 0 when read | | | | | | | 2 | Reserved. Returns a 1 when read | | | | | | | 1 | ALT_A20 Signal control. Writing a 0 to this bit causes the ALT_A20 signal to be driven low. Writing a 1 to this bit causes the ALT_A20 signal to be driven high. | | | | | | | | PORT 92 REGISTER | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | FUNCTION | | 0 | Alternate System Reset. This read/write bit provides an alternate system reset function. This function provides an alternate means to reset the system CPU to effect a mode switch from Protected Virtual Address Mode to the Real Address Mode. This provides a faster means of reset than is provided by the Keyboard controller. This bit is set to a 0 by a system reset. Writing a 1 to this bit will cause the nALT_RST signal to pulse active (low) for a minimum of 1 µs after a delay of 500 ns. Before another nALT_RST pulse can be generated, this bit must be written back to a 0. | | nGATEA20 | | | | | | | |----------|---------|--------|--|--|--|--| | 8042 | | System | | | | | | P21 | ALT_A20 | nA20M | | | | | | 0 | 0 | 0 | | | | | | 0 | 1 | 1 | | | | | | 1 | 0 | 1 | | | | | | 1 | 1 | 1 | | | | | Bit 0 of Port 92, which generates the nALT\_RST signal, is used to reset the CPU under program control. This signal is AND'ed together externally with the reset signal (nKBDRST) from the keyboard controller to provide a software means of resetting the CPU. This provides a faster means of reset than is provided by the keyboard controller. Writing a 1 to bit 0 in the Port 92 Register causes this signal to pulse low for a minimum of 6µs, after a delay of a minimum of 14µs. Before another nALT\_RST pulse can be generated, bit 0 must be set to 0 either by a system reset of a write to Port 92. Upon reset, this signal is driven inactive high (bit 0 in the Port 92 Register is set to 0). If Port 92 is enabled, i.e., bit 2 of KRST\_GA20 is set to 1, then a pulse is generated by writing a 1 to bit 0 of the Port 92 Register and this pulse is AND'ed with the pulse generated from the 8042. This pulse is output on pin KRESET and its polarity is controlled by the GPI/O polarity configuration. Bit 1 of Port 92, the ALT\_A20 signal, is used to force nA20M to the CPU low for support of real mode compatible software. This signal is externally OR'ed with the A20GATE signal from the keyboard controller and CPURST to control the nA20M input of the CPU. Writing a 0 to bit 1 of the Port 92 Register forces ALT\_A20 low. ALT\_A20 low drives nA20M to the CPU low, if A20GATE from the keyboard controller is also low. Writing a 1 to bit 1 of the Port 92 Register forces ALT\_A20 high. ALT\_A20 high drives nA20M to the CPU high, regardless of the state of A20GATE from the keyboard controller. Upon reset, this signal is driven low. ## 5.11.9 LATCHES ON KEYBOARD AND MOUSE IRQS The implementation of the latches on the keyboard and mouse interrupts is shown below. FIGURE 2 – KEYBOARD LATCH FIGURE 3 - MOUSE LATCH The KLATCH and MLATCH bits are located in the KRST\_GA20 register, in Logical Device 7 at 0xF0. These bits are defined as follows: - Bit[4]: MLATCH Mouse Interrupt latch control bit. 0=MINT is the 8042 MINT ANDed with Latched MINT (default), 1=MINT is the latched 8042 MINT. - Bit[3]: KLATCH Keyboard Interrupt latch control bit. 0=KINT is the 8042 KINT ANDed with Latched KINT (default), 1=KINT is the latched 8042 KINT. See the Configuration section for description on these registers. #### 5.11.10 KEYBOARD AND MOUSE PME GENERATION The LPC47S45x sets the associated PME Status bits when the following conditions occur: - Keyboard Interrupt - Mouse Interrupt - Active Edge on Keyboard Data Signal (KDAT) - Active Edge on Mouse Data Signal (MDAT) These events can cause a PME to be generated if the associated PME Wake Enable register bit and the global PME\_EN bit are set. Refer to the PME Support section for more details on the PME interface logic and refer to the Runtime Register section for details on the PME Status and Enable registers. The keyboard interrupt and mouse interrupt PMEs can be generated when the part is powered by VCC. The keyboard data and mouse data PMEs can be generated both when the part is powered by VCC, and when the part is powered by VTR (VCC=0). When using the keyboard and mouse for wakeup, it may be necessary to isolate the keyboard and mouse signals (KCLK, KDAT, MCLK, MDAT) from the 8042 prior to entering certain system sleep states. This is due to the fact that the normal operation of the 8042 can prevent the system from entering or exiting a sleep state or trigger false PME events. The LPC47S45x has "isolation" bits for the keyboard and mouse signals, which allow the keyboard and mouse data signals to go into the wakeup logic but block the keyboard clock and data signals and the mouse clock and data signals from the 8042. These bits may be used when it is necessary to isolate the 8042 keyboard and mouse signals from the 8042 before entering a system sleep state. See the SMSC Application Note titled "Using the Enhanced Keyboard and Mouse Wakeup Feature in SMSC Super I/O Parts" for more information. The bits used to isolate the keyboard and mouse signals from the 8042 are located in Logical Device 7, Register 0xF0 (KRST GA20) and are defined as follows: - Bit[6] M\_ISO. Enables/disables isolation of mouse signals into 8042. Does not affect the MDAT signal to the mouse wakeup (PME) logic. - 1=block mouse clock and data signals into 8042 - 0= do not block mouse clock and data signals into 8042 - Bit[5] K\_ISO. Enables/disables isolation of keyboard signals into 8042. Does not affect the KDAT signal to the keyboard wakeup (PME) logic. - 1=block keyboard clock and data signals into 8042 - 0= do not block keyboard clock and data signals into 8042 When the keyboard and/or mouse isolation bits are used, it may be necessary to reset the 8042 upon exiting the sleep state. If either of the isolation bits is set prior to entering a sleep state where VCC goes inactive (S3-S5), then the 8042 must be reset upon exiting the sleep mode. Write 0x40 to global configuration register 0x2C to reset the 8042. The 8042 must then be taken out of reset by writing 0x00 to register 0x2C since the bit that resets the 8042 is not self-clearing. Caution: Bit 6 of configuration register 0x2C is used to put the 8042 into reset - do not set any of the other bits in register 0x2C, as this may produce undesired results. It is not necessary to reset the 8042 if the isolation bits are used for a sleep state where VCC does not go inactive (S1, S2). # 5.12 General Purpose I/O The LPC47S45x provides a set of flexible Input/Output control functions to the system designer through the 55 dedicated independently programmable General Purpose I/O pins (GPIO). The GPIO pins can perform basic I/O and many of them can be individually enabled to generate an SMI and a PME. ## **5.12.1 GPIO PINS** The following pins include GPIO functionality. These pins are defined in the table below. Table 56 - GPIO Pin Functionality | PIN | NAME | POWER WELL | REGISTER<br>DEFAULT<br>ON VTR<br>POR | REGISTER<br>DEFAULT<br>ON VCC<br>POR | SMI/PME<br>FUNCTIONALITY | |-----|--------------------|--------------|--------------------------------------|--------------------------------------|--------------------------| | 6 | GP40 /DRVDEN0 | VCC | Input | - | - | | 7 | GP41 /DRVDEN1 | VCC (Note 1) | Input | - | PME/SMI | | 20 | GP42 /IO_PME# | VTR | Input | - | IO_PME# | | 31 | GP43 /DDRC | VCC (Note 1) | Input | GPIO<br>Function | PME/SMI | | 35 | GP80 | VCC | Output,low | - | - | | 36 | GP81 | VCC | Output, low | - | - | | 37 | GP82 | VCC | Output, low | - | - | | 38 | GP83 | VCC | Output, low | - | - | | 39 | GP84 | VCC | Output, high | - | - | | 40 | GP85 | VCC | Output, high | - | - | | 41 | GP86 | VCC | Output, high | - | - | | 42 | GP87 | VCC | Output, high | - | - | | 43 | GP62 /IRQINC | VCC (Note 1) | Input | - | PME/SMI | | 44 | GP20 /P17 /DS1# | VCC (Note 1) | Input | - | PME/SMI | | 45 | GP21 /P16 | VCC (Note 1) | Input | - | PME/SMI | | 46 | GP22 /P12 / MTR1# | VCC (Note 1) | Input | - | PME/SMI | | 47 | GP23 /IRQIND | VCC (Note 1) | Input | - | PME | | 48 | GP24 /P17 | VCC (Note 1) | Input | - | PME/SMI | | 49 | GP25 /P12 | VCC (Note 1) | Input | - | PME/SMI | | 50 | GP26 SYSOPT | VCC (Note 1) | Input | - | PME/SMI | | 51 | GP60 /LED1 | VTR (Note 1) | Input | - | PME/SMI | | 52 | GP61 /LED2 | VTR (Note 1) | Input | - | PME/SMI | | 53 | GP27 /IO_SMI# | VCC (Note 1) | Input | - | PME/SMI<br>/IO_SMI# | | 54 | GP30 /nXCS2 | VCC (Note 1) | Input | - | PME/SMI | | 55 | GP31 /nXCS3 | VCC (Note 1) | Input | - | PME/SMI | | 57 | GP32 /FAN_TACH | VCC (Note 1) | Input | - | PME/SMI | | 58 | GP33 /FAN | VCC (Note 1) | Input | Output, low | PME/SMI | | 64 | GP34 /IRQINA | VCC (Note 1) | Input | - | PME/SMI | | 65 | GP35 /IRQINB | VCC (Note 1) | Input | - | PME/SMI | | 66 | GP36 /nKBDRST | VCC (Note 1) | Input | - | PME/SMI | | 67 | GP37 /A20M | VCC (Note 1) | Input | - | PME/SMI | | 95 | GP50 /RI2# | VCC (Note 1) | Input | - | PME/SMI | | 97 | GP51 /DCD2# | VCC (Note 1) | Input | - | PME/SMI | | 98 | GP52 /RXD2 /IRRX | VCC (Note 1) | Input | - | PME/SMI | | 99 | GP53 /TXD2 /IRTX | VTR (Note 1) | Output, low | Output, low | PME/SMI | | 100 | GP54 /DSR2# | VCC (Note 1) | Input | - | PME/SMI | | 101 | GP55 /RTS2# /SADR0 | VCC (Note 1) | Input | - | PME/SMI | | PIN | NAME | POWER WELL | REGISTER<br>DEFAULT<br>ON VTR<br>POR | REGISTER<br>DEFAULT<br>ON VCC<br>POR | SMI/PME<br>FUNCTIONALITY | |-----|--------------------|--------------|--------------------------------------|--------------------------------------|--------------------------| | 102 | GP56 /CTS2# | VCC (Note 1) | Input | Ī | PME/SMI | | 103 | GP57 /DTR2# /SADR1 | VCC (Note 1) | Input | Ī | PME/SMI | | 107 | nXWR/GP70 | VCC | Input | - | - | | 108 | nXRD/GP71 | VCC | Input | - | - | | 109 | XA0/GP72 | VCC | Input | 1 | - | | 110 | XA1/GP73 | VCC | Input | - | - | | 111 | XA2/GP74 | VCC | Input | ı | - | | 112 | XA3/GP75 | VCC | Input | ı | - | | 113 | nXCS0/GP76 | VCC | Input | - | - | | 114 | XCS1/GP77 | VCC | Input | - | - | | 116 | XD0/GP10 | VCC (Note 1) | Input | ı | PME/SMI | | 117 | XD1/GP11 | VCC (Note 1) | Input | - | PME/SMI | | 118 | XD2/GP12 | VCC (Note 1) | Input | - | PME/SMI | | 119 | XD3/GP13 | VCC (Note 1) | Input | - | PME/SMI | | 120 | XD4/GP14 | VCC (Note 1) | Input | - | PME/SMI | | 121 | XD5/GP15 | VCC (Note 1) | Input | - | PME/SMI | | 122 | XD6/GP16 | VCC (Note 1) | Input | - | PME/SMI | | 123 | XD7/GP17 | VCC (Note 1) | Input | - | PME/SMI | Note 1: These pins have input buffers into the wakeup logic that are powered by VTR. ## 5.12.2 DESCRIPTION Each GPIO port has a 1-bit data register and an 8-bit configuration control register. The data register for each GPIO port is represented as a bit in one of the 8-bit GPIO DATA Registers, GP1 to GP8. The bits in these registers reflect the value of the associated GPIO pin as follows. Pin is an input: The bit is the value of the GPIO pin. Pin is an output: The value written to the bit goes to the GPIO pin. Latched on read and write. All of the GPIO registers are located in either the Runtime Register block (see the Runtime Registers section) or in Logical Device A (Runtime Registers) located in the Configuration Register block (see the Configuration section). The GPIO ports with their alternate functions and configuration state register addresses are listed in Table 57. Table 57 – General Purpose I/O Port Assignments | PIN NO.<br>/QFP | DEFAULT<br>FUNCTION | ALT.<br>FUNCTION 1 | ALT.<br>FUNCTION 2 | ALT.<br>FUNCTION 3 | DATA<br>REGISTER <sup>1</sup> | DATA REG<br>BIT NO. | REG<br>OFFSET<br>(HEX) | |-----------------|---------------------|--------------------------------|--------------------|--------------------|-------------------------------|---------------------|------------------------| | 116 | X-Bus Data<br>0 | GPIO | | | GP1 | 0 | 4B | | 117 | X-Bus Data<br>1 | GPIO | | | | 1 | | | 118 | X-Bus Data<br>2 | GPIO | | | | 2 | | | 119 | X-Bus Data<br>3 | GPIO | | | | 3 | | | 120 | X-Bus Data<br>4 | GPIO | | | | 4 | | | 121 | X-Bus Data<br>5 | GPIO | | | | 5 | | | 122 | X-Bus Data<br>6 | GPIO | | | | 6 | | | 123 | X-Bus Data<br>7 | GPIO | | | | 7 | | | 44 | GPIO | P17 | Drive Select<br>1 | | GP2 | 0 | 4C | | 45 | GPIO | P16 | EETI | | | 1 | | | 46 | GPIO | P12 | Motor On 1 | EETI | | 2 | | | 47 | GPIO | IRQ Input D | | | | 3 | | | 48 | GPIO | P17 | | | | 4 | | | 49 | GPIO | P12 | | | | 5 | | | 50 | GPIO | | | | 1 | 6 | | | 53 | GPIO | IO_SMI# | | | | 7 | | | 54 | GPIO | X-Bus Chip<br>Select 2 | | | GP3 | 0 | 4D | | 55 | GPIO | X-Bus Chip<br>Select 3 | | | | 1 | | | 57 | GPIO | Fan Tachometer | | | | 2 | | | 58 | GPIO | Fan Control | | | | 3 | | | 64 | GPIO | IRQ Input A | | | | 4 | | | 65 | GPIO | IRQ Input B | | | | 5 | | | 66 | GPIO | Keyboard Reset | | | | 6 | | | 67 | GPIO | Gate A20 | | | | 7 | | | 6 | GPIO | Drive Density<br>Select 0 | | | GP4 | 0 | 4E | | 7 | GPIO | Drive Density<br>Select 1 | EETI | | | 1 | | | 20 | GPIO | Power<br>Management<br>Event | | | | 2 | | | 31 | GPIO | Device Disable<br>Reg. Control | EETI | | | 3 | | | N/A | Reserved | | | | | 4 | | | N/A | Reserved | | | | | 5 | | | N/A | Reserved | | | | | 6 | | | N/A | Reserved | | | | | 7 | | | 95 | GPIO | Ring Indicator 2 | | | GP5 | 0 | 4F | | PIN NO.<br>/QFP | DEFAULT<br>FUNCTION | ALT.<br>FUNCTION 1 | ALT.<br>FUNCTION 2 | ALT.<br>FUNCTION 3 | DATA<br>REGISTER <sup>1</sup> | DATA REG<br>BIT NO. | REG<br>OFFSET<br>(HEX) | |-----------------|---------------------|---------------------------|--------------------|--------------------|-------------------------------|---------------------|------------------------| | 97 | GPIO | Data Carrier<br>Detect 2 | | | | 1 | | | 98 | GPIO | Receive Serial<br>Data 2 | Infrared Rx | | | 2 | | | 99 | GPIO | Transmit Serial<br>Data 2 | Infrared Tx | | | 3 | | | 100 | GPIO | Data Set Ready 2 | | | | 4 | | | 101 | GPIO | Request to Send 2 | | | | 5 | | | 102 | GPIO | Clear to Send 2 | | | | 6 | | | 103 | GPIO | Date Terminal<br>Ready 2 | | | | 7 | | | 51 | GPIO | LED1 | EETI | | GP6 | 0 | 50 | | 52 | GPIO | LED2 | EETI | | | 1 | | | 43 | GPIO | IRQINC | | | | 2 | | | N/A | Reserved | | | | | 3 | | | N/A | Reserved | | | | | 4 | | | N/A | Reserved | | | | | 5 | | | N/A | Reserved | | | | | 6 | | | N/A | Reserved | | | | | 7 | | | 107 | nXWR | GPIO | | | GP7 | 0 | 51 | | 108 | nXRD | GPIO | | | | 1 | | | 109 | XA0 | GPIO | | | | 2 | | | 110 | XA1 | GPIO | | | | 3 | | | 111 | XA2 | GPIO | | | | 4 | | | 112 | XA3 | GPIO | | | | 5 | | | 113 | nXCS0 | GPIO | | | | 6 | | | 114 | XCS1 | GPIO | | | | 7 | | | 35 | GPIO | | | | GP8 | 0 | 4A | | 36 | GPIO | | | | | 1 | | | 37 | GPIO | | | | | 2 | | | 38 | GPIO | | | | | 3 | | | 39 | GPIO | | | | | 4 | | | 40 | GPIO | | | | | 5 | | | 41 | GPIO | | | | | 6 | | | 42 | GPIO | | | | | 7 | | Note 1: The GPIO Data and Configuration Registers are located in PME block at the offset shown from the RUNTIME REGISTERS BLOCK address. ## 5.12.3 GPIO CONTROL Each GPIO port has an 8-bit control register that controls the behavior of the pin. These registers are defined in the "Runtime Registers" section or the "Configuration Registers" section in Logical Device A of this specification. Each GPIO port may be configured as either an input or an output. If the pin is configured as an output, it can be programmed as open-drain or push-pull. Inputs and outputs can be configured as non-inverting or inverting. Bit[0] of each GPIO Configuration Register determines the port direction, bit[1] determines the signal polarity, and bit[7] determines the output driver type select. The GPIO configuration register Output Type select bit[7] applies to GPIO functions and the nSMI Alternate functions. The Polarity Bit (bit 1) of the GPIO control registers control the GPIO pin when the pin is configured for the GPIO function and when the pin is configured for the alternate function for all pins, with the exception of the DDRC function on GP43 and the either edge triggered interrupts. The basic GPIO configuration options are summarized in Table 58. **Table 58 – GPIO Configuration Summary** | SELECTED FUNCTION | DIRECTION<br>BIT | POLARITY<br>BIT | DESCRIPTION | |-------------------|------------------|-----------------|-------------------------------| | | В0 | B1 | | | GPIO | 0 | 0 | Pin is a non-inverted output. | | | 0 | 1 | Pin is an inverted output. | | | 1 | 0 | Pin is a non-inverted input. | | | 1 | 1 | Pin is an inverted input. | ## 5.12.4 GPIO OPERATION The operation of the GPIO ports is illustrated in FIGURE 4. Note: FIGURE 4 is for illustration purposes only and in not intended to suggest specific implementation details. FIGURE 4 - GPIO FUNCTION ILLUSTRATION **Note:** When the following functions are selected, the associated GPIO pins have bi-directional functionality: P12, P16, P17. When a GPIO port is programmed as an input, reading it through the GPIO data register latches either the inverted or non-inverted logic value present at the GPIO pin. Writing to a GPIO port that is programmed as an input has no effect (Table 59). When a GPIO port is programmed as an output, the logic value or the inverted logic value that has been written into the GPIO data register is output to the GPIO pin. Reading from a GPIO port that is programmed as an output returns the last value written to the data register (Table 59). Table 59 - GPIO Read/Write Behavior | HOST OPERATION | GPIO INPUT PORT | GPIO OUTPUT PORT | | | |----------------|---------------------------|----------------------------------|--|--| | Read | Latched Value Of Gpio Pin | Last Write To GPIO Data Register | | | | Write | No Effect | Bit Placed In GPIO Data Register | | | The LPC47S45x provides 37 GPIOs that can directly generate a PME. See the table in the next section. The polarity bit in the GPIO control registers select the edge on these GPIO pins that will set the associated status bit in the PME\_STS2 – PME\_STS7 registers. The default is the low-to-high edge. If the corresponding enable bit in the PME\_EN 2 – PME\_EN7 registers and the PME\_EN bit in the PME\_EN register is set, a PME will be generated. These registers are located in the Runtime Registers Block, which are located at the address contained in the configuration registers 0x60 and 0x61 in Logical Device A. The PME status bits for the GPIOs are cleared on a write of '1'. In addition, the LPC47S45x provides 36 GPIOs that can directly generate an SMI. See the table in the next section. **Note:** PME events can also be generated by the PM1 and GPE status registers. GP23, GP34, GP35, and GP[50:57] can generate a PME event if they are enabled in either the PME enable registers or the GPE enable registers. See section 6 ACPI/PME/SMI Features on page 147 for a detailed description of the ACPI specific registers, PM1 and GPE. #### 5.12.5 GPIO PME AND SMI FUNCTIONALITY The following GPIOs are dedicated wakeup GPIOs with a status and enable bit in the PME status and enable registers: - GP10-GP17 - GP20-GP27 - GP30-GP37 - GP41, GP43 - GP50-GP57 - GP60, GP61, GP62 This following is the list of PME status and enable registers for their corresponding GPIOs: - PME\_STS2 and PME\_EN2 for GP10-GP17 - PME\_STS3 and PME\_EN3 for GP20-GP27 - PME\_STS4 and PME\_EN4 for GP30-GP33, GP41, GP43, GP60, GP61 - PME\_STS5 and PME\_EN5 for GP50-GP57 - PME STS7 and PME EN7 for GP34-GP37, GP62 The following GPIOs can directly generate an SMI and have a status and enable bit in the SMI status and enable registers. - GP10-GP17 - GP20-22, GP24-27 - GP30-GP37 - GP41, GP43 - GP50-GP57 - GP60, GP61, GP62 The following SMI status and enable registers for these GPIOs: - SMI STS3 and SMI EN3 for GP20-22, GP24-27, GP60 - SMI STS4 and SMI EN4 for GP30-GP33, GP41, GP43, GP61 - SMI STS5 and SMI EN5 for GP50-GP57 - SMI\_STS5 and SMI\_EN5 for GP10-GP17 - SMI STS7 and SMI EN7 for GP34-GP37, GP62 The following GPIOs have "either edge triggered interrupt" (EETI) input capability. These GPIOs can generate a PME and an SMI on both a high-to-low and a low-to-high edge on the GPIO pin. These GPIOs have a status bit in the MSC\_STS status register that is set on both edges. The corresponding bits in the PME and SMI status registers are also set on both edges. - GP21, GP22 - GP41, GP43 - GP60, GP61 The following table summarizes the PME and SMI functionality for each GPIO. It also shows the Either Edge Triggered Interrupt (EETI) input capability for the GPIOs and the power source for the buffer on the I/O pads. | GPIO | PME | SMI | EETI | OUTPUT<br>BUFFER<br>POWER | NOTES | |--------------------|------------|-------------|-----------|---------------------------|-------| | GP10-GP17 | Yes | Yes | No | VCC | | | GP20-22, GP24-GP26 | Yes | Yes | GP21-GP22 | VCC | | | GP23 | Yes | No | No | VCC | | | GP27 | Yes | Yes/IO_SMI# | No | VCC | 5 | | GP30-GP37 | Yes | Yes | No | VCC | 2 | | GP40 | No | No | No | VCC | 1 | | GP41 | Yes | Yes | Yes | VCC | | | GP42 | No/IO_PME# | No | No | VTR | | | GP43 | Yes | Yes | Yes | VCC | 3 | | GP50-GP57 | Yes | Yes | No | VCC | 4 | | GP60 | Yes | Yes | Yes | VCC | | | GP61 | Yes | Yes | Yes | VCC | | | GP62 | Yes | Yes | No | VCC | | | GP70-GP77 | No | No | No | VCC | 1 | | GP80-GP87 | No | No | No | VCC | 1 | **Note 1**: GP40, GP[70:77], and GP[80:87] should not be connected to any VTR powered external circuitry. These pins do not have input buffers into the wakeup logic, therefore they cannot be used for wakeup. **Note 2**: The GP33 pin cannot be used for wakeup to generate a PME while the part is under VTR power (VCC=0) since GP33 is the FAN pin which comes up as output and low on a VCC POR and PCI Reset. This pin reverts to its non-inverting GPIO output function when VCC is removed from the part. Note 3: GP43 defaults to the GPIO function on VCC POR and PCI Reset. **Note 4**: GP53 pin cannot be used for wakeup to generate a PME while the part is under VTR power (VCC=0) since GP53 is the IRTX pin which comes up as output and low on a VTR POR, VCC POR and PCI Reset. This pin is a non-inverting GPIO output (low) when VCC is removed from the part. **Note 5**: Since GP27 can be used to generate an SMI and as the IO\_SMI# output, do not enable GP27 to generate an SMI (by setting bit 7 of the SMI Enable Register 3) if the IO\_SMI# function is selected on the GP27 pin. Use GP27 to generate an SMI event only if the SMI output is enabled on the Serial IRQ stream. ## 5.12.6 EITHER EDGE TRIGGERED INTERRUPTS Six GPIO pins are implemented such that they allow an interrupt (PME or SMI) to be generated on both a high-to-low and a low-to-high edge transition, instead of one or the other as selected by the polarity bit. The either edge triggered interrupts (EETI) function as follows: If the EETI function is selected for the GPIO pin, then the bits that control input/output, polarity and open collector/push-pull have no effect on the function of the pin. However, the polarity bit does affect the value of the GP bit (i.e., register GP2, bit 2 for GP22). A PME or SMI interrupt occurs if the PME or SMI enable bit is set for the corresponding GPIO and the EETI function is selected on the GPIO. The PME or SMI status bits are set when the EETI pin transitions (on either edge) and are cleared on a write of '1'. There are also status bits for the EETIs located in the MSC\_STS register, which are also cleared on a write of '1'. The MSC\_STS register provides the status of all of the EETI interrupts within one register. The PME, SMI or MSC status is valid whether or not the interrupt is enabled and whether or not the EETI function is selected for the pin. Miscellaneous Status Register (MSC\_STS) is for the either edge triggered interrupt status bits. If the EETI function is selected for a GPIO then both a high-to-low and a low-to-high edge will set the corresponding MSC status bits. Status bits are cleared on a write of '1'. See Runtime Register section for more information. #### 5.12.7 LED FUNCTIONALITY The LPC47S45x provides LED functionality on two GPIOs, GP60 and GP61. These pins can be configured to turn the LED on and off and blink independent of each other through the LED1 and LED2 runtime registers at offset 0x5D and 0x5E from the base address located in the primary base I/O address in Logical Device A. The LED pins (GP60 and GP61) are able to control the LED while the part is under VTR power with VCC removed. In order to control an LED while the part is under VTR power, the GPIO pin must be configured for the LED function and either open drain or push-pull buffer type. In the case of open-drain buffer type, the pin is capable of sinking current to control the LED. In the case of push-pull buffer type, the part will source current. The part is also able to blink the LED under VTR power. The LED will not blink under VTR power (VCC removed) if an external 32kHz clock source is not connected. The LED pins can drive a LED when the buffer type is configured to be push-pull and the part is powered by either VCC or VTR, since the buffers for these pins are powered by VTR. This means they will source their specified current from VTR even when VCC is present. The LED control registers are defined in the "Runtime Register" section. ## 5.13 Watch Dog Timer The LPC47S45x contains a Watch Dog Timer (WDT). The Watch Dog Time-out status bit may be mapped to an interrupt through the WDT\_CFG Runtime Register. The LPC47S45x's WDT has a programmable time-out ranging from 1 to 255 minutes with one minute resolution, or 1 to 255 seconds with 1 second resolution. The units of the WDT timeout value are selected via bit[7] of the WDT\_TIMEOUT register (Runtime Register at offset 0x52). The WDT time-out value is set through the WDT\_VAL Runtime register. Setting the WDT\_VAL register to 0x00 disables the WDT function (this is its power on default). Setting the WDT\_VAL to any other non-zero value will cause the WDT to reload and begin counting down from the value loaded. When the WDT count value reaches zero the counter stops and sets the Watchdog time-out status bit in the WDT\_CTRL Runtime register. Note: Regardless of the current state of the WDT, the WDT time-out status bit can be directly set or cleared by the Host CPU. There are three system events which can reset the WDT. These are a Keyboard Interrupt, a Mouse Interrupt, or I/O reads/writes to address 0x201. The effect on the WDT for each of these system events may be individually enabled or disabled through bits in the WDT\_CFG Runtime register. When a system event is enabled through the WDT\_CFG register, the occurrence of that event will cause the WDT to reload the value stored in WDT\_VAL and reset the WDT time-out status bit if set. If all three system events are disabled the WDT will inevitably time out. The Watch Dog Timer may be configured to generate an interrupt on the rising edge of the Time-out status bit. The WDT interrupt is mapped to an interrupt channel through the WDT\_CFG Runtime register. When mapped to an interrupt the interrupt request pin reflects the value of the WDT time-out status bit. The host may force a Watch Dog time-out to occur by writing a "1" to bit 2 of the WDT\_CTRL (Force WD Time-out) Runtime register. Writing a "1" to this bit forces the WDT count value to zero and sets bit 0 of the WDT\_CTRL (Watch Dog Status). Bit 2 of the WDT\_CTRL is self-clearing. See the Runtime Registers section for description of these registers. ## 5.14 Power On Elapsed Timer (POET) The LPC47S45x is equipped with two counters to monitor the length of time VCC and VTR are active. Each counter clocks one second per LSBit. The one second clock input to the counter is derived from the 32.768 KHz clock input(i.e. CLKI32). This input is powered by VCC and maintained by VTR when VCC is removed. The counter values are maintained in the Runtime Register section and are accessible by either the LPC Bus or SMBus. When the value is read from the register, all 32 bits are latched to avoid the value being updated during a read. Latching of these bytes will not effect the continued counting of the counter. The only time the counter is reset is on a Vbat POR or when the counter reaches its' maximum value of FFFFFFFFh, It is unlikely that the counter will ever reach its' maximum, since it would take in excess of 136 years for the 32 bit counter to reach its' maximum. These counters may be accessed by the LPC bus through the Runtime Registers at offsets 6Dh to 74h or by the SMBus in the SMBus2 Registers at offsets 04h to 0Bh. Since the counters are read-only, no arbitration is necessary between the LPC Bus and the SMBus. See Table 60 – Runtime Register Block Summary – Power On Elapsed Time Counters. The counter registers will map into the SMBus 8-bit registers address field for SMBus Read access as described in section 5.18.4 SMBus2 Register Summary on page 139. ## 5.14.1 VCC POWER ON ELAPSED TIME COUNTER In the Runtime Register Block, at offsets 6Dh through 70h, a 4 byte counter is used to indicate power on elapsed time for Vcc. The counter is powered by VCC and is enabled by Vcc PWRGD. It should be noted that the counter value is maintain by Vbat and therefore may only be reset by Vbat POR as shown in Table 60. When Byte 1 (LSB) is read, by the LPC Bus or SMBus, Bytes 2 through 4 are latched for eventual read. It is required the counter (Bytes 1 through 4) be read LSB to MSB. Latching of bytes for read output will not affect continued counting. ## 5.14.2 VTR POWER ON ELAPSED TIME COUNTER R 74 In the Runtime Register Block, at offsets 71h through 74h, a 4 byte counter is used to indicate power on elapsed time for Vtr. The counter is powered by Vtr and is enabled by Vtr PWRGD as shown in Table 60. When Byte 1 (LSB) is read, by the LPC Bus or SMBus, Bytes 2 through 4 are latched for eventual read. It is required the counter (Bytes 1 through 4) be read LSB to MSB. Latching of bytes for read output will not affect continued counting. | OFFS<br>ET<br>(HEX) | TYPE | PCI<br>RESET | VCC<br>POR | VTR<br>POR | VBAT<br>POR | SOFT<br>RESET | REGISTER | SMBUS2<br>REG<br>OFFSET | |---------------------|------|--------------|------------|------------|-------------|---------------|-----------------------|-------------------------| | 6D | R | - | - | - | 0X00 | - | Vcc_CNT1 Byte 1 (LSB) | 04 | | 6E | R | - | - | - | 0X00 | - | Vcc_CNT2 Byte 2 | 05 | | 6F | R | - | - | - | 0X00 | - | Vcc_CNT3 Byte 3 | 06 | | 70 | R | - | - | - | 0X00 | - | Vcc_CNT4 Byte 4 (MSB) | 07 | | 71 | R | - | - | - | 0X00 | - | Vtr_CNT1 Byte 1 (LSB) | 08 | | 72 | R | - | - | - | 0X00 | - | Vtr_CNT2 Byte 2 | 09 | | 73 | R | - | - | - | 0X00 | - | Vtr_CNT3 Byte 3 | 0A | 0X00 0B Vtr CNT4 Byte 4 (MSB) Table 60 - Runtime Register Block Summary - Power On Elapsed Time Counters ## 5.15 Fan Speed Control And Monitoring The LPC47M45x may control the speed of one fan as well as monitor it if it is equipped with a fan tachometer output. The following sections will clarify how this chip controls the speed of a fan and its' monitoring capabilities. #### 5.15.1 FAN SPEED CONTROL The fan speed control for the LPC47M45x is implemented as pulse width modulators with fan clock speed selection. There is one signal pin, FAN (located on pin 58), dedicated to controlling the speeds of a fan. This signal is controlled by the Runtime registers FAN and Fan Control that are described below (see also section 7 Runtime Registers on page 156). **Note:** The fan control pin comes up as an output and is low following a VCC POR and PCI Reset. This pin may not be used for wakeup events under VTR power (VCC=0). #### Fan Speed Control Summary The following table illustrates the different modes for the fan. Table 61 - Different Modes for Fan | FAN<br>CLOCK<br>CONTROL<br>BIT<br>(NOTE 1) | FAN CLOCK MULTIPLIER BIT (NOTE 2) | FAN CLOCK SOURCE SELECT BIT (NOTE 3) | FAN<br>CLOCK<br>SELECT<br>BIT<br>(NOTE 4) | F <sub>оит</sub> | 6-BIT DUTY<br>CYCLE<br>CONTROL<br>BITS[6:1]<br>(DCC) | DUTY<br>CYCLE<br>(%) | |--------------------------------------------|-----------------------------------|--------------------------------------|-------------------------------------------|------------------|------------------------------------------------------|----------------------| | 0 | Х | X | Х | 0Hz – LOW | 0 | - | | 0 | 0 | 0 | 0 | 15.625kHz | 1-63 | (DCC/64) | | 0 | 0 | 0 | 1 | 23.438kHz | | 100 | | 0 | 0 | 1 | 0 | 40Hz | | | | 0 | 0 | 1 | 1 | 60Hz | | | | 0 | 1 | 0 | 0 | 31.25kHz | | | | 0 | 1 | 0 | 1 | 46.876kHz | | | | 0 | 1 | 1 | 0 | 80Hz | | | | 0 | 1 | 1 | 1 | 120Hz | | | | 1 | Х | Х | Х | 0Hz – HIGH | - | - | Note 1: This is FAN Register Bit 0 **Note 2**: This is Fan Control Register Bit 2 **Note 3**: This is Fan Control Register Bit 0 Note 4: This is FAN Register Bit 7 ## FAN Register The FAN Register is located at 0x56 from base I/O in Logical Device A. The bits are defined below. See the register description in the "Runtime Registers" section. #### Fan Clock Select Bit, D7 The Fan Clock select bit in the FAN registers is used with the Fan Clock Source Select and the Fan Clock Multiplier bits in the Fan Control register to determine the fan speed F<sub>OUT</sub>. See Table 61 above. ## Duty Cycle Control for Fan, Bits D6 - D1 The Duty Cycle Control (DCC) bits determine the fan duty cycle. The LPC47M45x has $\approx$ 1.56% duty cycle resolution. When DCC = "000000" (min. value), $F_{OUT}$ is always low. When DCC is "111111" (max. value), $F_{OUT}$ is almost always high; i.e., high for 63/64<sup>th</sup> and low for 1/64<sup>th</sup> of the $F_{OUT}$ period. Generally, the $F_{OUT}$ duty cycle (%) is (DCC $\div$ 64) $\times$ 100. #### Fan Clock Control, Bit D0 The Fan Clock Control bit D0 is used to override the Duty Cycle Control for Fan bits and force $F_{OUT}$ always high. When D0 = "0", the DCC bits determine the $F_{OUT}$ duty cycle. When D0 = 1, $F_{OUT}$ is always high, regardless of the state of the DCC bits. #### Fan Control Register The Fan Control Register is located at 0x58 from base I/O in Logical Device A. The bits are defined below. See the register description in the "Runtime Registers" section. #### Fan Count Divisor, Bits D5-D4 Fan Count Divisor bit in Fan Control Register is used to determine fan tachometer count. The choices for the divisor are 1, 2, 4 and 8. See "Fan Tachometer Input" section. #### Fan Clock Multiplier, Bit D2 The Fan Clock Multiplier bit is used with the Fan Clock Source Select bit in the Fan Control Register and the Fan Clock Select bit in Fan register to determine the $F_{OUT}$ . When the Fan Clock Multiplier bit = "0", no clock multiplier is used. When the Fan Clock Multiplier bit = "1", the clock speed determined by the Fan Clock Source Select bit is doubled. #### Fan Clock Source Select, Bit D0 The Fan Clock Source Select and the Fan Clock Multiplier bits in the Fan Control register are used with the Fan Clock Select bit in the Fan register to determine the fan speed $F_{OUT}$ . See Table 61 above. ## 5.15.2 FAN SPEED MONITORING The LPC47M45x monitors the speed of the fan by utilizing fan tachometer input signal from fans equipped with tachometer outputs. There is a signal pin dedicated to the fan tachometer input (pin 57) which is monitored by using the Fan Tachometer register. This signal, as well as the Fan Tachometer register, are described below (see also section 5.17.2 Runtime Registers on page 129). #### Fan Tachometer Input The fan tachometer input is used to measure the speed at which the fan is rotating. The fan tachometer input is a train of square pulses with a 50% duty cycle (see FIGURE 5) that are derived from the magnetic fields generated by the rotating rotor of the fan. The speed of the fan can be determined by calculating the period of the Fan Tachometer input pulse. **Note:** All calculations are based on fans that emit 2 square pulses per revolution. FIGURE 5 – FAN TACHOMETER INPUT AND CLOCK SOURCE The counter is used to determine the period of the Fan Tachometer input pulse. This counter, if reset on the rising edge of the fan tachometer input pulse, measures the number of clock pulses generated by the clock source for the duration of one fan tachometer input pulse. Since two fan tachometer input pulses are generated per revolution of the fan rotor, the speed of the fan is easily calculated. Everytime the fan tachometer input resets the counter, it also latches the value of the counter into the Fan Tachometer register. This value is used by the operating system to monitor the speed of the fan. ## Fan Monitoring Logic The clock source for the counter is the output of the programmable divider whose input is the 32.768kHz oscillator (see FIGURE 6). The counter is reset by the rising edge of each fan tachometer input pulse, by itself if it reaches its' maximum count of 0xFF, or by writing to the preload register. SMSC DS - LPC47S45x Page 125 of 259 Rev. 07/09/2001 If the fan is functioning, a value is preloaded into the counter on the rising edge of the Fan Tachometer input. The counter counts the number of clock pulses generated for the duration of one Fan Tachometer input pulse. This value (*Count*) is then stored into the FAN\_TACH register. If the fan is operating at 70% (or less) of the maximum capacity, the Count value will be greater than or equal to 192 and thereby generate a PME# signal. To ensure the FAN\_TACH register has been updated if the fan suddenly seizes, a second PME is generated when the counter reaches 0xFF and the FAN\_TACH register is latched again. The FAN\_TACH register will remain at this value until another Fan Tachometer input pulse is received. A representation of the logic for the fan tachometer implementation is shown below. FIGURE 6 - CONCEPTUAL BLOCK DIAGRAM OF FAN MONITORING LOGIC ## Fan Tachometer Register The Fan Tachometer register, referred to as FAN\_TACH, is used to store the value of the counter that monitors the speed of the fan. This value may be used by the operating system to monitor how the fan is functioning. The ACPI BIOS polls this register periodically to determine the speed at which the fan rotor is revolving. See the *Metalious ACPI/Manageability Specification*, v1.0, dated April 30, 1999. The BIOS looks for particular values in this register to determine the rate at which the fan is functioning. (i.e. Count = FFh; means the fan has stopped). Since the count value must correspond to a particular rate of functioning, the Preload register is used to offset any differences. Therefore, the equation below has been derived to calculate the desired values for Count. The fan count is determined according to the following equation: In addition to the ACPI BIOS polling the register, a PME or SMI is generated at a count of 192, if enabled through the PME or SMI enable register, which corresponds to the "upper limit" for the fan count. This value is made to correspond to the "lower limit" of the RPM for the fan by programming the divisor and preload value accordingly. Typical practice is to consider 70% of normal RPM a fan failure. #### Fan Preload Register The preload value is programmable via the FAN Preload Register. The preload is the initial value for the fan count, which is used to adjust the count such that the value of 192 corresponds to the "lower limit" of the RPM. By setting the preload value and divisor properly, a PME or SMI will be generated when the RPM reaches the percentage of the nominal RPM that indicates a fan failure. Notice in the examples shown below the Preload value was determined to be 32 for a fan that normally operates at 4400 RPMs. This preload value was determined for the case that a PME should be initiated at 70% of normal operation. A PME is generated when the counter reaches 192, but at 70% in this example only 160 counts are generated during one Fan Tachometer input pulse leaving a difference of 32. #### Examples Term 1 in the equation above is $\frac{1}{2}$ of the value determined by multiplying the clock source of 32.768kHz by 60sec/min and dividing by the product of the revolutions per minute times the divisor. The factor of $\frac{1}{2}$ in Term 1 corresponds to two pulses per revolution. The default divisor, located in the Fan Control Register, is two. This results in a value for Term 1 in Equation 1 of 111.70 (~112) for a 4400 RPM. The following tables show examples of the desired functionality. **Note:** All calculations of Count were based on tachometer inputs with two pulses per revolution and on the clock source input divided down by two (default settings). | RPM | TIME PER<br>REVOLUTION | TERM 1 FOR "DIVIDE BY<br>2" (DEFAULT) IN<br>DECIMAL | PRELOAD | COUNT =<br>(TERM 1) +<br>PRELOAD | COMMENTS | |------|------------------------|-----------------------------------------------------|---------|----------------------------------|-------------| | 4400 | 13.64 ms | 112 counts | 32 | 144 | Typical RPM | | 3080 | 19.48 ms | 160 counts | 32 | 192 | 70% RPM | | 2640 | 22.73 ms | 186 counts | 32 | 218 | 60% RPM | | 2204 | 27.22 ms | 223 counts | 32 | 255 | 50% RPM | | | | | | (maximum count) | | The divisor for each fan is programmable via the Fan Control Register, Logical Device 8, 0xFA. The choices for the divisor are 1, 2, 4 and 8. The default value is 2. | MODE<br>SELECT | NOMINAL<br>RPM | TIME PER<br>REVOLUTION | PRELOAD | COUNTS<br>FOR THE<br>GIVEN<br>SPEED IN<br>DECIMAL | 70% RPM | TIME PER<br>REVOLUTION<br>FOR 70% RPM | |----------------|----------------|------------------------|---------|---------------------------------------------------|---------|---------------------------------------| | Divide by 1 | 8800 | 6.82 ms | 32 | 144 | 6160 | 9.74 ms | | Divide by 2 | 4400 | 13.64 ms | 32 | 144 | 3080 | 19.48 ms | | Divide by 4 | 2200 | 27.27 ms | 32 | 144 | 1540 | 38.96 ms | | Divide by 8 | 1100 | 54.54 ms | 32 | 144 | 770 | 77.92 ms | ## 5.16 Device Disable Register There are two Device Disable Registers located in the LPC47S45x. - 1. Device Disable Register located in the Runtime Register block at offset 0x22 (accessible by LPC interface only) - 2. SMBus2 Device Disable Register located in the SMBus2 Registers at offset 01h (accessible by SMBus2 only) ## 5.16.1 DEVICE DISABLE REGISTER (LPC ONLY) The Device Disable Register is located in the PME register block at offset 0x22 from the Runtime Registers Block base I/O address in logical device A. Bits [3:7] are used to enable/disable the Floppy, Serial Ports, and/or Parallel Port and Bit[0] is used for Floppy Write Protect. As a security feature, this register's contents may be locked (i.e., Read-Only) by setting Bit[1] Register Lock bit high, which is only cleared on a VCC POR or a PCI Reset. Writes to this register may also be blocked when the GP43 pin is configured for the Device Disable Register Control function (GP43 configuration register bit 2 =1) and the GP43 pin is high. The control register for device disable register is defined in the "Runtime Registers" section and described below. #### **GPIO Device Disable Register Control** The GPIO pin GP43 is used for the Device Disable Register Control (DDRC) function. Setting bits[3:2] of the GP43 configuration register to '01', selects the DDRC function for the GP43 pin. When bits[3:2]=01 the GP43 pin is an input, with non-inverted polarity. Bits[3:2] cannot be cleared by writing to these bits; they are cleared by VTR POR, VCC POR and PCI Reset. That is, when the DDRC function is selected for this pin, it cannot be changed, except by a VCC POR, PCI Reset or VTR POR. When Register Lock bit in the Device Disable is set to high regardless of the value of GP43 pin, all the bits in the Device Disable Register are Read Only until a VCC POR. When the DDRC function is selected for GP43, the Device Disable register is controlled by the value of the GP43 pin as follows: - If the GP43 pin is high, the Device Disable Register at offset 22h is Read-Only. - If the GP43 pin is low, the Device Disable Register at offset 22h is Read/Write. The Device Disable register has a Register Lock bit (bit 1) that is cleared on VTR POR, VCC POR and PCI Reset. It cannot be cleared by software writing to the bit. The Device Disable register is controlled by the Register Lock bit as follows: - If the Register Lock bit is high, the Device Disable Register is Read-Only, - If the Register Lock bit is low, the Device Disable Register has no effect (default) The following table shows two different means of making the DDRC register read only. | DDRC ENABLE<br>(BIT 2 OF GP43 REG) | DDRC PIN | REGISTER LOCK BIT | REGISTER STATE | |------------------------------------|----------|-------------------|----------------| | X | X | 1 | Read Only | | 0 | X | 0 | Read/Write | | 1 | 0 | 0 | Read/Write | | 1 | 1 | 0 | Read Only | ## 5.16.2 SMBUS2 DEVICE DISABLE REGISTER (SMBUS2 ONLY) This device disable register is located in the SMBus2 register block and is only accessible through the SMBus2. The functionality of this register is identical to the LPC device disable register, with the exception to the GP43 pin when it is configured for it's DDRC function. Asserting the DDRC function on the GP43 pin has no effect on the SMBus2 Device Disable Register. See SMBus2 Device Disable Control on page 140 for a more detailed description of this register. Note: Either device disable register is capable of disabling the Parallel Port, Serial Port 1, Serial Port 2, and the Floppy by setting the respective bits to '1'. For a device to be enabled, both device disable registers must be set the respective device bit to enabled. Once the register lock bit is set in either register the only way to reset a device disable bit to enabled is by a VCC POR or a PCI Reset. **Note:** The Register Lock bit in each device disable register only effects the register it is located in. (i.e. If the LPC Device Disable Register is Read-only, the SMBus2 register may be Read/Write). Asserting the DDRC function on GP43 pin only effects the LPC Device Disable Register. ## 5.17 SMBus Controller The LPC47S45x supports SMBus. SMBus is a serial communication protocol between a computer host and its peripheral devices. It provides a simple, uniform and inexpensive way to connect peripheral devices to a single computer port. A single SMBus on a host can accommodate up to 125 peripheral devices. For a description of the SMBus protocol, please refer to the System Management Bus Specification Revision 1.0, February 15, 1995, available from Intel Corporation. The LPC47S45x is equipped with two independent SMBus devices, each with its own slave address, that share the SCLK and SDAT pins. The device described in this section is a master/slave controller and is referred to in this document as the SMBus. The second device, referred to as SMBus2, is a slave only device used to access internal SMBus2 Registers and the I/O devices on the X-Bus. The SMBus2 device is described in a later section. The SMBus can assert both an nIO\_PME and an nIO\_SMI event when enabled and following an SMBus interrupt. Refer to registers PME STS6, PME EN6, SMI STS2 and SMI EN2 in the Runtime Registers section for more information. The SMBus implementation in the LPC47S45x has the following additions over theAccess.bus: - 1. Added Timeout Error (TE) Bit, in D6 of the SMBus Status Register. - Added Timeout Interrupt Enable Bit D4 in the SMBus Control register. #### 5.17.1 CONFIGURATION REGISTERS See the configuration registers section for the SMBus Configuration Registers (Logical Device 0x0B). #### 5.17.2 RUNTIME REGISTERS Overview The SMBus contains five registers: - 1. Control - 2. Status - Own Address Data - 5. Clock The five SMBus registers occupy four addresses in the Host I/O space (Table 62). The Own Address register and the Clock register are used to initialize the SMBus controller. Normally these registers are written once following device reset. The other registers are used during actual data transmission/reception. The Data register performs all serial-toparallel interfacing. The Control/Status register contains status information required for bus access and/or monitoring. Descriptions of these registers follow in the sections below. Table 62 - SMBus Runtime Registers | | ISA HOST INTERFACE | | | | | | |---------------|------------------------|-----------|--|--|--|--| | REGISTER NAME | HOST INDEX | HOST TYPE | | | | | | Control | SMBus Base Address | W | | | | | | Status | SMBus Base Address | R | | | | | | Own Address | SMBus Base Address + 1 | R/W | | | | | | Data | SMBus Base Address + 2 | R/W | | | | | | Clock | SMBus Base Address + 3 | R/W | | | | | #### Control Register #### Overview The Control/Status register manages the SMBus operation and provides operational status (Table 63). The Control/Status register is located at the SMBus Base Address. The Control register is write-only and is located at the SMBus Base Address. The Control register provides register access control and control over SMBus signals. The read-only component of the SMBus Base Address is the Status register, described in the Status Register section, below. Table 63 – SMBus Control/Status Register (SMBus/Base Address) | CONTROL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|-----------|-----------|-------------|-------------|---------|-----------|---------|-----------| | Туре | W | W | W | W | W | W | W | W | | Bit Def | PINC | ES0 | Reserved | TIE | ENI | STA | STO | ACK | | Default | 0x00 on | VTR PO | R, VCC POR, | PCI RESET o | SOFT F | RESET | | | | | | | | | | | | | | Status | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Status<br>Type | <b>D7</b> | <b>D6</b> | D5<br>R | <b>D4</b> R | D3<br>R | <b>D2</b> | D1<br>R | <b>D0</b> | | | | | | | | | | | #### **Bit 7 PINC** Control register bit D7 is the Pending Interrupt Not Control bit. Writing the PINC bit to a logic '1' deasserts all Status register bits except for bit D0 nBB (Bus Busy). NOTE: the PINC bit has no affect on the nBB bit. The PINC bit is self-clearing. Writing this bit to a logic '0' has no effect. #### Bit 6 ESO Control register bit D6 is the Enable Serial Output control bit. ESO enables or disables the SMBus serial I/O. When ESO is '1', SMBus serial communication is enabled; communication with serial shift data register is enabled and the bits in the Status register are available for reading. #### Bit 5 **RESERVED** ### Bit 4 TIE The Timeout Interrupt Enable and the ENI bits determine whether or not an interrupt is generated as a result of an SMBus timeout error. When the TIE bit is '1' and ENI is asserted, SMBus timeout errors will generate an interrupt. When TIE is '0', SMBus timeout errors will not generate interrupts, regardless of the state of ENI. The TIE bit does not affect the Timeout Error bit TE in the Status register. #### Bit 3 ENI This bit enables the internal SMBus interrupt, nINT, which is generated when the PIN bit is asserted ('0'). ### Bit 2 and Bit 1 STA and STO These bits control the generation of the SMBus Start condition and transmission of slave address and R/nW bit, generation of repeated Start condition, and generation of the STOP condition (see Table 64). When transmitting the command code or data byte the STA and STO bits should bit set for NOP function. The following is an example of how to program these bits for the Write Byte protocol. To issue a start command: - load the data register with slave address - write to the control register to initiate a start condition (i.e., Bits[2:1] = 10) (see Note 1) - poll status register for a successful completed transaction (i.e., PIN bit = '0' and LRB bit = '1') - write NOP to the control register to prevent repeated start condition (i.e., Bits[2:1] = 00) To issue a command/data byte: - load data register with command/data byte (see Note 1) - poll status register for a successful completed transaction (i.e., PIN bit = '0' and LRB bit = '1') To issue a stop command: - write to the control register to initiate a stop condition (i.e., Bits[2:1] = 01) (see Note 1) - load the data register with dummy data (Note: This issues stop condition.) (Note 1: ESO bit must be '1' to shift serial data onto SMBus) Table 64 – Instruction Table for Serial Bus Control | STA | STO | PRESENT MODE | FUNCTION | OPERATION | |-----|-----|--------------|------------------|--------------------------------------------------------------------------------| | 1 | 0 | SLV/REC | START | Transmit START+address, remain | | | | | | MST/TRM if R/nW=0; go to MST/REC if R/nW=1. | | 1 | 0 | MST/TRM | REPEAT START | Same as for SLV/REC | | 0 | 1 | MST/REC; | STOP READ; | Transmit STOP go to SLV/REC mode; Note 1 | | | | MST/TRM | STOP WRITE | | | 1 | 1 | MST | DATA<br>CHAINING | Send STOP, START and address after last master frame without STOP sent; Note 2 | | 0 | 0 | ANY | NOP | No operation; Note 3 | Note 1: In master receiver mode, the last byte must be terminated with ACK bit high ('negative acknowledge'). **Note 2**: If both STA and STO are set high simultaneously in master mode, a STOP condition followed by a START condition + address will be generated. This allows 'chaining' of transmissions without relinquishing bus control. Note 3: All other STA and STO mode combinations not mentioned in Table 64 are NOPs. #### Bit 0 ACK This bit must be set normally to logic "1". This causes the SMBus to send an acknowledge automatically after each byte (this occurs during the 9th clock pulse). The bit is reset (to logic "0") when the SMBus controller is operating in master/receiver mode and requires no further data to be sent from the slave transmitter. This causes a negative acknowledge on the SMBus, which halts further transmission from the slave device. Status Register #### Overview The Status register, the read-only component of the SMBus Base Address, enables access to SMBus operational status information. #### Bit 7 PIN Pending Interrupt Not. This bit is a status flag which is used to synchronize serial communication and is set to logic "0" whenever the chip requires servicing. The PIN bit is normally read in polled applications to determine when an SMBus byte transmission/reception is completed. When acting as transmitter, PIN is set to logic "1" (inactive) each time the data register is written. In receiver mode, the PIN bit is automatically set to logic "1" each time the data register is read. After transmission or reception of one byte on the SMBus (nine clock pulses, including acknowledge) the PIN bit will be automatically reset to logic "0" (active) indicating a complete byte transmission/reception. When the PIN bit is subsequently set to logic "1" (inactive) all status bits will be reset to "0" on a BER (bus error) condition. In polled applications, the PIN bit is tested to determine when a serial transmission/reception has been completed. When the ENI bit (bit 4 of write-only section of the control/status register) is also set to logic "1" the hardware interrupt is enabled. In this case, the PI flag also triggers and internal interrupt (active low) via the nINT output each time PIN is reset to logic "0". When acting as a slave transmitter or slave receiver, while PIN = "0", the chip will suspend SMBus transmission by holding the SCLK line low until the PIN bit is set to logic "1" (inactive). This prevents further data from being transmitted or received until the current data byte in the data register has been read (when acting as slave receiver) or the next data byte is written to the data register (when acting as slave transmitter). #### **PIN Bit Summary** The PIN bit can be used in polled applications to test when a serial transmission has been completed. When the ENI bit is also set, the PIN flag sets the internal interrupt via the nINT output. In transmitter mode, after successful transmission of one byte on the SMBus the PIN bit will be automatically reset to logic "0" (active) indicating a complete byte transmission. In transmitter mode, PIN is set to logic "1" (inactive) each time the data register is written. In receiver mode, PIN is set to logic "0" (inactive) on completion of each received byte. Subsequently, the SCLK line will be held low until PIN is set to logic "1". In receiver mode, when the data register is read, PIN is set to logic "1" (inactive). In slave receiver mode, an SMBus STOP condition will set PIN=0 (active). PIN=0 if a bus error (BER) or a timeout error (TE) occurs while the Timeout Interrupt Enable is asserted (TIE). #### Bit 6 TE When the Timeout Error bit D6 is '1', an SMBus timeout error has occurred (see Section 0 SMBus Timeout). Timeout errors generate an interrupt if the TIE bit is asserted (see Section on Bit 4 TIE). If the TIE bit is asserted, timeout errors will assert the PIN bit. The TE bit is deasserted '0' whenever the PIN bit is deasserted (see Section on Bit 7 Pin). #### Bit 5 STS When in slave receiver mode, this flag is asserted when an externally generated STOP condition is detected (used only in slave receiver mode). #### Bit 4 BER Bus error; a misplaced START or STOP condition has been detected. Resets nBB (to logic "1"; inactive), sets PIN = "0" (active). ## Bit 3 LRB/AD0 Last Received Bit or Address 0 (general call) bit. This status bit serves a dual function, and is valid only while PIN=0: - LRB holds the value of the last received bit over the SMBus while AAS=0 (not addressed as slave). Normally this will be the value of the slave acknowledgment; thus checking for slave acknowledgment is done via testing of the LRB. - ADO; when AAS = "1" (Addressed as slave condition) the SMBus controller has been addressed as a slave. Under this condition, this bit becomes the ADO bit and will be set to logic "1" if the slave address received was the 'general call' (00h) address, or logic "0" if it was the SMBus controller's own slave address. ### Bit 2 AAS Addressed As Slave bit. Valid only when PIN=0. When acting as slave receiver, this flag is set when an incoming address over the SMBus matches the value in own address register (shifted by one bit) or if the SMBus 'general call' address (00h) has been received ('general call' is indicated when AD0 status bit is also set to logic "1"). #### Bit 1 LAB Lost Arbitration Bit. This bit is set when, in multi-master operation, arbitration is lost to another master on the SMBus. #### Bit 0 nBB Bus Busy bit. This is a read-only flag indicating when the SMBus is in use. A zero indicates that the bus is busy, and access is not possible. This bit is set/reset (logic "1"/logic "0") by Start/Stop conditions. #### Own Address Register When the chip is addressed as slave, this register must be loaded with the 7-bit SMBus address to which the chip is to respond. During initialization, the own address register must be written to, regardless whether it is later used. The Addressed As Slave (AAS) bit in status register is set when this address is received (the value in the data register is compared with the value in own address register). Note that the data and own address registers are offset by one bit; hence, programming the own address register with a value of 55h will result in the value AAh being recognized as the chip's SMBus slave address. After reset, own address register has default address 00h. Table 65 - SMBus Own Address Register (SMBus Base Address +1) | OWN ADDR | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------------------------------------------------------|---------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------------| | Default = | Type | R/W | 0x00 on VTR<br>POR, VCC<br>POR,<br>PCI Reset or<br>Soft Reset | Bit Def | Slave<br>Address<br>(bit 6) | Slave<br>Address<br>(bit 5) | Slave<br>Address<br>(bit 4) | Slave<br>Address<br>(bit 3) | Slave<br>Address<br>(bit 2) | Slave<br>Address<br>(bit 1) | Slave<br>Address<br>(bit 0) | Command Bit Read = '1' Write = '0' | #### Data Shift Register The Data Register acts as serial shift register and read buffer interfacing to the SMBus. All read and write operations to/from the SMBus are done via this register. SMBus data is always shifted in or out of shift register. In receiver mode the SMBus data is shifted into the shift register until the acknowledge phase. Further reception of data is inhibited (SCLK pin held low) until the data shift register is read. In the transmitter mode data is transmitted to the SMBus as soon as it is written to the shift register if the serial I/O is enabled (ESO=1). Table 66 – SMBus Data Register (SMBus Base Address +2) | Default | DATA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------------------------|------|-----|-----|-----|-----|-----|-----|-----|-----| | 0x00 on VTR POR,<br>VCC POR, | R/W | PCI Reset or | | | | | | | | | | | Soft Reset | | | | | | | | | | Note: Bytes are transferred most significant bit (MSB) first. ## Clock Register ### Overview The Clock Register controls the internal SMBus clock generator, the SMBus reset, and the SCLK pin clock frequency (Table 67). The Clock register is 00H by default. Table 67 - SMBus Clock Register (SMBus Base Address +3) | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT | |-----|----|---------------------|----|------|------|----|---------|---------|----------|----------------------------------------------------| | TYI | PE | R/W | R | R | R | R | R/W | R/W | R | 0x00 on | | NAI | ME | SMB_RST<br>(Note 1) | | RESE | RVED | | CLK_DIV | CLK_SEL | RESERVED | VTR POR,<br>VCC POR,<br>PCI Reset or<br>Soft Reset | Note 1: The SMBus reset bit is not self-clearing. SMSC DS – LPC47S45x Page 133 of 259 Rev. 07/09/2001 #### Bit 7 SMB\_RST The SMBus Reset bit D7 is used to reinitialize all the logic and registers in the SMBus block. SMB\_RST is active high and is not self-clearing. To properly reset the the SMBus block, write the SMB\_RST bit to '1' and then re-write the SMB\_RST bit to '0'; i.e., the SMB\_RST bit must be '0' for normal device operation. The SMB\_RST bit is '0' by default. #### Bit 6 - Bit 3 **RESERVED** ## Bit 2 CLK\_DIV The CLK\_DIV bit D2 is used to divide the SMBus input clock by two. When CLK\_DIV = '0' (default) the SMBus input clock is not divided; when CLK\_DIV = '1', the SMBus input clock, as well as the SMBus output clock SCLK, is divided by two. ## Bit 1 CLK\_SEL The CLK\_SEL bit D1 is used to enable the SMBus input clock. When CLK\_SEL = '1', the SMBus inout clock is enabled and the SMBus block can operate normally; when CLK\_SEL = '0' (default), the input clock is stopped and the SMBus will not run. The SMBus output clock SCLK frequency is determined by the CLK\_SEL and CLK\_DIV bits (Table 68). | | K FREQUENCY<br>ROLS | DESCRIPTION | |-----------------|---------------------|---------------| | CLK_SEL CLK_DIV | | | | 0 | Х | CLOCK OFF | | 1 | 0 | SCLK = 100kHz | | 1 | 1 | SCLK = 50kHz | Table 68 – SMBus Clock Select Encoding #### **SMBus Timeouts** #### Overview The SMBus is designed to provide a predictable communications link between a system and its devices. However some devices, such as a Smart Battery using a microcontroller to support both bus and maintain battery data, may require more time than might normally be expected. The following specifications take such devices into account while maintaining a relatively predictable communications. The following are general comments on the SMBus' timing: - The bus may be at 0 kHz when idle. - The FSMB Min is intended to dissuade components from taking too long to complete a transaction. - An idle bus can be detected by observing that both the clock and data remain high for longer than THIGH Max. - Every device must be able to recognize and react to a start condition at FSMB Max. See the Timing Diagrams Section for the SMBUS timing. #### **SMBus Timeout** - The SMBus controller will indicate a timeout error when any clock low (SCLK) exceeds the TTIMEOUT value shown in SMBus timing table above. - Timeout errors are identified using the TE bit in the SMBus Status register (see Status Register section). The SMBus master/slave controller does not implement hardware to release the clock/data lines upon detecting a timeout that exceeds the TTIMEOUT value shown in the Timing Diagrams Section for the SMBus timing. The SMBus master or slave can hold the SMBus indefinitely and the slave can respond improperly following a timeout, thereby restricting access to the SMBus by other devices on the bus. Software can issue a stop on the SMBus, or reset the master/slave controller by setting the SMB\_RST bit. This can be done based on polling the TE bit or enabling interrupts based on SMBus timeout error. ## **Sample Transaction Diagram** The following figure illustrates a data transaction on the SMBus. FIGURE 7 - SAMPLE SMBUS SINGLE BYTE TRANSACTION ## 5.18 SMBus2 Slave Device The LPC47S45x is equipped with two independent SMBus devices each with its own slave address that share the SCLK and SDAT pins. The first device, described in the previous section, is a master/slave controller and is referred to in this document as the SMBus. The second device, referred to as SMBus2, is a slave only device used to access internal SMBus2 Registers and the I/O devices on the X-Bus. FIGURE 8 – REPRESENTATIVE DIAGRAM OF SMBUS AND SMBUS2 The SMBus2 controller will maintain its slave address in the Runtime Register block at offset 0x76. The SMBus2 slave device has four possible bootable addresses by using the strapping options, SADR0 and SADR1, located on pins 101 and 103. Both the SMBus and SMBus2 have programmable slave addresses since they reside in read/write registers. In addition, since each of these devices have their own SMBus address, there is no need to provide any extra control signals between the two devices. Note: The SMBus2 controller is running at boot-up and may be accessed even if the processor fails. This allows the the system designer the ability to communicate with peripheral devices attached to the X-Bus from an external host controller. (i.e. the LCD controller, the Com 2 port, etc.). The SMBus and the LPC interface both access the X-Bus, therefore arbitration registers have been provided. The grant bit in these registers reflects the state of the logic that gives either bus control of the X-Bus. See section 5.18.3 X-Bus SMBus2/LPC Arbitration on page 137. #### 5.18.1 SMBUS PROTOCOLS SUPPORTED BY SMBUS2 The SMBus2 supports two of the command protocols defined in the System Management Bus Specification, v1.1. - Write Byte - Read Byte - After an SMBus transaction has been started, the first byte transmitted is always the Slave Address. Once a device acknowledges ownership of the slave address, the next byte transmitted by the host/master is the command code. Each byte transferred on the bus must be followed by an acknowledge bit. Bytes are transferred with the most significant bit (MSB) first. - The Read Byte and Write Byte protocols are shown. FIGURE 9 - WRITE BYTE PROTOCOL FIGURE 10 - READ BYTE PROTOCOL **Note 1:** In the Read Byte Protocol there is no stop condition before the repeated start condition, and a "Not ACKnowledge" signifies the end of the read transfer. #### 5.18.2 COMMAND CODES SMBus2 can access the SMBus2 Registers, nXCS0, XCS1, nXCS2, and nXCS3 through six predefined command codes listed in the following table. The four MSB of the command code are used to identify which X-Bus device should be accessed. The four LSB of the command code may be used as address or control bits and are mapped directly to XA[3:0] (i.e., bit[0]=XA[0], bit[1]=XA[1], etc.) LPC and SMBus2 arbitration registers control which interface is granted access to the X-Bus interface. Before the SMBus initiates an I/O cycle on the X-Bus, it should request access to the X-Bus in the SMB\_ARB Arbitration Register located at offset 02h in the SMBus2 Registers. See 5.18.3 – X-Bus SMBus2/LPC Arbitration. **Note**: When accessing the SMBus2 Registers, the four LSB are used as the address of the register that is to be read from or written to. When accessing an LCD controller on XCS1, the four LSB are used to determine the type (i.e., Data/Command) and direction (i.e., R/W) of the transaction. It is important that the type and direction embedded in the command code match the type and direction dictated by the SMBus protocol. Both of these SMBus transactions require the Write Byte and Read Byte protocols. Table 69 - Command Codes | X-BUS DEVICE | COMMAND<br>CODE | TYPE | REGISTERS ACCESSIBLE | |------------------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SMBus2 Registers | 0000 xxxx | R/W | Registers 00h to 0B in SMBus2 Register Map are accessible by 4 LSB. | | LCDCS & CS1 | 0001 xxxx | R/W | Make CS1 active LCDS = RD + WR is used to latch the data. | | | | | For LCD Controller operation, the 2 lowest bits must directly correspond to A0 and A1. (See Supported LCD Controllers on page 146) xx00 = Command Write xx01 = Command Read xx10 = Data Write xx11 = Data Read | | | | | <b>Note</b> : The least significant bit is R/W control bit. All reads are odd addresses and all writes are even addresses to X-Bus registers. | | CS0 | 0010 xxxx | R/W | Set CS0 active. The 4 LSBs of the Command Code are forwarded to the X-Bus address pins (XA[3:0]). These bits can be used to address 8-bit external Registers (0h-Fh) or as control signals for devices connected on the X-Bus | | CS1 | 0011 xxxx | R/W | Set CS1 active. The 4 LSBs of the Command Code are forwarded to the X-Bus address pins (XA[3:0]). These bits can be used to address 8-bit external Registers (0h-Fh) or as control signals for devices connected on the X-Bus | | CS2 | 0100 xxxx | R/W | Set CS2 active. The 4 LSBs of the Command Code are forwarded to the X-Bus address pins (XA[3:0]). These bits can be used to address 8-bit external Registers (0h-Fh) or as control signals for devices connected on the X-Bus | | CS3 | 0101 xxxx | R/W | Set CS3 active. The 4 LSBs of the Command Code are forwarded to the X-Bus address pins (XA[3:0]). These bits can be used to address 8-bit external Registers (0h-Fh) or as control signals for devices connected on the X-Bus | **Note**: 'x' denotes bits that can be set according to which registers need to be read or written. (i.e. if command code = 0000 0001 – Initiates Read/Write to SMB\_DDR register, therefore the next Data Byte will be sent to that register, which will determine which of the specified peripheral will be enabled/disabled). If 'xxxx' refers to an undefined register location the command is ignored. **User Note:** When a read/write is performed with an LCD controller, the direction (R/W) and type (Data/Command) must be part of the command code as shown in the table above. The direction of the transaction defined in the command code **MUST** match the direction defined by the SMBus protocol. #### 5.18.3 X-BUS SMBUS2/LPC ARBITRATION The SMBus and the LPC interface can both access the X-Bus for I/O transactions. Therefore, two arbitration registers have been added to control access to the X-Bus interface. The LPC\_ARB Arbitration Register has been added to the Runtime Register Block at offset 0x77 and the SMB\_ARB Arbitration Register has been added to the SMBus2 Registers at offset 02h (see Table 71 on page 139). Both register have an X-Bus Access Request bit and an X-Bus Access Grant bit. Table 70 offers a summary of how each bus will be granted the X-Bus. #### Request Access to X-Bus When either bus wants to access the X-Bus, they must set Bit [0] of their respective arbitration register to '1'. Requests are granted on a first-come first-serve basis. Once a request is granted, no other request may be granted until the bus that is holding the X-Bus resets its request bit to '0'. Note: The request bit should remain high for the duration of the entire transaction. If removed prematurely and if the other bus is making a request, the transaction will be terminated and the new request will be granted. To ensure the SMBus can always gain control of the X-Bus, the SMB\_ARB Arbitration register has a Master Request bit. If the LPC interface is unable to clear its request bit, the SMBus can assert a request by placing a '1' on bit[2] of the SMB ARB Arbitration register. #### X-Bus Access Granted Each arbitration register has an X-Bus Access Grant bit, which is set by hardware only. Each bus must monitor their own grant bit to determine when they have been granted access to the X-Bus. Each interface should verify that access has been granted to them before initiating any I/O transactions. Note: The LPC Bus is granted access to the X-Bus by default at boot-up. The LPC interface should not clear the request bit until boot-up is complete. **PAST STATE PRESENT STATE OUTPUTS OUTPUTS INPUTS** LPC\_REQ SMB MRQ SMB GNT LPC GNT SMB REQ SMB GNT LPC GNT $\uparrow$ $\uparrow$ Note 1 Note 1 na na $\uparrow$ Table 70 - SMBus2/LPC Arbitration Summary **Note**: The ↑ represents a transition from a '0' to a '1'. Note: na means not applicable (i.e. Don't Care). **Note 1**: If LPC\_REQ and SMB\_REQ "transition" to a '1' at the same time, arbitration logic produces either LPC\_GNT='1' or SMB\_GNT='1' based on a first-come first-serve basis. For the case when they transition to a '1' at the same time, circuitry is implented to prevent oscillation. #### 5.18.4 SMBUS2 REGISTER SUMMARY SMBus2 has a dedicated set of registers, accessible by the SMBus, that are used for disabling peripheral devices, arbitrating X-Bus access, and monitoring the length of time VCC and VTR are powered-on. These registers are listed in the following table. Notice that VCC\_CNTx and VTR\_CNTx are also accessible by the LPC interface through the runtime registers (See section 7 Runtime Registers on page 156). Table 71 - SMBus2 Register Mapping Summary | SMBUS2<br>REG<br>OFFSET<br>(HEX) | NAME | TYPE | DESCRIPTION | RUNTIME<br>REGISTER<br>OFFSET | |----------------------------------|----------|------|-------------------------------------------|-------------------------------| | 00 | SMB_Com2 | R/W | Com Port 2 Enable/Disable | - | | 01 | SMB_DDR | R/W | SMBus2 Device Disable Control | - | | 02 | SMB_ARB | R/W | SMBus2/LPC Arbitration | - | | 03 | Reserved | R/W | Reserved – Reads return zero. | - | | 04 | Vcc_CNT1 | R | Vcc Power On Elapsed Time Counter, Byte 1 | 6Dh | | 05 | Vcc_CNT2 | R | Vcc Power On Elapsed Time Counter, Byte 2 | 6Eh | | 06 | Vcc_CNT3 | R | Vcc Power On Elapsed Time Counter, Byte 3 | 6Fh | | 07 | Vcc_CNT4 | R | Vcc Power On Elapsed Time Counter, Byte 4 | 70h | | 08 | Vtr_CNT1 | R | Vtr Power On Elapsed Time Counter, Byte 1 | 71h | | 09 | Vtr_CNT2 | R | Vtr Power On Elapsed Time Counter, Byte 2 | 72h | | 0A | Vtr_CNT3 | R | Vtr Power On Elapsed Time Counter, Byte 3 | 73h | | 0B Vtr_CNT4 R | | R | Vtr Power On Elapsed Time Counter, Byte 4 | 74h | **Note:** The VCC\_CNTx registers and VTR\_CNT registers are described in section 5.14 Power On Elapsed Timer (POET) on page 123 and in the Runtime Register section. ## 5.18.5 SMBUS2 REGISTER DESCRIPTION Registers that are accessible by the LPC interface are described in the "Runtime Register" Section. All registers that are accessible by the SMBus only are described below. ### Com Port 2 Enable/Disable This register allows the user to tri-state the Com 2 port interface located on pins 93 and 95 to 101, giving the system designer the added flexability to mux an external COM Controller with this interface. Table 72 - SMBus 2 SMB\_COM2 Register Description | NAME | REG OFFSET<br>(HEX) | TYPE | DESCRIPTION | |----------------|---------------------|------|------------------------------| | SMB_Com2 | 00h | I/O | Bit [0] = Com 2 Disable | | | | | 0 = Com 2 Interface Enabled | | Default = 0x00 | | | 1 = Com 2 Interface Disabled | | on VCC POR | | | Bit [1] = Reserved | | and PCI Reset. | | | Bit [2] = Reserved | | | | | Bit [3] = Reserved | | | | | Bit [4] = Reserved | | | | | Bit [5] = Reserved | | | | | Bit [6] = Reserved | | | | | Bit [7] = Reserved | **Note:** When the SMB\_COM2, Bit [0] = 1, all COM Port 2 input pins are disconnected from the COM Port 2 controller. All output buffers on the COM Port 2 interface pins (i.e., pins 93, 95-101) are tri-stated, regardless of whether they are configured for GPIO or UART functionality. The Com Port 2 input pins are held in an inactive state as described in Table 73. Table 73 – COM Port 2 Inactive Signal State | COM PORT 2<br>SIGNAL | I/O | INACTIVE<br>STATE | |----------------------|-----|-------------------| | RI2# | I | Н | | DCD2# | I | Н | | RXD2 | I | L | | TXD2 | 0 | na | | DSR2# | I | Н | | RTS2# | 0 | na | | CTS2# | I | Н | | DTR2# | 0 | na | ## SMBus2 Device Disable Control This register enables/disables the Floppy Port, Serial Ports 1 and 2, and the Parallel Port. The SMBus2 DDR Register is identical in operation to the LPC Device Disable Register in the Runtime Registers Block, at offset 22h, except for interaction with signal DDRC (pin 31). If a device is disabled in either register it will be disabled to both interfaces. To set a device to be enabled, both registers must set the respective enable bit to '0'. Bit [1], Register Lock, of the SMBus2 DDR register only affects R/W status of the SMBus2 DDR register. Table 74 - SMBus 2 SMB\_DDR Register description | NAME | SMBus2<br>REG OFFSET<br>(hex) | DESCRIPTION | |---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Disable Register, SMB_DDR Default = 0x00 on VCC POR and PCI Reset. | READ/WRITE when Device Disable Register Bit[1] = 0 READ-ONLY when Device Disable Register Bit[1] = 1 | Bit[0] Floppy Write Protect. 0= no effect: floppy write protection is controlled by the write protect pin or the Forced Write Protect bit (bit 0 of register 0xF1 in Logical Device 0); 1= Write Protected. If set to 1, this bit overrides the write protect pin on the part and the forced write protect bit. nWRTPRT (to the FDC Core) = WP (FDC SRA Register, Bit 1) = (Floppy Write Protect) OR nWRTPRT(from the FDD Interface) OR (nDS0 AND Force Write Protect ) OR (nDS1 AND Force Write Protect ). Note: The Force Write Protect bit is in the FDD Option Configuration register. Bit[1] Register Lock This bit is cleared on VCC POR and PCI Reset. 0 – No effect (Default) 1 – All of the bits in this register are Read Only until a VCC POR or PCI RESET. Bits[2] Reserved. Return 0 on read. Bit[3]: Floppy Enable. 0=No effect: FDC controlled by its activate bit; 1=Floppy Disabled Bit[4] Reserved | | NAME | SMBus2<br>REG OFFSET<br>(hex) | DESCRIPTION | |------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Bit[5] Serial Port 2 Enable | | | | 0=No effect: UART2 controlled by its activate bit; | | | | 1=UART2 Disabled | | | | Bit[6] Serial Port 1 Enable. | | | | 0=No effect: UART1 controlled by its activate bit; | | | | 1=UART1 Disabled | | | | Bit[7] Parallel Port Enable. | | | | 0=No effect: PP controlled by its activate bit; | | | | 1=PP Disabled | | | | Note: If "0" (enabled), bits[7:3] have no effect on the devices; devices are controlled by their respective activate bits. If "1" (disabled), bits[7:3] override the activate bits in the configuration registers for each logical block. | **Note**: Any peripheral that is disabled in this register will not be accessible by either the LPC interface or the SMBus. See the LPC Device Disable Register in the Runtime Register section. #### SMBus2, SMB ARB Arbitration Register This register is used to request access to the X-Bus through Bit[0]. If the request is granted, Bit[1] will be set to '1' by the hardware. The host/master should monitor this bit to know when to initiate an I/O cycle. If the the LPC interface locks up or cannot remove its request, an SMBus master request is available on Bit[3]. If this bit is asserted, any active LPC transactions are immediately terminated. Table 75 – SMBus2, SMB\_ARB Arbitration Register | NAME | SMBus2<br>REG OFFSET<br>(hex) | DESCRIPTION | |------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | SMB_ARB | 02 | Bit [0] = SMB_REQ, SMBus2 X-Bus Access Request | | Arbitration Register | | Bit [1] = SMB_GNT, SMBus2 X-Bus Access Grant | | Default = 0x00<br>on VCC POR and<br>PCI Reset. | Bit 0 and Bit 2 are R/W by the SMBus2, Bit 1 is set/reset by the arbitration logic, and Read only | Bit [2] = SMB_MREQ SMBus2 X-Bus Master Request Bit [3] = Reserved Bit [4] = Reserved Bit [5] = Reserved Bit [6] = Reserved | **Note**: Since both the LPC Bus and SMBus are able to access the X-Bus, arbitration registers have been provided. It is important to note that when XMB\_MREQ=1, accesses to the X-Bus by the SMBus will take precedence over accesses made by the LPC Bus. That means any transaction initiated by the LPC bus will be immediately terminated. ## 5.18.6 INVALID COMMAND PROTOCOL RESPONSE BEHAVIOR The LPC47S45x registers that are accessed with an invalid command protocol will not be updated. A register will only be updated following a valid command protocol. The only valid commands are the read byte and write byte commands described in section 5.18.1 SMBus Protocols supported by SMBus2. Invalid Slave Address If the host sends an invalid slave address, the SMBus2 interface will not respond and it will return to its idle state Invalid Register Address SMSC DS – LPC47S45x If the SMBus Slave Interface receives an invalid Register Address after acknowledging a valid slave address and a write field bit, it will follow through with the command protocol (if the command protocol from the master is correct). It will latch the register address and ACK. In the case of a read byte command, it will ACK the second START, slave address and read field, but return zero data. In the case of a write byte command, it will ACK the register data but it will have no effect. If the command protocol from the master is not correct, it will respond as described below. #### Slave Receives Multiple Byte Read Command Protocol This condition pertains to an attempt by the host to transfer two or more bytes in a read command. If the SMBus Slave Interface receives an ACK after the first register data byte it will stop responding and return to idle. **Note:** This pertains to an attempted autoincrement read as in I<sup>2</sup>C. The LPC47S45x does not support the SMBus block read command. ## Slave Receives Multiple Byte Write Command Protocol This condition pertains to an attempt by the host to transfer two or more bytes in a write command. If the SMBus Slave Interface receives a second data byte following the register data byte ACK, it will stop responding (NACK) and return to the idle state. Note: This pertains to an attempted autoincrement write as in I<sup>2</sup>C. The LPC47S45x does not support the SMBus block write command and if a byte count is given in the data byte field, it will be interpreted as data #### Improper Field Within Command Protocol If the SMBus slave interface receives an improper field, it will stop responding and return to the idle state. Several cases follow. Note that by not responding, a NACK will be produced in the ACK/NACK field that follows the improper field. #### Stop Flag Received During Command/Data Expectation If the SMBus Slave Interface receives a STOP where it is not expected, it will not respond and return to idle. #### Start Sequence Received in Middle of Transaction If the SMBus Slave Interface receives a correct start sequence (start bit, valid slave address and write bit) in the middle of a transaction (not a read byte transaction) it will stop responding and return to idle. #### Read Field Received Following the First Slave Address If the SMBus Slave Interface receives a read bit following the first slave address (excluding the bit field following the second slave address of a read command), it will not respond and then return to idle. #### Write Field Received Following the Second Slave Address of a Read Command If the SMBus Slave Interface receives a write bit following the second slave address of a read command, it will not respond and then return to idle. ## 5.18.7 SLAVE DEVICE TIME-OUT The SMBus2 slave device will always time-out when SCLK is held low longer than $T_{TIME-OUT}$ Max = 35ms. The SMBus Slave Interface resets and returns to idle if SCLK is held low for longer than $T_{TIME-OUT}$ Max. ## 5.18.8 STRETCHING THE SCLK SIGNAL The LPC47S45x supports stretching of the SCLK low time between byte transfers (byte+ACK). The SMBus2 slave device will not hold the SCLK low longer than ten CLOCKI pulses. #### 5.18.9 SMBUS TIMING The SMBus Slave Interface complies with the SMBus AC Timing Specification. See FIGURE 37 in the Timing Diagrams section. ## **5.18.10 BUS RESET SEQUENCE** The SMBus Slave Interface will reset and return to the idle state upon a START field followed immediately by a STOP field. ### 5.19 X-Bus Interface The X-Bus interface is capable of performing I/O cycles initiated by either the SMBus or the LPC interface. This interface allows the LPC47S45x to interface to as many as 4 external components that have an 8 bit data bus and occupy up to 4 contiguous I/O address ports. The LPC47S45x decodes I/O cycles received from the LPC interface and if the transaction is valid the X-Bus will activate the appropriate chip select. **Note:** Before initiating an I/O cycle, the SMBus or the LPC interface should verify that it has been granted access to the X-Bus. Note: External pullups are required on the nXRD and nXWR pins. **Note:** The X-Bus interface is powered by VCC only. #### 5.19.1 I/O CYCLES I/O cycles may be initiated on the X-Bus by either the SMBus or LPC interfaces. Since both interfaces can request the X-Bus, a simple arbitration scheme has been implemented on a "first-come, first-serve" basis, where the request not chosen is simply ignored. All I/O transactions will be decoded, but only the bus that wins arbitration will be given access to the X-Bus interface. See section 5.18.3 X-Bus SMBus2/LPC Arbitration on page 137 for a more detailed description of arbitrating access to the X-Bus. The X-bus chip selects XCS1, nXCS2, and nXCS3 have an associated disable bit. This bit allows each chip select to be individually enabled or disabled. This bit is part of the X-bus Low Address Byte Configuration register. The X-bus chip selects, XCS1, nXCS2, and nXCS3, base address register has an associated "write protect" bit that can only be set once, and is reset by VCC POR and PCI Reset. When this bit is set, it prevents the base address configuration registers (high byte and low byte) for each chip select from being written. This security feature ensures that the base address and disable bit for each chip select can only be set by BIOS and cannot be corrupted by any virus software. This bit is part of the X-bus Low Address Byte Configuration register. Note: nXCS0 does not have the disable bit or the write protect bit so that it may be used to support snooping on port 80h. Note: All the chip selects are active low except XCS1. This chip select was designed to support an LCD controller, which needs an active high signal. See section 5.19.2 Supported LCD Controllers. The read and write strobes have address setup and hold times, and pulse widths, that are compatible with X-Bus timing of the Intel PIIX4. See the timing diagrams in the "Timing" section. The strobes will only become active during an LPC cycle in which the LPC address matches the corresponding X-bus address or during an SMBus initiated cycle in which the SMBus Command Code matches the corresponding chip select command code. When the read/write strobes become active, the bus that wins arbitration will either read/write the data presented on the XD[7:0] pins. ## SMBus Initiated I/O Cycles The X-Bus interface may be accessed by the SMBus2 controller for I/O transactions. (See section 5.18 SMBus2 Slave Device) The X-Bus interface will decode the four MSB (i.e., bits[7:4]) of the command code received on the SMBus. If the command code received matches one of the command codes defined in Table 69 then the appropriate chip select will be made active. The four LSB (i.e., [3:0]) of the command code will be forwarded to address bits XA3 to XA0 respectively. ## LPC Initiated I/O Cycles The X-Bus interface may be accessed by the LPC interface for I/O transactions only. See section 5.3 LPC Interface on page 24 for supported LPC I/O cycles. The chip select outputs are generated by circuitry in the LPC47S45x that compares the LPC I/O address bits with the X-bus base I/O address configuration registers. #### Chip Selects The LPC47S45x performs 16-bit address qualification on the X-Bus base I/O addresses. That is, the upper 4-bits, bits[15:12], must be '0'. Note: Bit 6 of the OSC Global Configuration Register (CR24) must be set to '1' for 16-bit address qualification. **Note:** The four LSB of the Address (or Command Code) are always forwarded to the address signals XA[3:0], regardless of what mode is programmed in the X-Bus Selection Configuration Register. #### nXCS0 Chip select zero is activated only if the I/O address bits 12 to 15 are zero and bits 0 to 11 match the Base I/O Address, which is stored in Logical device 8 at offsets 60h and 61h. #### XCS<sub>1</sub> Chip select one is activated only if the I/O address bits 12 to 15 are zero and bits 2 to 11 match the Base I/O Address, which is stored in Logical device 8 at offsets 62h and 63h. #### nXCS2 and nXCS3 Activation of chip selects two and three are dependent on the Mode of Operation selected. See below. #### Modes of Operation This interface has been designed to operate in two modes of operation. Both modes offer 4 separte chip selects (nXCSO - nXCS3), a read strobe (nXRD), a write strobe (nXWR) and an 8 bit data bus (XDO - XD7). External pullups are required on the nXRD and nXWR pins. The mode of operation determines the number of bits in the base I/O addresses required to activate nXCS2 and nXCS3. The mode is chosen via bit 0 of the X-Bus Selection Configuration Register located in Logical Device 8 at 0xF0. - In X-Bus Mode 1, the X-bus base I/O address configuration registers for nXCS2 and nXCS3 contain address bits A15 through A8 and A7 through A2, respectively. A1 and A0 pass directly through to XA1 and XA0, respectively. The chip selects only become active for the LPC bus cycle in which the address match occurs. - In X-Bus Mode 2, the X-bus base I/O address configuration registers for nXCS2 and nXCS3 contain address bits A15 through A8 and A7 through A4, respectively. A3, A2, A1 and A0 pass directly through to XA3, XA2, XA1 and XA0, respectively. The chip selects only become active for the LPC bus cycle in which the address match occurs. See FIGURE 11 for a representative diagram of the operation of the X-Bus interface in both Modes 1 and 2. Notice that nXCS0 and XCS1 operate the same in Modes one and two. ## X-Bus Chip Select Base I/O Address Registers The Base I/O Address Registers for the X-bus are defined in the Configuration section. See Table 93 – X-Bus, Logical Device 8 [Logical Device Number = 0x08] on page 214. ## X-Bus I/O Configuration Register X-Bus Selection Register is used to select the X-bus mode and the pulse widths of the X-bus read and write strobes. This register is located in Logical Device 8 at an offset of 0xF0. See the Configuration section for register description. See the "Timing Diagrams" section for figures that show "representative" LPC I/O to X-bus cycle timing. The following figure shows the X-bus Interface (Shaded areas operate differently in Mode 1 and Mode 2). FIGURE 11 - LPC AND SMBUS I/O ACCESSES TO THE X-BUS INTERFACE (MODE 1/MODE 2) #### 5.19.2 SUPPORTED LCD CONTROLLERS The following table lists LCD controllers supported by the LPC47S45x and their corresponding signals. Chip select 1, XCS1, is active high to support these LCD controllers without any external logic. **Table 76 – LCD Controller Connections** | LPC47S45X<br>SIGNAL | HITACHI<br>HD61202U<br>SIGNAL | MOTOROLA<br>MC141803<br>SIGNAL | |---------------------|-------------------------------|--------------------------------| | XCS1 | CS3 | CE | | LCDCS | E | CS# | | A0 | RW | R/W# | | A1 | D/I | D/C# | | XD0-XD7 | DB0-DB7 | DO-D7 | The two least significat address bits are used to communicate the type and direction of a transaction initiated with the LCD controller. A1 determines if the transaction is a command or data type and A0 determines is the transaction is a read/write. **Table 77 – LCD Controller Operations** | A1 | Α0 | LCD CONTROLLER<br>OPERATION | |----|----|-----------------------------| | 0 | 0 | Command Write | | 0 | 1 | Command Read | | 1 | 0 | Data Write | | 1 | 1 | Data Read | **Note:** The direction of LCD Controller Operation (i.e. Read/Write) must match the direction of the command issued by either the LPC interface or the SMBus. Timing for SMBus initiated cycles accessing the LCD controller are shown in the Timing Diagrams section. ## 6 ACPI/PME/SMI FEATURES The LPC47S45x supports ACPI as described in this section. Note on Terminology in this Document: - A wake event results in the nPS\_ON pin going active low. - A PME event results in the nIO PME pin going active low. The LPC47S45x supports legacy SMI events, power management events (PME) and the ACPI register set for SCI event handling. The following sections will give an overview of the power supply states supported on the LPC47S45x, the ACPI registers and features offered, and a description of PME and SMI event handling. **Note:** The PM1 and GPE registers located in the Runtime Register block are ACPI specific registers used to support SCI event handling. In addition, there is a Power Supply register in the Configuration Register block, Logical Device A at offset 0xF8, that is used to control/enable the power supply states, sleep control, and the SMI/SCI select capability for legacy support. ## 6.1 Power States The ACPI Specification defines Global Sytem State Definitions, Device Power State Definitions, and Sleep State definitions. The following sections show the power states that are supported in hardware by the LPC47S45x. #### 6.1.1 GLOBAL/SYSTEM SLEEP STATES There are four Global System states and five System States as defined by the "Advanced Configuration and Power Specification," Rev 1.0b. Listed below are the supported Global and System states. ## 1. G3 - Mechanical Off (VCC=0V, VTR=0V) This state is entered when power is totally removed from the system (i.e., pulling the plug). This is the only safe state to operate on the hardware without damaging it. Except for the Real Time Clock, power consumption is zero. See Table below for power supply states for "Mechanical Off". ## 2. G2/S5 - Soft Off(VCC=0V, VTR=3.3V) This state is entered when software writes a '1' to the SLP\_EN bit while the SLP\_TYPx bits [4:2]=111. The system can be awakened by the power button or a wake-up event (i.e., wake on specified key, RTC alarm, etc.). This state is also entered when a power button over-ride event occurs, which is generated when a user presses the power button for more than four seconds while the system is in the working state. If a power button over-ride event is used to put the system into a Soft Off state, then the Power Button must be used to wake the system from this state. The system will not respond to wake-up events. See section 6.3.2 Power Button With Override on page 150. ## 3. G1/S4 - Sleeping(VCC=0V, VTR=3.3V) This state is entered when software writes a '1' to the SLP\_EN bit while the SLP\_TYPx bits [4:2]=110. The system can be awakened by the power button or a wake-up event (i.e., wake on specified key, RTC alarm, etc.). ## 4. G0/S0 - Working (VCC=3.3V, VTR=3.3V) All functional blocks are fully powered and operational in this state. ## 6.1.2 DEVICE SLEEP STATES Each device in the LPC47S45x supports two device sleep states, D0 (on) and D3 (off). The D3 state corresponds to the PCI defined D3 cold state. With all devices off, the part is powered either by main power (VCC) or by standby power (VTR), depending on the system Sleep State. In both cases, the part can provide wakeup capability through the power management logic and generate an IO\_PME# or IO\_SMI#. In an ACPI system, the devices are powered on and off through control methods. ### 6.1.3 WAKE EVENTS Wake events are events that turn power on (i.e. activate nPS\_ON) if enabled. These events can be also enabled as SMI, PME, or SCI events as shown in the following table. It should be noted that all enabled SCI events in the PM1 and GPE1 registers will directly generate a signal into the wakeup logic to turn on the power supply when VCC=0V, except if a power button override was used to turn VCC off. If a power button override was used to remove VCC, then only the power button can be used to return VCC power to the system. See FIGURE 12 "Wakeup Logic" on page 149. Table 78 - SMI/PME Generation | WAKE EVENTS | INPUT TO WAKE-UP LOGIC | SMI/PME | |---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------| | WARE EVENTS | (PM1/GPE REGISTERS ONLY) (Note 1) | GENERATION | | Active transitions on the ring indicator inputs nRI1 | nRI1_STS or ALL_PME_STS (Note 2) | SMI/PME | | Active transitions on the ring indicator inputs nRI2 | GP50/RI2 or ALL_PME_STS (Note 2) | SMI/PME | | Active keyboard-data edges on KDAT | KDAT_STS or ALL_PME_STS (Note 2) | SMI/PME | | Active mouse-data edges on MDAT | MDAT_STS or ALL_PME_STS (Note 2) | SMI/PME | | Wakeup on Specific key | SPEKEY_STS or ALL_PME_STS (Note 2) | SMI/PME | | Programmable edges on GPIO pins | GP23_STS, and GP[50:57]_STS or ALL_PME_STS (Note 2) | SMI/PME | | | GP34_STS & GP35_STS | PME (Note 3) | | Fan tachometer event | ALL_PME_STS (Note 2) | SMI/PME | | RTC alarm event | RTC_STS | PME (Note 3) | | Power Button on (nPB_IN asserted low) | PWRBTN_STS | PME (Note 3) | | VTR POR if VTR_POR_EN bit is set | VTR_POR_STS | _ | | VTR POR if the nPS_ON pin was active low prior to the loss of VTR and neither the VTR_POR_OFF bit nor the VTR_POR_EN bit is set | VTR_POR_STS | _ | Note: Any PM1/GPE event can generate a PME or SMI and can initiate the wake-up logic on the chip. **Note 1**: When the PWRBTNOR\_STS bit is set only the power button can wake the system. All other inputs into the wake-up logic are blocked by this bit. **Note 2**: The ALL\_PME\_STS bit will only be set if the PME event is enabled in the PME enable registers (PME\_ENx) located in the Runtime Register block. Note 3: These PME events are enabled in the PM1 and GPE registers only. The following are SMI events that are not wake events: - Floppy Interrupt - Parallel Port Interrupt - WDT - P12 - UART1 and UART2 interrupts - Mouse and keyboard interrupts - SLP EN Any wakeup logic that affects the configuration of the wakeup events is implemented so that the configuration of the wakeup events is retained (in the event of total power loss) upon Vtr POR. # 6.2 ACPI specific Registers The ACPI specification has defined specific registers for SCI event handling. The LPC47S45x has implemented the Power Management registers and the General Purpose Event Registers (PM1 and GPE status and enable registers) in the Runtime Register block to handle SCI events. An SCI event, if enabled, will generate an IO\_PME# and initiate the wake-up logic. These registers do not interfere with or effect the PME registers located in the Runtime Register block. According to the ACPI specification, a legacy switch has been incorporated to control if an SMI or an SCI is generated. See section 6.3.1 Legacy/ACPI Select on page 150. The following diagram illustrates the ACPI specific registers and the PME registers. ALL 42x PME\_STS IO PME# PME\_Events GPE1\_STS1Reg GPE1\_EN1Reg $\bigcirc$ ⋈-PME EN PME $\boxtimes$ ġ nRI1 0 $\boxtimes$ **KDAT** PME\_STSx, 0 $\boxtimes$ PME\_ENx **MDAT** $\bigcirc$ Registers $\boxtimes$ **SPEKEY** $\bigcirc$ M GP23 0 $\boxtimes$ GP34 $\cap$ 0 X SCI\_EN GP35 0-GPE1\_STS2Reg GPE1 EN2Reg SMI SCI ENB GP50/nRI2 $\boxtimes$ -SLP\_CTRL M. GP57 SLP EN $\bigcirc$ Note: SLP\_CTRL=1 PM1 STS2Reg PM11 EN2Reg disables sleep when the SLP\_EN Ø **PWRBTN** bit is written to '1' M Note: the PWRBTN is always enabled for wakeup These events are blocked from waking the Other Wakeup Events: system if the PWRBTNOR\_STS bit is set To Wakeup Logic •VTR POR if VTR POR EN bit is set (Power Supply Control) •VTR POR if the nPS\_ON pin was active low prior to the loss of VTR and neither the VTR\_POR\_OFF bit nor the VTR\_POR\_EN bit is set Note: SCI events are those illustrated in the diagram as the PM1 and GPE1 registers. FIGURE 12 – WAKEUP LOGIC Notice in the diagram above that any event enabled in the PM1 or GPE registers will always generate a signal to initiate the wakeup logic to the power supply (i.e. activate nPS\_ON). In addition, the SCI registers are able to generate a PME or an SMI if enabled. The following is a list of options for generating PMEs and SMIs. #### 1. PME status and enable registers. (asserts IO\_PME# only) To generate a PME, enable individual PME events in the PME\_ENx registers and enable the PME\_EN register. The PME EN register enables the chip to assert the IO PME# signal. ## 2. SMI status and enable registers.\_(asserts IO\_SMI# only) To generate an SMI, enable individual SMI events in the SMI\_ENx registers and enable Bit[7] EN\_SMI in the SMI\_EN2 register at offset 17h. The EN\_SMI bit enables the chip to assert the IO\_SMI# signal. Note: SMI can be routed to the Serial IRQ by setting Bit[6] of the SMI\_EN2 register. #### 3. PM1 and GPE status and enable registers (ACPI Specific Registers) EN\_SMI bit to '1' in the SMI\_EN2 registers at offset 17h. - (SCI event = Assert IO\_PME# and wake the system) - To generate an SCI event, enable individual events in the PM1 and GPE registers and enable the SCI\_EN bit in the PM1\_CNTRL1 register at offset 60h in the Runtime Register block. The SCI\_EN bit enables these events to assert the IO PME# signal. - Note: If the ALL\_PME\_EN bit is set, then all enabled PME events will generate an IO\_PME# and wake the system regardless of the PME\_EN register. - (assert IO\_SMI# and wake the system) To generate an SMI event through the SCI registers, enable individual events in the PM1 and GPE registers, set the SCI\_EN bit to '0', set the SMI\_SCI\_ENB bit to '0' found in the PS\_CNTRL register, and set the ## 6.3 ACPI Features These features comply with the ACPI Specification, Revision 1.0b. ## 6.3.1 LEGACY/ACPI SELECT The LPC47S45x supports both legacy operating systems and ACPI systems. System software for legacy power management consists of an SMI interrupt handler while for ACPI it consists of the ACPI driver (SCI interrupt handler). Therefore, the LPC47S45x offers both SMI specific registers (i.e., SMI\_ENx & SMI\_STSx) and it offers ACPI specific registers, referred to as PM1 and GPE1 registers. If SCI generation is enabled then all power management events enabled in the PM1 and GPE registers will generate an IO\_PME# and initiate the wake-up logic on the chip. It is also possible to enable the SCI registers to generate an SMI signal. Note: Any enable event in the PM1 and GPE1 registers will always generate a signal into the wake-up logic. Therefore, the following options have been made available for both legacy and ACPI systems. See section 6.2 ACPI Specific Registers on page 148 for a description of how to implement the ACPI specific registers. The LPC47S45x offers three options for the SMI/SCI select capability: #### 1. SMI only Enable SMI registers to generate an IO SMI# events only. # 2. SMI with wakeup Enable PM1 and GPE registers to generate an IO SMI# and a wakeup event ## 3. SCI Select - Enable PM1 and GPE registers to generate an IO\_PME# and initiate wake-up (i.e., IO\_SMI# signal not generated). SCI events are also referred to as PME events **Note:** Only events enabled in the PM1 or GPE registers can set a status bit to initiate a signal directly into the wakeup logic on the LPC47S45x. Events enabled in the SMI registers can only generate an IO\_SMI# signal, they can never generate a signal to initiate wakeup directly. **Note:** The PME events generated by the PM1 and GPE1 registers have no effect on the PME events in the PME EN and PME STS registers. **Note:** Wake-up events in the PM1 and GPE registers cannot initiate a wakeup event after a power button override has occurred. ### 6.3.2 POWER BUTTON WITH OVERRIDE The power button switches the system from the sleeping/soft off state to the working state, and signals the OS to transition to a soft off state from the working state. The power button has status and enable bits in the PM1 status and enable registers. When the power button is pressed for less than four seconds it will always set the PWRBTN\_STS bit on the button press (high-to-low) edge. If nPS\_ON is inactive, it will generate a signal into the wakeup logic to assert the nPS\_ON signal active low. (Note: When nPS\_ON is pulled low, the power supply is turned on and VCC goes to 3.3V.) If the PWRBTN\_EN bit is set, a PME, SCI or SMI may also be generated depending on the state of the PME\_EN bit in the PME Enable register, the SCI\_EN bit in the PM1\_CNTRL1 register and the SMI\_SCI\_ENB bit in the PS\_CNTRL register. If the power button is held for more than four seconds when VCC is active, a power button override will be initiated and VCC will be shut off. Once a power button override occurs, only a power button press (an active nPB\_IN signal) can wake the system. The power button override event, as required by the ACPI specification, will transition the system to the soft-off state. The PM1 status register has a bit, called PWRBTNOR\_STS that gets set to indicate an override event has occurred. This event clears the PWRBTN\_STS bit. This override event is described as follows: If the user presses the power button for more than 4 seconds while the system is in the working state, a hardware event is generated and the system will transition to the soft off state. **Note:** The power buttonalways results in a wake-up event (if nPS\_ON is inactive), regardless of the setting of PWRBTN EN. **Note:** The LPC47S45x may also be powered down by software writing a '1' to the PSOFF bit located in the Power Supply Control Register (PS\_CNTRL). #### 6.3.3 RTC ALARM AS A PME EVENT The ACPI specification requires that the RTC alarm generate a hardware wake-up event from the sleeping state. For a description of the RTC alarm, see section 5.9 Real Time Clock – General Description on page 97. The RTC alarm may be enabled by the RTC\_EN bit in the PM1 Enable Register. If enabled, an RTC alarm event will generate a signal into the wake-up logic to activate the nPS\_ON signal and will set the RTC\_STS bit in the PM1\_STS register. If the SCI\_EN bit is set, the enabled RTC alarm will generate a PME event. Note: If the SCI\_EN bit is not set and the SMI\_SCI\_ENB bit is set to '0' and the EN\_SMI bit is set to '1' in the SMI\_EN2 register, then an SMI will be generated for the enabled RTC event. Note: The RTC Alarm is not an option in the PME registers, it can only generate a PME event if enabled in the Power Management 1 Enable Register 2 (PM1\_EN2). It does NOT require that the PME Enable bit in the PME\_EN register be set in order to generate an nIO PME. The RTC Alarm is equipped with an Alarm Remember Enable bit (AL\_REM\_EN) in the PS\_CNTRL registers, Logical Device A at 0xF8. If the alarm is set to wake the system during a period of time in which VTR=0 and the AL\_REM\_EN bit is set, then when VTR power is restored to the system the alarm will be activated and thereby wake the system. # 6.4 PME Support The LPC47S45x offers support for power management events (PMEs). PME events can be generated from the PME, status and enable, registers or by the PM1 and GPE registers implemented to support System Control Interrupt (SCI) events in an ACPI system. A power management event is indicated to the chipset via the assertion of the IO\_PME# signal. In the LPC47S45x, the IO\_PME# is asserted by: - Active transitions on the ring indicator inputs nRI1 and nRI2 - Active keyboard-data edges - Active mouse-data edges - Wakeup on Specific key - Super I/O Device Interrupts - Watchdog Timer - Programmable edges on GPIO pins - Fan tachometer event - RTC alarm event - Power Button event The GP42/nIO\_PME pin, when selected for the nIO\_PME function, can be programmed to be active high or active low via the polarity bit in the GP42 register. The output buffer type of the pin can be programmed to be open-drain or push-pull via bit 7 of the GP42 register. The nIO PME pin function defaults to active low, open-drain output. PME functionality is controlled by the PME status and enable registers in the runtime registers block, which is located at the address programmed in configuration registers 0x60 and 0x61 in Logical Device A. The PME Enable bit, PME\_EN, globally controls PME Wake-up events. When PME\_EN is inactive, the IO\_PME# signal can not be asserted by events in the PME\_STS registers. When PME\_EN is asserted, any wake source whose individual PME Wake Enable register bit is asserted can cause IO PME# to become asserted. The PME Status register indicates that an enabled wake source has occurred and if the PME\_EN bit is set, asserts the IO\_PME# signal. The PME Status bit is asserted by active transitions of PME wake sources. PME\_STS will become asserted independent of the state of the global PME enable, PME\_EN. The following pertains to the PME status bits for each event: - The output of the status bit for each event is combined with the corresponding enable bit to set the PME status bit. - The status bit for any pending events must be cleared in order to clear the PME\_STS bit. Status bit are cleared on a write of '1'. For the GPIO events, the polarity of the edge used to set the status bit and generate a PME is controlled by the polarity bit of the GPIO control register. For non-inverted polarity (default) the status bit is set on the low-to-high edge. If the EETI function is selected for a GPIO then both a high-to-low and a low-to-high edge will set the corresponding PME status bits. Status bits are cleared on a write of '1'. The PME Wake registers also include status and enable bits for the fan tachometer input. See the "Keyboard and Mouse PME Generation" section for information about using the keyboard and mouse signals to generate a PME. The P12 and P16 bits enable a PME event on single high-to-low edge or on both high-to-low and low-to-high edges. Default is single edge. There is also a polarity select bit in the configuration register at 0xF0 in logical device 7. The register that selects the edge, Edge Select register, is located at the address programmed in the Base I/O Address register in the Logical Device A at an offset of 21h. Refer also to PME Status and Enable register 9. See the Runtime Registers sections for description on these registers. If both edges are selected for generating a PME via P12 and P16, then the PME is generated on each edge until the corresponding PME status bit is cleared. Note that P12 and P16 status bits are cleared on by write of '1'. The SMI generated by P12 and P16 is deasserted when the associated PME status bit is cleared. In the LPC47S45x the IO\_PME# pin can be programmed to be an open drain, active low, driver. The LPC47S45x IO\_PME# pin is fully isolated from other external devices that might pull the IO\_PME# signal low; i.e., the IO\_PME# signal is capable of being driven high externally by another active device or pull-up even when the LPC47S45x Vcc is grounded, providing VTR power is active. The LPC47S45x IO\_PME# driver sinks 6mA at .55V max (see section 4.2.1.1 DC Specifications, page 122, in the PCI Local Bus Specification, Revision 2.1). The PME registers are run-time registers as follows. These registers are located in system I/O space at an offset from Runtime Registers Block, the address programmed in Logical Device A at registers 0x60 and 0x61. The following registers are for GPIO wakeup events: - PME Wake Status 2 (PME\_STS2), PME Wake Enable 2 (PME\_EN2) - PME Wake Status 3 (PME\_STS3), PME Wake Enable 3 (PME\_EN3) - PME Wake Status 4 (PME\_STS4), PME Wake Enable 4 (PME\_EN4) - PME Wake Status 5 (PME\_STS5), PME Wake Enable 5 (PME\_EN5) - PME Wake Status 7 (PME STS7), PME Wake Enable 7 (PME EN7) The PME Wake Status 6 (PME\_STS6), PME Wake Enable 6 (PME\_EN6) registers are for the device interrupt PME events. The PME Wake Status 1 (PME\_STS1), PME Wake Enable 1 (PME\_EN1) registers are for pin and internal function PME events. See PME register description in the Runtime Register Section. ## 6.4.1 'WAKE ON SPECIFIC KEY' OPTION The LPC47S45x has logic to detect a single keyboard scan code for wakeup (PME generation). The scan code is programmed onto the Keyboard Scan Code Register, a runtime register at offset 0x5F from the base address located in the primary base I/O address in Logical Device A. This register is powered by VTR and reset on VTR POR. The PME status bit for this event is located in the PME\_STS1 register at bit 5 and the PME enable bit for this event is located in the PME\_EN1 register at bit 5. See the Runtime Register section for a definition of these registers. Data transmissions from the keyboard consist of an 11-bit serial data stream. A logic 1 is sent at an active high level. The following table shows the functions of the bits. | BIT | FUNCTION | | | | | |-----|------------------------------------|--|--|--|--| | 1 | Start bit (always 0) | | | | | | 2 | Data bit 0 (least significant bit) | | | | | | 3 | Data bit 1 | | | | | | 4 | Data bit 2 | | | | | | 5 | Data bit 3 | | | | | | BIT | FUNCTION | |-----|-----------------------------------| | 6 | Data bit 4 | | 7 | Data bit 5 | | 8 | Data bit 6 | | 9 | Data bit 7 (most significant bit) | | 10 | Parity bit (odd parity) | | 11 | Stop Bit (always 1) | The timing for the keyboard clock and data signals are shown in the "Timing Diagrams" section. The process to find a match for the scan code stored in the Keyboard Scan Code register is as follows: Begin sampling the data at the first falling edge of the keyboard clock following a period where the clock line has been high for 115-145usec. The data at this first clock edge is the start bit. The first data bit follows the start bit (clock 2). Sample the data on each falling edge of the clock. Store the eight bits following the stop bit to compare with the scan code stored in the Keyboard Scan Code register. Sample the comparator within 100usec of the falling edge of clock 9 (for example, at clock 10). Sample the parity bit and check that the 8 data bits plus the parity bit always have an odd number of 1's (odd parity). The process repeats until a match is found. If the 8 data bits match the scan code stored in the Keyboard Scan Code register and the parity is correct, then it is considered a match. When a match is found and if the stop bit is 1, set the event status bit (bit 5 of the PME STS1 register) to '1' within 100usec of the falling edge of clock 10. The state machine will reset after 11 clocks and the process will restart. The process will continue until it is shut off by setting the SPEKEY\_EN bit (see following sub-section). The state machine will reset if there is a period where the clock remains high for more than one keyboard clock period (115-145usec) in the middle of the transmission (i.e., before clock 11). This is to prevent the generation of a false PME. The CLK32\_PRSN bit (bit 0 of the CLOCKI32 register at 0xF0 in Logical Device A) will determine the clock source for this feature when the part is powered by VCC. If an external 32kHz clock source is not connected, the 32kHz internal signal is derived from the 14MHz clock when VCC is active. Use the 32kHz clock input or crystal oscillator for this feature when the part is under trickle power. This feature will not work when the part is under trickle power (VCC removed) if an external 32kHz clock source is not connected. The SPEKEY\_EN bit at bit 1 of the CLOCKI32 register at 0xF0 in Logical Device A is used to control this feature. This bit is used to turn the logic for this feature on and off. It will disable the 32kHz clock input to the logic. The logic will draw no power when disabled. The bit is defined as follows: 0= "Wake on specific key" logic is on (default) 1= "Wake on specific key" logic is off **Note:** The generation of a PME for this event is controlled by the PME enable bit (located in the PME\_EN1 register at bit 5) when the logic for feature is turned on. # 6.5 System Management Interrupt (SMI) The LPC47S45x implements a "group" nIO\_SMI output pin. The System Management Interrupt is a non-maskable interrupt with the highest priority level used for OS transparent power management. The nSMI group interrupt output consists of the enabled interrupts from Super I/O Device Interrupts and many of the GPIOs pins. The GP27/nIO\_SMI pin, when selected for the nIO\_SMI function, can be programmed to be active high or active low via the polarity bit in the GP27 register. The output buffer type of the pin can be programmed to be open-drain or push-pull via bit 7 of the GP27 register. The nIO SMI pin function defaults to active low, open-drain output. The interrupts are enabled onto the group nSMI output via the SMI Enable Registers 1 to 7. The nSMI output is then enabled onto the group nIO\_SMI output pin via bit[7] in the SMI Enable Register 2. The SMI output can also be enabled onto the serial IRQ stream (IRQ2) via Bit[6] in the SMI Enable Register 2 An example logic equation for the nSMI output for SMI registers 1 and 2 is as follows: nSMI = (EN\_PINT and IRQ\_PINT) or (EN\_U2INT and IRQ\_U2INT) or (EN\_U1INT and IRQ\_U1INT) or (EN\_FINT and IRQ\_FINT) or (EN\_WDT and IRQ\_WDT) or (EN\_MINT and IRQ\_MINT) or (EN\_KINT and IRQ\_KINT) or (EN\_SMBus and IRQ\_SMBus) or (EN\_RI1 and IRQ\_RI1) or (EN\_P12 and IRQ\_P12) or (EN\_RI2 and IRQ\_RI2) Note: The prefixes EN and IRQ are used above to indicate SMI enable bit and SMI status bit respectively. #### 6.5.1 SMI REGISTERS The SMI event bits for the GPIOs and the Fan tachometer events are located in the SMI status and Enable registers 3-5. The polarity of the edge used to set the status bit and generate an SMI is controlled by the polarity bit of the control registers. For non-inverted polarity (default) the status bit is set on the low-to-high edge. If the EETI function is selected for a GPIO then both a high-to-low and a low-to-high edge will set the corresponding SMI status bit. Status bits for the GPIOs are cleared on a write of '1'. The SMI logic for these events is implemented such that the output of the status bit for each event is combined with the corresponding enable bit in order to generate an SMI. The P12 and P16 bits enable an SMI event on single high-to-low edge or on both high-to-low and low-to-high edges. Default is single edge. There is also a polarity select bit for P12 in the configuration register 0xF0 in logical device 7. The register that selects the edge, Edge Select register, is located at the address programmed in the Base I/O Address register in the Logical Device A at an offset of 21h. Refer also to PME Status and Enable register 2. See the Runtime Registers sections for description on these registers. If both edges are selected for generating an SMI via p16, then the SMI is asserted on each edge until the P16 SMI status bit is cleared. If both edges are selected for generating an SMI via P12, then a short pulse (20ns) is generated on each edge. However, the P12 SMI status bit is set on each edge until cleared. The P12 SMI is not recommended to be used in this mode of operation. Note that P12 and P16 bits are cleared by write of '1'. The SMI generated by P16 is deasserted when the P16 SMI status bit is written to '1'. However, the SMI generated by P12 is cleared at the source. The SMI logic for the P16 event is implemented such that the output of the status bit for the event is combined with the corresponding enable bit in order to generate an SMI. The SMI registers are accessed at an offset from Runtime Registers Block (see Runtime register section for more information). The SMI event bits for the super I/O devices are located in the SMI status and enable register 1 and 2. All of these status bits are cleared at the source except for IRINT, which is cleared by a read of the SMI\_STS2 register; these status bits are not cleared by a write of '1'. The SMI logic for these events is implemented such that each event is directly combined with the corresponding enable bit in order to generate an SMI. See the "Runtime Registers" section for the definition of these registers. #### 6.5.2 ACPI SUPPORT REGISTER FOR SMI GENERATION In addition to the SMI, status and enable, registers, the LPC47S45x has implemented the ACPI PM1 and GPE registers. These registers can be used to generate an SMI event. To generate an SMI event from the PM1/GPE registers: - Enable Bit[7] EN\_SMI of the SMI\_EN2 register at offset 17h - Do not enable Bit[0] SCI\_EN in the PM1\_CNTRL1 register at offset 60h. - Set Bit[6] SMI\_SCI\_ENB to '0' in the PS\_CNTRL register, Logical Device A at offset 0xF8. This bit is used to generate an SMI for Enabled SCI event - Enable selected SCI events in the PM1 and GPE enable registers. The ACPI PM1 Control register is implemented in the LPC47S45x to allow the generation of an SMI when the SLP\_EN bit (PM1\_CNTRL2 bit 5) is written to '1'. The SLP\_TYPx field (bits[4:2]) is also read/write and is used to define the type of hardware sleep state the system enters when the SLP\_EN bit is set to one.. The PM1\_CNTRL1 and PM1\_CNTRL2 registers implement the ACPI PM1 Control register. These registers are located at the address programmed in the Base I/O address in Logical Device A at the offset of 0x60, 0x61. Software will treat these as a 16-bit register since the two 8-bit registers are adjacent. See the Runtime Registers section for description on these registers. # 7 RUNTIME REGISTERS # 7.1 Runtime Registers Block Summary The following registers are runtime registers in the LPC47S45x. They are located at the address programmed in the Base I/O Address in Logical Device A (Runtime Registers Block) at the offset shown. These registers are powered by VTR. Table 79. Runtime Register Block Summary | OFFSET (hex) | TYPE | PCI<br>RESET | VCC<br>POR | VTR<br>POR | Vbat<br>POR | SOFT<br>RESET | REGISTER | SMBus2<br>REG<br>OFFSET | |--------------|------|--------------|------------|------------------|-------------|---------------|-----------------------------------|-------------------------| | 00 | R/W | - | - | 0x00 | - | - | PME_STS | - | | 01 | R | - | - | - | - | - | Reserved | - | | 02 | R/W | - | - | 0x00 | - | - | PME_EN | - | | 03 | R | - | - | - | - | - | Reserved | - | | 04 | R/W | - | - | 0x00 | - | - | PME_STS1 | - | | 05 | R/W | - | - | 0x00 | - | - | PME_STS2 | - | | 06 | R/W | - | - | 0x00 | - | - | PME_STS3 | - | | 07 | R/W | - | - | 0x00 | - | - | PME_STS4 | - | | 08 | R/W | - | - | 0x00 | - | - | PME_STS5 | - | | 09 | R/W | (Note 6) | (Note 6) | 0x01<br>(Note 6) | (Note 6) | (Note 6) | PME_STS6 | - | | 0A | R/W | - | - | 0x00 | - | - | PME_EN1 | - | | 0B | R/W | - | - | 0x00 | - | - | PME_EN2 | - | | 0C | R/W | - | - | 0x00 | - | - | PME_EN3 | - | | 0D | R/W | - | - | 0x00 | - | - | PME_EN4 | - | | 0E | R/W | - | - | 0x00 | - | - | PME_EN5 | - | | 0F | R/W | - | - | 0x00 | - | - | PME_EN6 | - | | 10 | R/W | (Note 6) | (Note 6) | 0x00<br>(Note 6) | (Note 6) | (Note 6) | SMI_STS 1 | - | | 11 | R/W | _ | _ | 0x00 | _ | _ | SMI_STS 2 | - | | 12 | R/W | _ | | 0x00 | _ | _ | SMI_STS3 | _ | | 13 | R/W | - | - | 0x00 | - | - | SMI_STS4 | _ | | 14 | R/W | _ | - | 0x00 | _ | _ | SMI_STS5 | _ | | 15 | R/W | _ | - | 0x00 | _ | _ | SMI_STS6 | _ | | 16 | R/W | _ | - | 0x00 | _ | _ | SMI EN1 | _ | | 17 | R/W | _ | - | 0x00 | _ | _ | SMI EN2 | _ | | 18 | R/W | - | - | 0x00 | - | - | SMI EN3 | - | | 19 | R/W | - | - | 0x00 | - | - | SMI EN4 | _ | | 1A | R/W | - | _ | 0x00 | _ | _ | SMI EN5 | _ | | 1B | R/W | - | | 0x00 | _ | _ | SMI EN6 | _ | | 1C | R/W | _ | _ | 0x00 | _ | _ | MSC_STS | _ | | 1D | R | 0x00 | 0x00 | 0x00 | - | - | UART2 FIFO Control<br>Shadow | - | | 1E | R/W | 0x03 | 0x03 | - | - | - | Force Disk Change | - | | 1F | R | 0x02 | 0x02 | 0x02 | - | - | Floppy Data Rate Select<br>Shadow | - | | 20 | R | 0x00 | 0x00 | 0x00 | - | - | UART1 FIFO Control<br>Shadow | - | | 21 | R/W | - | - | 0x00 | - | - | Edge Select Register | - | | 22 R/W (Note 3) - - 0x00 - - Device Disable Register 23 R/W - - 0x04 - - GP10 24 R/W - - 0x04 - - GP11 25 R/W - - 0x04 - - GP12 26 R/W - - 0x04 - - GP13 | -<br>-<br>-<br>-<br>-<br>-<br>- | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 23 R/W - - 0x04 - - GP10 24 R/W - - 0x04 - - GP11 25 R/W - - 0x04 - - GP12 | -<br>-<br>-<br>-<br>- | | 24 R/W - - 0x04 - - GP11 25 R/W - - 0x04 - - GP12 | | | 25 R/W 0x04 GP12 | | | | | | 26 R/W - - 0x04 - - GP13 | | | 27 R/W 0x04 GP14 | - | | 28 R/W 0x04 GP15 | | | 29 R/W 0x04 GP16 | - | | 2A R/W 0x04 GP17 | | | 2B R/W 0x01 GP20 | - | | 2C R/W 0x01 GP21 | - | | 2D R/W 0x01 GP22 | - | | 2E R/W 0x01 GP23 | _ | | 2F R/W 0x01 GP24 | _ | | 30 R/W 0x01 GP25 | _ | | 31 R/W 0x01 GP26 | - | | 32 R/W 0x01 GP27 | _ | | 33 R/W 0x01 GP30 | _ | | 34 R/W 0x01 GP31 | _ | | 35 R/W 0x01 GP32 | _ | | 36 R/W 0x00 0x00 0x01 GP33 | _ | | 37 R/W 0x01 GP34 | _ | | 38 R/W 0x01 GP35 | - | | 39 R/W 0x01 GP36 | - | | 3A R/W 0x01 GP37 | - | | 3B R/W 0x01 GP40 | - | | 3C R/W 0x01 GP41 | - | | 3D R/W 0x01 GP42 | - | | 3E R/W (Note 5) (Note 5) 0x01 GP43 | - | | 3F R/W 0x01 GP50 | - | | 40 R/W 0x01 GP51 | - | | 41 R/W 0x01 GP52 | - | | 42 R/W 0x00 0x00 0x00 GP53 | - | | 43 R/W 0x01 GP54 | - | | 44 R/W 0x01 GP55 | - | | 45 R/W 0x01 GP56 | - | | 46 R/W 0x01 GP57 | - | | 47 R/W 0x01 GP60 | - | | 48 R/W 0x04 GP61 | - | | 49 R/W 0x01 GP62 | - | | 4A R/W (Note 10) (Note 10) 0xF0 GP8 | - | | 4B R/W 0x00 GP1 | - | | 4C R/W 0x00 GP2 | - | | 4D R/W (Note 4) (Note 4) 0x00 GP3 | - | | 4E R/W 0x00 GP4 | - | | 4F R/W (Note 4a) (Note 4a) 0x00 GP5 | - | | 50 R/W 0x00 GP6 | - | | OFFSET (hex) | TYPE | PCI<br>RESET | VCC<br>POR | VTR<br>POR | Vbat<br>POR | SOFT<br>RESET | REGISTER | SMBus2<br>REG<br>OFFSET | |--------------|-----------|--------------|------------|------------|-------------|---------------|---------------------------|-------------------------| | 51 | R/W | - | - | 0x00 | - | - | GP7 | - | | 52 | R/W | 0x00 | 0x00 | 0x00 | - | - | WDT_TIME_OUT | - | | 53 | R/W | 0x00 | 0x00 | 0x00 | - | - | WDT_VAL | - | | 54 | R/W | 0x00 | 0x00 | 0x00 | 1 | - | WDT_CFG | - | | 55 | R/W | 0x00 | 0x00 | 0x00 | - | - | WDT_CTRL | - | | | (Note 1) | (Note 2) | | | | | | | | 56 | R/W | - | - | 0x00 | - | - | FAN | - | | 57 | R/W | - | - | - | - | - | Reserved – read returns 0 | - | | 58 | R/W | - | - | 0x10 | - | - | Fan Control | - | | 59 | R | - | - | 0x00 | - | - | Fan Tachometer | - | | 5A | R | - | - | - | ı | - | Reserved – read returns 0 | - | | 5B | R/W | - | - | 0x00 | - | - | Fan Preload | - | | 5C | R/W | - | - | - | - | - | Reserved – read returns 0 | - | | 5D | R/W | - | - | 0x00 | - | - | LED1 | - | | 5E | R/W | - | - | 0x01 | - | - | LED2 | - | | 5F | R/W | - | - | 0x00 | - | - | Keyboard Scan Code | - | | 60 | R/W | - | - | - | 0x00 | - | PM1_CNTRL1 | - | | 61 | R/W | - | - | - | 0x00 | - | PM1_CNTRL2 | - | | | (Note 1) | | | | | | | | | 62 | R | - | - | - | - | - | Reserved – read returns 0 | - | | 63 | R | - | - | - | - | - | Reserved – read returns 0 | - | | 64 | R/W | - | - | 0x00 | - | - | SMI_STS7 | - | | 65 | R | - | - | - | - | - | Reserved – read returns 0 | - | | 66 | R/W | - | - | 0x00 | - | - | SMI_EN7 | - | | 67 | R | - | - | - | = | - | Reserved – read returns 0 | - | | 68 | R/W | - | - | 0x00 | - | - | PME_STS7 | - | | 69 | R | - | - | - | - | - | Reserved – read returns 0 | - | | 6A | R | - | - | - | = | - | Reserved – read returns 0 | - | | 6B | R | - | - | - | - | - | Reserved – read returns 0 | - | | 6C | R/W | - | - | 0x00 | - | - | PME_EN7 | - | | 6D | R | - | - | - | 0X00 | - | Vcc_CNT1 Byte 1 (LSB) | 04 | | 6E | R | - | - | - | 0X00 | - | Vcc_CNT2 Byte 2 | 05 | | 6F | R | - | - | - | 0X00 | - | Vcc_CNT3 Byte 3 | 06 | | 70 | R | - | - | - | 0X00 | - | Vcc_CNT4 Byte 4 (MSB) | 07 | | 71 | R | - | - | - | 0X00 | - | Vtr_CNT1 Byte 1 (LSB) | 08 | | 72 | R | - | - | - | 0X00 | - | Vtr_CNT2 Byte 2 | 09 | | 73 | R | - | - | - | 0X00 | - | Vtr_CNT3 Byte 3 | 0A | | 74 | R | - | - | - | 0X00 | - | Vtr_CNT4 Byte 4 (MSB) | 0B | | 75 | R | - | - | - | = | - | Reserved – read returns 0 | - | | 76 | R/W | - | - | 1010 | - | - | SMBus2 Slave Address | - | | | | | | 11xxb | | | and Enable | | | | | | | (Note 9) | | <u> </u> | | | | 77 | R/W | 0x02 | 0x02 | 0x02 | - | 0000 | LPC_ARB Arbitration | - | | | (Note 11) | | | | | 00x0b | Register | | | | | | | | | (Note 8) | | | | 78 | R/W | - | - | (Note 7) | 0x00 | - | PM1_STS1 | - | | 79 | R/W | - | - | x0xx | 0x00 | - | PM1_STS2 | - | | | | | | xxxxb | | | | | | | | | | (Note 7a) | | | | | | OFFSET (hex) | TYPE | PCI<br>RESET | VCC<br>POR | VTR<br>POR | Vbat<br>POR | SOFT<br>RESET | REGISTER | SMBus2<br>REG<br>OFFSET | |--------------|------|--------------|------------|------------|-------------|---------------|------------|-------------------------| | 7A | R/W | - | - | (Note 7) | 0x00 | - | PM1_EN1 | - | | 7B | R/W | - | - | (Note 7) | 0x00 | - | PM1_EN2 | - | | 7C | R/W | - | | 0x00 | - | - | GPE1_STS 1 | - | | 7D | R/W | - | 1 | 0x00 | - | - | GPE1_STS 2 | - | | 7E | R/W | - | 1 | - | 0x00 | - | GPE1_EN 1 | - | | 7F | R/W | - | - | - | 0x00 | - | GPE1_EN 2 | - | Note: Reserved bits return 0 on read. **Note 1:** This register contains some bits that are read or write only. Note 2: Bit 0 is not cleared by PCI RESET. **Note 3:** The Device Disable Register is read-only when GP43 register bit [3:2] = 01 AND the GP43 pin is high, or when bit 1 of the Device Disable Register is '1'. **Note 4:** Bit [3] of this register is reset (cleared) on VCC POR and PCI Reset (and VTR POR) for fan output default at power-up. Note 4a: Bit [3] of this register is reset (cleared) on VCC POR and PCI Reset (and VTR POR) for TXD2/IRTX output default at power-up. Note 5: Bits [3:2] of the GP43 register are reset (cleared) on VCC POR and PCI Reset (and VTR POR). **Note 6:** The parallel port interrupt defaults to 1 when the parallel port activate bit is cleared. When the parallel port is activated, PINT follows the nACK input. Note 7: This register is powered by VTR and Vbat. It is reset on Vbat POR to a default value of 0x00 **Note 7a:** This register is powered by VTR and Vbat. It is reset on Vbat POR to a default value of 0x00 and Bit[7] is cleared on a VTR POR **Note 8:** A soft reset only resets Bit[0] (LPC\_REQ) of the LPC\_ARB Arbitration Register. Bit[1] will always reflect the current state of the arbitration logic. **Note 9:** The two LSBs of the VTR POR reset value of the SMBus2 slave address and enable register are determined by the state of the strapping option pins, SADR0 and SADR1, following a VTR power-on-reset. **Note 10:** Bits[7:0] may be individually reset on Vcc Reset, PCI Reset, and VTR POR if enabled in Logical Device A at offset 0xF6. Note 11: Bit[1] is set/reset by the arbitration logic and Read only by the LPC Bus. # 7.2 Runtime Registers Block Description Table 80 – Runtime Registers Block Description Note: Reserved bits return 0 on read. | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | PME_STS | 00 | Bit[0] PME_Status | | | | = 0 (default) | | Default = 0x00<br>on VTR POR | (R/W) | = 1 Set when The chip would normally assert the IO_PME# signal, independent of the state of the PME En bit. | | | | Bit[7:1] Reserved | | | | PME_Status is not affected by Vcc POR, SOFT RESET or PCI RESET. | | | | Writing a "1" to PME_Status will clear it and cause the The chip to stop asserting IO_PME#, if enabled. Writing a "0" to PME_Status has no effect. | | PME_EN | 02 | Bit[0] PME_En | | | | = 0 IO_PME# signal assertion is disabled (default) | | Default = 0x00 | (R/W) | = 1 Enables The chip to assert IO_PME# signal | | on VTR POR | | Bit[7:1] Reserved | | | | PME_En is not affected by Vcc POR, SOFT RESET or PCI RESET | | PME_STS1 | 04 | PME Wake Status Register 1 | | | | This register indicates the state of the individual PME wake | | Default = 0x00<br>on VTR POR | (R/W) | sources, independent of the individual source enables or the PME_En bit. | | | | If the wake source has asserted a wake event, the associated PME Wake Status bit will be a "1". | | | | Bit[0] P12 | | | | Bit[1] P16 | | | | Bit[2] RI1# | | | | Bit[3] KBD | | | | Bit[4] MOUSE | | | | Bit[5] SPEKEY (Wake on specific key) | | | | Bit[6] FAN_TACH | | | | Bit[7] RI2# | | | | The PME Wake Status register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | | | Writing a "1" to Bit[7:0] will clear it. Writing a "0" to any bit in PME Wake Status Register has no effect. | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------| | PME_STS2 | 05 | PME Wake Status Register 2 | | Default = 0x00<br>on VTR POR | (R/W) | This register indicates the state of the individual PME wake sources, independent of the individual source enables or the PME_En bit. | | | | If the wake source has asserted a wake event, the associated PME Wake Status bit will be a "1". Bit[0] GP10 Bit[1] GP11 | | | | Bit[2] GP12<br>Bit[3] GP13 | | | | Bit[4] GP14<br>Bit[5] GP15 | | | | Bit[6] GP16<br>Bit[7] GP17 | | | | The PME Wake Status register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | | | Writing a "1" to Bit[7:0] will clear it. Writing a "0" to any bit in PME Wake Status Register has no effect. | | PME_STS3 | 06 | PME Wake Status Register 3 | | Default = 0x00 | (R/W) | This register indicates the state of the individual PME wake sources, independent of the individual source enables or the PME En bit. | | on VTR POR | | If the wake source has asserted a wake event, the associated PME Wake Status bit will be a "1". | | | | Bit[0] GP20<br>Bit[1] GP21 | | | | Bit[2] GP22<br>Bit[3] GP23 | | | | Bit[4] GP24<br>Bit[5] GP25 | | | | Bit[6] GP26 | | | | Bit[7] GP27 The PME Wake Status register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | | | Writing a "1" to Bit[7:0] will clear it. Writing a "0" to any bit in PME Wake Status Register has no effect. | | PME_STS4 | 07 | PME Wake Status Register 4 | | Default = 0x00<br>on VTR POR | (R/W) | This register indicates the state of the individual PME wake sources, independent of the individual source enables or the PME_En bit. | | | | If the wake source has asserted a wake event, the associated PME Wake Status bit will be a "1". | | | | Bit[0] GP30 | | | | Bit[1] GP31 | | | | Bit[2] GP32 | | | | Bit[3] GP33<br>Bit[4] GP41 | | | | Bit[5] GP43 | | | | Bit[6] GP60 | | | | Bit[7] GP61 | | | | The PME Wake Status register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | | | Writing a "1" to Bit[7:0] will clear it. Writing a "0" to any bit in PME Wake Status Register has no effect. | | NAME | REG OFFSET (hex) | DESCRIPTION | |---------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | PME_STS5 | 08 | PME Wake Status Register 5 | | Default = 0x00<br>on VTR POR | (R/W) | This register indicates the state of the individual PME wake sources, independent of the individual source enables or the PME_En bit. | | | | If the wake source has asserted a wake event, the associated PME Wake Status bit will be a "1". | | | | Bit[0] GP50 | | | | Bit[1] GP51 | | | | Bit[2] GP52 | | | | Bit[3] GP53 | | | | Bit[4] GP54 | | | | Bit[5] GP55 | | | | Bit[6] GP56 | | | | Bit[7] GP57 The PME Wake Status register is not affected by Vcc POR, SOFT | | | | RESET or PCI RESET. | | | | Writing a "1" to Bit[7:0] will clear it. Writing a "0" to any bit in PME Wake Status Register has no effect. | | PME_STS6 | 09 | This register indicates the state of the individual PME sources, independent of the individual source enables or the PME_En bit. | | Default = 0x01 on VTR POR | (R/W) | If the PME source has asserted an event, the associated PME Status bit will be a "1". | | | | Bit[0] PINT | | Bit 0 is set to '1' on VCC POR, | | The parallel port interrupt defults to 1 when the parallel port activate bit is cleared. When the parallel port is activated, PINT follows the nACK input. | | VTR POR, | | Bit[1] U2INT | | PCI RESET and | | Bit[2] U1INT | | SOFT RESET | | Bit[3] FINT | | | | Bit[4] MINT | | | | Bit[5] KINT | | | | Bit[6] WDT | | | | Bit[7] SMB | | | | The PME Status register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | | | Writing a "1" to Bit[7:0] will clear it. Writing a "0" to any bit in PME Status Register has no effect. | | NAME | REG OFFSET (hex) | DESCRIPTION | |-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PME_EN1 | 0A | PME Wake Enable Register 1 | | Default = 0x00 on | (R/W) | This register is used to enable individual PME wake sources onto the IO_PME# wake bus. | | VTR POR | | When the PME Wake Enable register bit for a wake source is active ("1"), if the source asserts a wake event so that the associated status bit is "1" and the PME_En bit is "1", the source will assert the IO_PME# signal. | | | | When the PME Wake Enable register bit for a wake source is inactive ("0"), the PME Wake Status register will indicate the state of the wake source but will not assert the IO_PME# signal. | | | | Bit[0] P12 | | | | Bit[1] P16 | | | | Bit[2] R11# | | | | Bit[3] KBD | | | | Bit[4] MOUSE | | | | Bit[5] SPEKEY (Wake on specific key) | | | | Bit[6] FAN_TACH | | | | Bit[7] RI2# | | | | The PME Wake Enable register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | PME_EN2 | 0B | PME Wake Enable Register 2 | | Default = 0x00 on | (R/W) | This register is used to enable individual PME wake sources onto the IO_PME# wake bus. | | VTR POR | , | When the PME Wake Enable register bit for a wake source is active ("1"), if the source asserts a wake event so that the associated status bit is "1" and the PME_En bit is "1", the source will assert the IO_PME# signal. | | | | When the PME Wake Enable register bit for a wake source is inactive ("0"), the PME Wake Status register will indicate the state of the wake source but will not assert the IO_PME# signal. | | | | Bit[0] GP10 | | | | Bit[1] GP11 | | | | Bit[2] GP12 | | | | Bit[3] GP13 | | | | Bit[4] GP14 | | | | Bit[5] GP15 | | | | Bit[6] GP16 | | | | Bit[7] GP17 The DME Weke Enable register is not effected by Vee BOR, SOFT | | | | The PME Wake Enable register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | NAME | REG OFFSET (hex) | DESCRIPTION | |-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PME_EN3 | 0C | PME Wake Status Register 3 | | Default = 0x00 on | (R/W) | This register is used to enable individual PME wake sources onto the IO_PME# wake bus. | | VTR POR | | When the PME Wake Enable register bit for a wake source is active ("1"), if the source asserts a wake event so that the associated status bit is "1" and the PME_En bit is "1", the source will assert the IO_PME# signal. | | | | When the PME Wake Enable register bit for a wake source is inactive ("0"), the PME Wake Status register will indicate the state of the wake source but will not assert the IO_PME# signal. | | | | Bit[0] GP20 | | | | Bit[1] GP21 | | | | Bit[2] GP22 | | | | Bit[3] GP23 | | | | Bit[4] GP24 | | | | Bit[5] GP25 | | | | Bit[6] GP26 | | | | Bit[7] GP27 The DMF Welse Freehle register is not effected by Vec BOD, COFT. | | | | The PME Wake Enable register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | PME_EN4 | 0D | PME Wake Enable Register 4 | | Default = 0x00 on | (R/W) | This register is used to enable individual PME wake sources onto the IO_PME# wake bus. | | VTR POR | | When the PME Wake Enable register bit for a wake source is active ("1"), if the source asserts a wake event so that the associated status bit is "1" and the PME_En bit is "1", the source will assert the IO_PME# signal. | | | | When the PME Wake Enable register bit for a wake source is inactive ("0"), the PME Wake Status register will indicate the state of the wake source but will not assert the IO_PME# signal. | | | | Bit[0] GP30 | | | | Bit[1] GP31 | | | | Bit[2] GP32 | | | | Bit[3] GP33 | | | | Bit[4] GP41 | | | | Bit[5] GP43<br>Bit[6] GP60 | | | | Bit[7] GP61 | | | | The PME Wake Enable register is not affected by Vcc POR, SOFT RESET or PCI RESET. | | NAME | REG OFFSET (hex) | DESCRIPTION | |--------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PME_EN5 | 0E | PME Wake Enable Register 5 | | Default = 0x00 on | (R/W) | This register is used to enable individual PME wake sources onto the IO_PME# wake bus. | | VTR POR | (. 0.17) | When the PME Wake Enable register bit for a wake source is active ("1"), if the source asserts a wake event so that the associated status bit is "1" and the PME_En bit is "1", the source will assert the IO_PME# signal. | | | | When the PME Wake Enable register bit for a wake source is inactive ("0"), the PME Wake Status register will indicate the state of the wake source but will not assert the IO_PME# signal. Bit[0] GP50 | | | | Bit[1] GP51 | | | | Bit[2] GP52 | | | | Bit[3] GP53 | | | | Bit[4] GP54 | | | | Bit[5] GP55 | | | | Bit[6] GP56 | | | | Bit[7] GP57 | | | | The PME Wake Enable register is not affected by Vcc POR, SOFT | | | | RESET or PCI RESET. | | PME_EN6 | 0F | PME Enable Register 6 | | Default = 0x00 on<br>VTR POR | (R/W) | This register enables the individual PME sources onto the PME_ST bus. When the enable bit is '1' and the PME source has asserted a wake event, the PME_ST bus is asserted. The | | | | PME_ST bus cannot be asserted if the enable bit is '0'. | | | | Bit[0] PINT | | | | Bit[1] U2INT<br> Bit[2] U1INT | | | | Bit[3] FINT | | | | Bit[4] MINT | | | | Bit[5] KINT | | | | Bit[6] WDT | | | | Bit[7] SMB | | SMI_STS1 | 10 | SMI Status Register 1 | | | | This register is used to read the status of the SMI inputs. | | Default = 0x02 | (R/W) | The following bits must be cleared at their source. | | on VTR POR | | Bit[0] Reserved | | Bit 1 is set to '1' on | | Bit[1] PINT | | VCC POR, VTR POR, PCI Reset and soft reset | | The parallel port interrupt defults to 1 when the parallel port activate bit is cleared. When the parallel port is activated, PINT follows the nACK input. | | | | Bit[2] U2INT | | | | Bit[3] U1INT | | | | Bit[4] FINT | | | | Bit[5] Reserved | | | | Bit[6] Reserved | | | | Bit[7] WDT | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|---------------------------------------------------------------------| | SMI_STS2 | 11 | SMI Status Register 2 | | | | This register is used to read the status of the SMI inputs. | | Default = 0x00 | (R/W) | Bits 2-6 are cleared by a write of 1 to the bit. | | on VTR POR | | Bit[0] MINT. Cleared at source. | | | | Bit[1] KINT. Cleared at source. | | | | Bit[2] SMB | | | | Bit[3] RI1# | | | | Bit[4] P12. Status bit is cleared by a write of 1. The SMI event is | | | | cleared at the source. | | | | Bit[5] RI2# | | | | Bit[6] Reserved | | | | Bit[7] Reserved | | SMI_STS3 | 12 | SMI Status Register 3 | | | | This register is used to read the status of the SMI inputs. | | Default = 0x00 | (R/W) | The following bits are cleared on a write of '1'. | | on VTR POR | | Bit[0] GP20 | | | | Bit[1] GP21 | | | | Bit[2] GP22 | | | | Bit[3] GP60 | | | | Bit[4] GP24 | | | | Bit[5] GP25 | | | | Bit[6] GP26 | | | | Bit[7] GP27 | | SMI_STS4 | 13 | SMI Status Register 4 | | | | This register is used to read the status of the SMI inputs. | | Default = 0x00 | (R/W) | The following bits are cleared on a write of '1'. | | on VTR POR | | Bit[0] GP30 | | | | Bit[1] GP31 | | | | Bit[2] GP32 | | | | Bit[3] GP33 | | | | Bit[4] GP41 | | | | Bit[5] FAN_TACH | | | | Bit[6] GP43 | | | | Bit[7] GP61 | | SMI_STS5 | 14 | SMI Status Register 5 | | | | This register is used to read the status of the SMI inputs. | | Default = 0x00 | (R/W) | The following bits are cleared on a write of '1'. | | on VTR POR | | Bit[0] GP50 | | | | Bit[1] GP51 | | | | Bit[2] GP52 | | | | Bit[3] GP53 | | | | Bit[4] GP54 | | | | Bit[5] GP55 | | | | Bit[6] GP56 | | | | Bit[7] GP57 | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------|------------------|------------------------------------------------------------------------------------------------------| | SMI_STS6 | 15 | SMI Status Register 6 | | | | This register is used to read the status of the SMI inputs. | | Default = 0x00 | (R/W) | The following bits are cleared on a write of '1'. | | on VTR POR | | Bit[0] GP10 | | | | Bit[1] GP11 | | | | Bit[2] GP12 | | | | Bit[3] GP13 | | | | Bit[4] GP14 | | | | Bit[5] GP15 | | | | Bit[6] GP16 | | | | Bit[7] GP17 | | SMI_EN1 | 16 | SMI Enable Register 1 | | | | This register is used to enable the different interrupt sources onto | | Default = 0x00 | (R/W) | the group nSMI output. | | on VTR POR | | 1=Enable | | | | 0=Disable | | | | Bit[0] Reserved | | | | Bit[1] EN_PINT | | | | Bit[2] EN_U2INT | | | | Bit[3] EN_U1INT | | | | Bit[4] EN_FINT | | | | Bit[5] Reserved | | | | Bit[6] Reserved | | | | Bit[7] EN_WDT | | SMI_EN2 | 17 | SMI Enable Register 2 | | | | This register is used to enable the different interrupt sources onto | | Default = 0x00<br>on VTR POR | (R/W) | the group nSMI output, and the group nSMI output onto the nIO_SMI GPI/O pinor the serial IRQ stream. | | | | Unless otherwise noted, | | | | 1=Enable | | | | 0=Disable | | | | Bit[0] EN_MINT | | | | Bit[1] EN_KINT | | | | Bit[2] EN_SMB | | | | Bit[3] EN_RI1# | | | | Bit[4] EN_P12 | | | | Bit[5] EN_RI2# | | | | Bit[6] EN_SMI_S | | | | Bit[7] EN_SMI | | SMI_EN3 | 18 | SMI Enable Register 3 | | _ | | This register is used to enable the different interrupt sources onto | | Default = 0x00 | (R/W) | the group nSMI output. | | on VTR POR | | 1=Enable | | | | 0=Disable | | | | Bit[0] GP20 | | | | Bit[1] GP21 | | | | Bit[2] GP22 | | | | Bit[3] GP60 | | | | Bit[4] GP24 | | | | Bit[5] GP25 | | | | Bit[6] GP26 | | | | Bit[7] GP27 | | | | DIL[1] OI 21 | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------|------------------|---------------------------------------------------------------------------------------------| | SMI_EN4 | 19 | SMI Enable Register 4 | | Default - 0x00 | (R/W) | This register is used to enable the different interrupt sources onto the group nSMI output. | | Default = 0x00<br>on VTR POR | (R/VV) | 1=Enable | | UIIVIKFOR | | 0=Disable | | | | Bit[0] GP30 | | | | Bit[1] GP31 | | | | Bit[2] GP32 | | | | Bit[3] GP33 | | | | Bit[4] GP41 | | | | Bit[5] FAN_TACH | | | | Bit[6] GP43 | | | | Bit[7] GP61 | | SMI_EN5 | 1A | SMI Enable Register 5 | | | | This register is used to enable the different interrupt sources onto | | Default = 0x00 | (R/W) | the group nSMI output. | | on VTR POR | | 1=Enable | | | | 0=Disable | | | | Bit[0] GP50 | | | | Bit[1] GP51 | | | | Bit[2] GP52 | | | | Bit[3] GP53 | | | | Bit[4] GP54 | | | | Bit[5] GP55 Bit[6] GP56 | | | | Bit[7] GP57 | | SMI EN6 | 1B | SMI Enable Register 6 | | OWI_LINO | 10 | This register enables the individual SMI sources onto the SMI_ST | | Default = 0x00 | (R/W) | bus. When the enable bit is '1' and the SMI source has asserted | | on VTR POR | (1000) | an SMI event, the SMI_ST bus is asserted. The SMI_ST bus | | | | cannot be asserted if the enable bit is '0'. | | | | Bit[0] GP10 | | | | Bit[1] GP11 | | | | Bit[2] GP12 | | | | Bit[3] GP13 | | | | Bit[4] GP14 | | | | Bit[5] GP15 | | | | Bit[6] GP16 | | | | Bit[7] GP17 | | NAME | REG OFFSET (hex) | DESCRIPTION | |-----------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------| | MSC_STS | 1C | Miscellaneous Status Register | | | | Bits[5:0] can be cleared by writing a 1 to their position (writing a 0 | | Default = 0x00 on | (R/W) | has no effect). | | VTR POR | | Bit[0] Either Edge Triggered Interrupt Input 0 Status. This bit is set when an edge occurs on the GP21 pin. | | | | Bit[1] Either Edge Triggered Interrupt Input 1 Status. This bit is set when an edge occurs on the GP22 pin. | | | | Bit[2] Either Edge Triggered Interrupt Input 2 Status. This bit is set when an edge occurs on the GP41 pin. | | | | Bit[3] Either Edge Triggered Interrupt Input 3 Status. This bit is set when an edge occurs on the GP43 pin. | | | | Bit[4] Either Edge Triggered Interrupt Input 4 Status. This bit is set when an edge occurs on the GP60 pin. | | | | Bit[5] Either Edge Triggered Interrupt Input 5 Status. This bit is set when an edge occurs on the GP61 pin. | | | | Bit[7:6] Reserved. This bit always returns zero. | | UART2 FIFO Control | 1D | UART FIFO Control Shadow 2 | | Shadow | | Bit[0] FIFO Enable | | | (R) | Bit[1] RCVR FIFO Reset | | Default = 0x00 on | | Bit[2] XMIT FIFO Reset | | VCC POR, | | Bit[3] DMA Mode Select | | VTR POR and PCI | | Bit[5:4] Reserved | | RESET | | Bit[6] RCVR Trigger (LSB) | | | | Bit[7] RCVR Trigger (MSB) | | Force Disk Change | 1E | Force Change 1 and Force Change 0 can be written to 1 are not clearable by software. | | Default = 0x03 on | (R/W) | Force Change 1 is cleared on (nSTEP AND nDS1) | | VCC POR and PCI | , | Force Change 0 is cleared on (nSTEP AND nDS0). | | RESET | | DSK CHG (FDC DIR Register, Bit 7) = (nDS0 AND Force Change 0) OR (nDS1 AND Force Change 1) OR nDSKCHG. | | | | Setting either of the Force Disk Change bits active (1) forces the FDD nDSKCHG input active when the appropriate drive has been | | | | selected. | | | | Bit[0] Force Change for FDC0 | | | | 0=Inactive | | | | 1=Active | | | | Bit[1] Force Change for FDC1 | | | | 0=Inactive | | | | 1=Active | | | | Bit[7:2] Reserved, Reads 0 | | Floppy Data Rate<br>Select Shadow | 1F | Floppy Data Rate Select Shadow | | Select Stladow | <b>(D)</b> | Bit[0] Data Rate Select 0 | | Default = 0x02 on | (R) | Bit[1] Data Rate Select 1 | | VCC POR, | | Bit[2] PRECOMP 0 | | VTR POR and PCI | | Bit[3] PRECOMP 1 | | RESET | | Bit[4] PRECOMP 2 | | | | Bit[5] Reserved | | | | Bit[6] Power Down | | | | Bit[7] Soft Reset | | NAME | REG OFFSET (hex) | DESCRIPTION | |--------------------------|------------------|-----------------------------------------------------------------------------------| | UART1 FIFO Control | 20 | UART FIFO Control Shadow 1 | | Shadow | | Bit[0] FIFO Enable | | | (R) | Bit[1] RCVR FIFO Reset | | Default = 0x00 on | | Bit[2] XMIT FIFO Reset | | VCC POR, | | Bit[3] DMA Mode Select | | VTR POR and PCI<br>RESET | | Bit[5:4] Reserved | | RESET | | Bit[6] RCVR Trigger (LSB) | | | | Bit[7] RCVR Trigger (MSB) | | Edge Select Register | 21 | Bit[0] EDGE_P12_SMI | | | | 0= P12 SMI status bit is set on the high-to-low edge of P1.2 | | Default = 0x00 | (R/W) | 1= P12 SMI status bit is set on both the high-to-low and low-to- | | on VTR POR | | high edge of P1.2 | | | | Bit[1] EDGE_P16_SMI | | | | 0= P16 SMI status bit is set on the high-to-low edge of P1.6 | | | | 1= P16 SMI status bit is set on both the high-to-low and low-to-high edge of P1.6 | | | | Bit[2] EDGE_P12_PME | | | | 0= P12 PME status bit is set on the high-to-low edge of P1.2 | | | | 1= P12 PME status bit is set on both the high-to-low and low-to- | | | | high edge of P1.2 | | | | Bit[3] EDGE_P16_PME | | | | 0= P16 PME status bit is set on the high-to-low edge of P1.6 | | | | 1= P16 PME status bit is set on both the high-to-low and low-to- | | | | high edge of P1.6 | | | | Bits[7:4] Reserved | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device Disable<br>Register<br>Default = 0x00 | 22<br>Read/Write<br>when GP43 | If "0" (enabled), bits[7:3] have no effect on the devices; devices are controlled by their respective activate bits. If "1" (disabled), bits[7:3] override the activate bits in the configuration registers for each logical block. | | VTR POR | register bits[3:2] = 01 AND GP43 pin = 0 OR GP43 register bits[3:2] ≠ 01 (Device Disable Register Bit[1] must be 0) READ-ONLY When GP43 register bits[3:2] =01 AND GP43 pin = 1 OR Device Disable Register Bit[1]=1 | Bit[0] Floppy Write Protect. 0= no effect: floppy write protection is controlled by the write protect pin or the Forced Write Protect bit (bit 0 of register 0xF1 in Logical Device 0); 1= Write Protected. If set to 1, this bit overrides the write protect pin on the part and the forced write protect bit. nWRTPRT (to the FDC Core) = WP (FDC SRA Register, Bit 1) = (Floppy Write Protect) OR nWRTPRT(from the FDD Interface) OR (nDS0 AND Force Write Protect) OR (nDS1 AND Force Write Protect). Note: The Force Write Protect bit is in the FDD Option Configuration register. Bit[1] Register Lock This bit is cleared on VCC POR and PCI Reset. 0 - No effect (Default) 1 - All of the bits in this register are Read Only until a VCC POR or PCI RESET. Bits[2] Reserved. Return 0 on read. Bit[3]: Floppy Enable. 0=No effect: FDC controlled by its activate bit; 1=Floppy Disabled Bit[4] Reserved Bit[5] Serial Port 2 Enable 0=No effect: UART2 controlled by its activate bit; 1=UART2 Disabled Bit[6] Serial Port 1 Enable. 0=No effect: UART1 controlled by its activate bit; 1=UART1 Disabled Bit[7] Parallel Port Enable. 0=No effect: PP controlled by its activate bit; 1=PP Disabled Note: Any peripheral that is disabled in this register will not be accessible by either the LPC interface or the SMBus. See Table | | | | | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|-------------------------------------------| | GP10 | 23 | General Purpose I/0 bit 1.0 | | | | Bit[0] In/Out : =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD0 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP11 | 24 | General Purpose I/0 bit 1.1 | | | | Bit[0] In/Out : =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD1 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP12 | 25 | General Purpose I/0 bit 1.2 | | | | Bit[0] In/Out : =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity :=1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD2 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP13 | 26 | General Purpose I/0 bit 1.3 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD3 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP14 | 27 | General Purpose I/0 bit 1.4 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD4 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|-------------------------------------------| | GP15 | 28 | General Purpose I/0 bit 1.5 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD5 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP16 | 29 | General Purpose I/0 bit 1.6 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD6 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP17 | 2A | General Purpose I/0 bit 1.7 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=XD7 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP20 | 2B | General Purpose I/0 bit 2.0 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select | | | | 11=Reserved | | | | 10=nDS1 – Floppy Drive select 1 (Note 3) | | | | 01=8042 P17 function (User Note 2) | | | | 00=Basic GPIO function | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|------------------------------------------------------| | GP21 | 2C | General Purpose I/0 bit 2.1 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default =0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select | | | | 11=Reserved | | | | 10=Either Edge Triggered Interrupt Input 0 (Note 1) | | | | 01=8042 P16 function (User Note 2) | | | | 00=Basic GPIO function | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP22 | 2D | General Purpose I/0 bit 2.2 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default =0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select | | | | 11= nMRT1 – floppy motor select 1 (Note 3) | | | | 10= Either Edge Triggered Interrupt Input 1 (Note 1) | | | | 01=8042 P12 function (User Note 2) | | | | 00=Basic GPIO function | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP23 | 2E | General Purpose I/0 bit 2.2 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default=0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= IRQIND (IRQ Input D) | | | | 0= Basic GPIO Function | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP24 | 2F | General Purpose I/0 bit 2.4 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=P17 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|-------------------------------------------| | GP25 | 30 | General Purpose I/0 bit 2.5 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= 8042 P12 function (User Note 2) | | | | 0= Basic GPIO Function | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP26 | 31 | General Purpose I/0 bit 2.6 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bits[6:2] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP27 | 32 | General Purpose I/0 bit 2.7 | | | | Bit[0] In/Out : =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=IO_SMI# (Note 4) | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP30 | 33 | General Purpose I/0 bit 3.0 | | | | Bit[0] In/Out : =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity :=1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= nXCS2 (X-Bus Chip Select 2) | | | | 0= GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP31 | 34 | General Purpose I/0 bit 3.1 | | Defection 0.04 | (D.840) | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=nXCS3 (X-Bus Chip Select 3) | | | | 0= GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|-------------------------------------------| | GP32 | 35 | General Purpose I/0 bit 3.2 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity: =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= FAN_TACH | | | | 0= GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP33 | 36 | General Purpose I/0 bit 3.3 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | Default = 0x00 | | 1=FAN | | on VCC POR | | 0= GPIO | | and PCI Reset | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | (Note 2) | | 1=Open Drain | | | | 0=Push Pull | | GP34 | 37 | General Purpose I/0 bit 3.4 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=IRQINA (IRQ Input A) | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP35 | 38 | General Purpose I/0 bit 3.5 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=IRQINB (IRQ Input B) | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP36 | 39 | General Purpose I/0 bit 3.6 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= nKBDRST | | | | 0=Basic GPIO function | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GP37 | 3A | General Purpose I/0 bit 3.7 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=A20M | | | | 0=Basic GPIO function | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP40 | 3B | General Purpose I/0 bit 4.0 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default =0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=DRVDEN0 (Note 3) | | | | 0=Basic GPIO function | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP41 | 3C | General Purpose I/0 bit 4.1 | | | | Bit[0] In/Out : =1 Input, =0 Output | | Default =0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | (* * * * * / | Bit[3:2] Alternate Function Select | | | | 11=Reserved | | | | 10=Either Edge Triggered Interrupt Input 2 | | | | 01=DRVDEN1 (Note 3) | | | | 00=Basic GPIO function | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP42 | 3D | General Purpose I/0 bit 4.2 | | 01 12 | 05 | Bit[0] In/Out : =1 Input, =0 Output | | Default =0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | (10,00) | Bit[2] Alternate Function Select | | OII VIIXI OIX | | 1=IO PME# | | | | Note: Configuring this pin function as output with non-inverted polarity will give an active low output signal. The output type can be either open drain or push-pull. | | | | 0=Basic GPIO function | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GP43 | 3E | General Purpose I/0 bit 4.3 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select | | Bits[3:2] are reset | | 11=Either Edge Triggered Interrupt Input 3 | | (cleared) on VCC | | 10=Reserved | | POR, VTR POR and PCI Reset | | 01=Device Disable Register Control. The GP43 pin is an input, with non-inverted polarity. When bits[3:2]=01, they cannot be changed by writing to these bits; they are cleared by VCC POR, PCI Reset and VTR POR. That is, when the DDRC function is selected for this pin, it cannot be changed, except by a VCC POR, PCI Reset or VTR POR. | | | | The Device Disable register is controlled by the value of the GP43 pin as follows: | | | | If the GP43 pin is high, the Device Disable Register is Read-Only. | | | | If the GP43 pin is low, the Device Disable Register is Read/Write. | | | | 00=Basic GPIO function | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP50 | 3F | General Purpose I/0 bit 5.0 | | D 6 11 0 04 | (544) | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= RI2# (User Note 1)<br>0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP51 | 40 | General Purpose I/0 bit 5.1 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= nDCD2 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP52 | 41 | General Purpose I/0 bit 5.2 | | Defends 0.04 | (DAA) | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select<br>11=Reserved | | | | 11=Reserved<br>10=IRRX (Note 6) | | | | 01=RXD2 (Note 6) | | | | 00=GPIO | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | | | T | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------|------------------|-------------------------------------------| | GP53 | 42 | General Purpose I/0 bit 5.3 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x00 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR, | | Bit[3:2] Alternate Function Select | | VCC POR and | | 11=Reserved | | PCI RESET | | 10=IRTX (Note 5) | | | | 01=TXD2 (Note 5) | | (Note 2) | | 00=GPIO | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP54 | 43 | General Purpose I/0 bit 5.4 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= nDSR2 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP55 | 44 | General Purpose I/0 bit 5.5 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= nRTS2 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP56 | 45 | General Purpose I/0 bit 5.6 | | D ( 11 0 04 | (5440) | Bit[0] In/Out : =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1= nCTS2 | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain<br>0=Push Pull | | ODEZ | 40 | | | GP57 | 46 | General Purpose I/0 bit 5.7 | | Default = 0x04 | (DAA/) | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select 1= nDTR2 | | | | | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select 1=Open Drain | | | | 0=Push Pull | | | | U-I USITI UII | | NAME | REG OFFSET (hex) | DESCRIPTION | |----------------------------------|------------------|------------------------------------------------------------| | GP60 | 47 | General Purpose I/0 bit 6.0 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select | | | | 11=Reserved | | | | 10=Either Edge Triggered Interrupt Input 4 (Note 1) | | | | 01=LED1 | | | | 00=GPIO | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP61 | 48 | General Purpose I/0 bit 6.1 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[3:2] Alternate Function Select | | | | 11=Reserved | | (Note 6) | | 10=Either Edge Triggered Interrupt Input 5 | | | | 01=LED2 | | | | 00=GPIO | | | | Bits[6:4] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP62 | 49 | General Purpose I/0 bit 6.1 | | | | Bit[0] In/Out: =1 Input, =0 Output | | Default = 0x01 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | on VTR POR | | Bit[2] Alternate Function Select | | | | 1=IRQINC (IRQ Input C) | | | | 0=GPIO | | | | Bits[6:3] Reserved | | | | Bit[7] Output Type Select | | | | 1=Open Drain | | | | 0=Push Pull | | GP8 | 4A | General Purpose I/0 Data Register 8 | | | | Bit[0] GP80 | | Default = 0xF0 | (R/W) | Bit[1] GP81 | | on VTR POR | | Bit[2] GP82 | | | | Bit[3] GP83 | | Bits[7:0] may be | | Bit[4] GP84 | | individually reset on | | Bit[5] GP85 | | VCC Reset, PCI | | Bit[6] GP86 | | Reset, and VTR POR if enabled in | | Bit[7] GP87 | | Logical Device A at | | | | offset 0xF6 | | Note: Pins GP80 to GP87 default to outputs on VTR POR. See | | | | Table 94. | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------|------------------|-------------------------------------| | GP1 | 4B | General Purpose I/0 Data Register 1 | | | | Bit[0] GP10 | | Default = 0x00 | (R/W) | Bit[1] GP11 | | on VTR POR | , , | Bit[2] GP12 | | | | Bit[3] GP13 | | | | Bit[4] GP14 | | | | Bit[5] GP15 | | | | Bit[6] GP16 | | | | Bit[7] GP17 | | GP2 | 4C | General Purpose I/0 Data Register 2 | | | | Bit[0] GP20 | | Default = 0x00 | (R/W) | Bit[1] GP21 | | on VTR POR | | Bit[2] GP22 | | | | Bit[3] GP23 | | | | Bit[4] GP24 | | | | Bit[5] GP25 | | | | Bit[6] GP26 | | | | Bit[7] GP27 | | GP3 | 4D | General Purpose I/0 Data Register 3 | | | | Bit[0] GP30 | | Default = 0x00 | (R/W) | Bit[1] GP31 | | on VTR POR | | Bit[2] GP32 | | | | Bit[3] GP33 | | Bits 3 is reset on | | Bit[4] GP34 | | VCC POR, PCI | | Bit[5] GP35 | | Reset and VTR POR | | Bit[6] GP36 | | | | Bit[7] GP37 | | GP4 | 4E | General Purpose I/0 Data Register 4 | | | | Bit[0] GP40 | | Default = 0x00 | (R/W) | Bit[1] GP41 | | on VTR POR | | Bit[2] GP42 | | | | Bit[3] GP43 | | | | Bit[7:4] Reserved | | GP5 | 4F | General Purpose I/0 Data Register 5 | | | | Bit[0] GP50 | | Default = 0x00 | (R/W) | Bit[1] GP51 | | on VTR POR | | Bit[2] GP52 | | | | Bit[3] GP53 | | Bit[3] is reset on VTR | | Bit[4] GP54 | | POR, | | Bit[5] GP55 | | VCC POR and | | Bit[6] GP56 | | PCI RESET | | Bit[7] GP57 | | GP6 | 50 | General Purpose I/0 Data Register 6 | | | | Bit[0] GP60 | | Default = 0x00 | (R/W) | Bit[1] GP61 | | on VTR POR | | Bit[2] GP62 | | | | Bit[7-3] Reserved | | | | | | NAME | REG OFFSET (hex) | DESCRIPTION | |-----------------------------------|------------------|-------------------------------------------------------------------------------------| | GP7 | 51 | General Purpose I/0 Data Register 7 | | | | Bit[0] GP70 | | Default = 0x00 | (R/W) | Bit[1] GP71 | | on VTR POR | | Bit[2] GP72 | | | | Bit[3] GP73 | | | | Bit[4] GP74 | | | | Bit[5] GP75 | | | | Bit[6] GP76 | | | | Bit[7] GP77 | | WDT_TIME_OUT | 52 | Watch-dog Timeout | | | | Bit[0] Reserved | | Default = 0x00 | (R/W) | Bit[1] Reserved | | on VCC POR, VTR | | Bits[6:2] Reserved, = 00000 | | POR, and PCI Reset | | Bit[7] WDT Time-out Value Units Select | | | | = 0 Minutes (default) | | | | = 1 Seconds | | WDT_VAL | 53 | Watch-dog Timer Time-out Value | | _ | | Binary coded, units = minutes (default) or seconds, selectable via | | Default = 0x00 | (R/W) | Bit[7] of WDT_TIME_OUT register (0x52). 0x00 Time out disabled | | on VCC POR, VTR | | | | POR, and PCI Reset | | 0x01 Time-out = 1 minute (second) | | | | OvEE Time out = 255 minutes (seconds) | | WDT CEC | E 4 | 0xFF Time-out = 255 minutes (seconds) | | WDT_CFG | 54 | Watch-dog timer Configuration | | Default - 0x00 | (DAA/) | Bit[0] Joy-Stick Enable<br>=1 WDT is reset upon an I/O read or write of Port 201h | | Default = 0x00<br>on VCC POR, VTR | (R/W) | | | POR, and PCI Reset | | =0 WDT is not affected by I/O reads or writes to Port 201h. Bit[1] Keyboard Enable | | | | =1 WDT is reset upon a Keyboard interrupt. | | | | =0 WDT is not affected by Keyboard interrupts. | | | | Bit[2] Mouse Enable | | | | =1 WDT is reset upon a Mouse interrupt. | | | | =0 WDT is not affected by Mouse interrupts. | | | | Bit[3] Reserved | | | | Bits[7:4] WDT Interrupt Mapping | | | | 1111 = IRQ15 | | | | | | | | 0010 = Invalid | | | | 0001 = IRQ1 | | | | | | | | 0000 = Disable | | WDT_CTRL 55 Watch-dog timer Control Bit[0] Watch-dog Status Bit, R/W | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | | | | | | | Default = 0x00 (R/W) =1 WD timeout occurred | | | on VCC POR and =0 WD timer counting | | | VTR POR Bit[2] is Bit[1] Reserved | | | Write-Only Bit[2] Force Timeout, W | | | Default = 0000000xb =1 Forces WD timeout event; this bit is self-cle | earing | | on PCI Reset Bit[3] P20 Force Timeout Enable, R/W | 3 | | Note: Bit[0] is not cleared by PCI Reset = 1 Allows rising edge of P20, from the Keybo to force the WD timeout event. A WD timeout event forced by setting the Force Timeout Bit, bit 2. | | | = 0 P20 activity does not generate the WD time | eout event. | | Note: The P20 signal will remain high for a minim can remain high indefinitely. Therefore, when P20 are enabled, a self-clearing edge-detect circuit is us a signal which is ORed with the signal generated Timeout Bit. | forced timeouts sed to generate | | Bit[7:4] Reserved. Set to 0 | | | FAN 56 FAN Register | | | Bit[0] Fan Control | | | Default = 0x00 (R/W) 1=FAN pin is high | | | on VTR POR 0=bits[6:1] control the duty cycle of the FAN pin. | | | Bit[6:1] Duty Cycle Control | | | Control the duty cycle of the FAN pin | | | 000000 = pin is low | | | 100000 = 50% duty cycle | | | 111111 = pin is high for 63, low for 1 | | | Bit[7] Fan Clock Select | | | This bit is used with the Fan Clock Source Select an Clock Multiplier bits in the Fan Control register (0x58) the fan speed F <sub>OUT</sub> . See Different Modes for Fan in page 124 in "Fan Speed Control and Monitoring" see | 8) to determine<br>Table 61 on | | The fan speed may be doubled through bit 2 of Fan Register at 0x58. | Control | | Fan Control 58 Fan Control Register | | | Bit[0] Fan Clock Source Select | | | Default = 0x10 on VTR POR (R/W) This bit and the Fan Clock Multiplier bit is used with Select bit in the Fan register (0x56) to determine the Fout. See Different Modes for Fan in Table 61 on passed Control and Monitoring | e fan speed | | Bit[2] Fan Clock Multiplier | | | 0=No multiplier used | | | 1=Double the fan speed selected by bit 0 o and bit 7 of the Fan register | of this register | | Bit[3] Reserved | | | Bit[5:4] FAN Count Divisor. | | | Clock scalar for adjusting the tachometer count. De | efault = 2. | | 00: divisor = 1 | | | 01: divisor = 2 | | | 10: divisor = 4 | | | 11: divisor = 8 | | | Bit[7:6] Reserved | | | NAME | REG OFFSET (hex) | DESCRIPTION | |-------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Fan Tachometer | 59 | Fan Tachometer Register | | Register Default = 0x00 on VTR POR | (R) | Bit[7:0] The 8-bit FAN tachometer count. The number of counts of the internal clock per pulse of the fan. The count value is computed from Equation 1 in the Fan section. This value is the final (maximum) count of the previous pulse (latched). The value in this register may not be valid for up to 2 pulses following a write to the preload register. | | Fan Preload Register | 5B | Fan Preload Register | | Default = 0x00<br>on VTR POR | (R/W) | Bit[7:0] The FAN tachometer preload. This is the initial value used in the computation of the FAN count. Writing this register resets the tachometer count. | | LED1 | 5D | Bit[1:0] LED1 Control | | Default = 0x00<br>on VTR POR | (RW) | 00=off 01=Blink at 1Hz rate with a 50% duty cycle (0.5 sec on, 0.5 sec off) 10=Blink at ½ HZ rate with a 25% duty cycle (0.5 sec on, 1.5 sec off) 11=on Bits[7:2] Reserved | | LED2 | 5E | Bit[1:0] LED2 Control | | | | 00=off | | Default = 0x01<br>on VTR POR | (R/W) | 01=Blink at 1Hz rate with a 50% duty cycle (0.5 sec on, 0.5 sec off) 10=Blink at ½ Hz rate with a 25% duty cycle (0.5 sec on, 1.5 sec off) 11=on Bits[7:2] Reserved | | Keyboard Scan | 5F | Keyboard Scan Code | | Code | | Bit[0] LSB of Scan Code | | Default = 0x00<br>on VTR POR | (R/W) | Bit[7] MSB of Scan Code | | PM1_CNTRL1 | 60 | Power Management 1 Control Register 1 (PM1_CNTRL 1) | | Default = 0x00<br>on Vbat POR | R/W | Bit[0] SCI_EN When this bit is set, then the enabled PM1 and GPE1 power management events will generate an nIO_PME interrupt. When this bit is reset power management events will not generate an nIO_PME interrupt. Instead, it will generate an SMI if the SMI_SCI_EN bit is cleared. This bit does not affect the power button or RTC wakeup event. This bit also does not affect GPE1 wakeup events. | | | | Bits[7:1] Reserved. These bits always return a value 0. | | NAME | REG OFFSET (hex) | DESCRIPTION | |-------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PM1_CNTRL2 | 61 | Bits[1:0] Read-Only, reads always return 0 | | Default = 0x00<br>on Vbat POR | R/W<br>Bit[5] is<br>Write-Only | Bits[4:2] SLP_TYPx This 3-bit field defines the type of hardware sleep state the system enters when the SLP_EN bit is set to one. When bits 4:2=111 or 110 (S4, S5) the LPC47S45x will transition the machine to the off state when the SLP_EN bit is set to one. That is, with this field set to 111 or 110, nPS_ON will go inactive (float) after a 1-2 RTC clock delay when SLP_EN is set. This delay is a minimum of one 32kHz clock and a maximum of two 32kHz clocks (31.25µsec-62.5µsec). When this field is any other value, there is no effect. | | | | Bit[5] SLP_EN This is a write-only bit and reads to it always return a zero. Writing a '1' to this bit causes the system to sequence into the sleeping state associated with the SLP_TYPx fields after a 1-2 RTC clock delay, if the SLP_CTRL bit in the Power Supply Control register is cleared. If the SLP_CTRL bit is set, do not sequence into the sleeping state associated with the SLP_TYPx field, but generate an SMI. Note: the SLP_EN_SMI bit in the SMI Status Register 7 is always set upon writing a '1' to the SLP_EN bit. Writing a '0' to this bit has no effect. | | | | Bits[7:6] Read-Only, reads always return 0 | | SMI_STS7 | 64 | SMI Status Register 7 | | Default = 0x00 | (R/W) | This register is used to read the status of the SMI inputs. The following bits are cleared on a write of '1'. | | on VTR POR | | Bit[0] GP34 Bit[1] GP35 Bit[2] GP36 Bit[3] GP37 Bit[4] P16 Bit[5] SLP_EN_SMI This bit is the SMI status bit for writing '1' to bit 5 of the PM1_CNTRL2 register. This bit is set upon writing '1' to bit 5 of the PM1_CNTRL2 register. Bit[6] Reserved Bit[7] GP62 | | SMI_EN7 | 66 | SMI Enable Register 7 | | Default = 0x00<br>on VTR POR | (R/W) | This register is used to enable the different interrupt sources onto the group nSMI output. Bit[0] GP34 Bit[1] GP35 Bit[2] GP36 Bit[3] GP37 Bit[4] P16 Bit[5] SLP_EN_SMI Bit[6] Reserved Bit[7] GP62 | | NAME | REG OFFSET (hex) | DESCRIPTION | |---------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PME_STS7 Default = 0x00 on VTR POR | (hex)<br>68<br>(R/W) | This register indicates the state of the individual PME sources, independent of the individual source enables or the PME_En bit. If the PME source has asserted an event, the associated PME Status bit will be a "1". Bit[0] GP34 Bit[1] GP35 Bit[2] GP36 Bit[3] GP37 Bit[4] Reserved Bit[5] Reserved Bit[6] Reserved Bit[7] GP62 The PME Status register is not affected by Vcc POR, SOFT | | | | RESET or PCI RESET. Writing a "1" to Bit[4:0] will clear it. Writing a "0" to any bit in PME Status Register has no effect. | | PME_EN7 Default = 0x00 on VTR POR | 6C<br>(R/W) | PME Enable Register 7 This register is used to enable individual PME wake sources onto the IO_PME# wake bus. Bit[0] GP34 Bit[1] GP35 Bit[2] GP36 Bit[3] GP37 Bit[4] Reserved Bit[5] Reserved | | Vcc CNT1 | 6D | Bit[7] GP62<br>Vcc CNT1 (Byte 1) | | Default = 0x00 on<br>Vbat POR | (Read Only)<br>(Note 7) | This register contains the Least Significant Byte (LSB) of the 32 bit VCC Power On Elapsed Time Counter. Bit[7:0] = Bit[7:0] of the 32-bit VCC Power-On-Elapsed-Time Counter | | Vcc_CNT2 | 6E | Vcc_CNT2 (Byte 2) | | Default = 0x00 on<br>Vbat POR | (Read Only)<br>(Note 7) | Bit[7:0] = Bit[15:8] of the 32-bit VCC Power-On-Elapsed-Time Counter | | Vcc_CNT3 Default = 0x00 on Vbat POR | 6F<br>(Read Only)<br>(Note 7) | Vcc_CNT3 (Byte 3) Bit[7:0] = Bit[23:16] of the 32-bit VCC Power-On-Elapsed-Time Counter | | Vcc_CNT4 Default = 0x00 on Vbat POR | 70<br>(Read Only)<br>(Note 7) | Vcc_CNT4 (Byte 4) This register contains the Most Significant Byte (MSB) of the 32 bit VCC Power On Elapsed Time Counter. Bit[7:0] = Bit[31:24] of the 32-bit VCC Power-On-Elapsed-Time Counter | | Vtr_CNT1 Default = 0x00 on Vbat POR | 71<br>(Read Only)<br>(Note 7) | Vtr_CNT1 (Byte 1) This register contains the Least Significant Byte (LSB) of the 32 bit VTR Power On Elapsed Time Counter. Bit[7:0] = Bit[7:0] of the 32-bit VTR Power-On-Elapsed-Time Counter | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Vtr_CNT2 | 72 | Vtr_CNT2 (Byte 2) | | Default = 0x00 on<br>Vbat POR | (Read Only)<br>(Note 7) | Bit[7:0] = Bit[15:8] of the 32-bit VTR Power-On-Elapsed-Time<br>Counter | | Vtr_CNT3 | 73 | Vtr_CNT3 (Byte 3) | | Default = 0x00 on<br>Vbat POR | (Read Only)<br>(Note 7) | Bit[7:0] = Bit[23:16] of the 32-bit VTR Power-On-Elapsed-Time Counter | | Vtr_CNT4 | 74 | Vtr_CNT4 (Byte 4) This register contains the Most Significant Byte (MSB) of the 32 bit | | Default = 0x00 on<br>Vbat POR | (Read Only)<br>(Note 7) | VTR Power On Elapsed Time Counter. | | | , , | Bit[7:0] = Bit[31:24] of the 32-bit VTR Power-On-Elapsed-Time<br>Counter | | SMBus2 Slave<br>Address and Enable | 76 | Bit [0] = Slave Address Bit 0 (Determined by state of the SADR0 on VTR power-up.) | | Default = 101011xxb | (R/W) | Bit [1] = Slave Address Bit 1 (Determined by state of the SADR1 on VTR power-up.) | | on VTR POR, | | Bit [2] = Slave Address Bit 2 Bit [3] = Slave Address Bit 3 | | where xx is determined by | | Bit [4] = Slave Address Bit 4 | | SADR[1:0] | | Bit [5] = Slave Address Bit 5 | | | | Bit [6] = Slave Address Bit 6 | | | | Bit [7] = SMBus2 Enable | | | | 0 = SMBus2 Controller Disabled 1 = SMBus2 Controller Enabled | | | | When Bit 7 = 0, the SMBus2 controller will not respond to addresses decoded on SDAT or drive SDAT or SCLK. | | LPC_ARB | 77 | Bit [0] = LPC X-Bus Access Request (LPC_REQ) | | Arbitration Register | | Bit [1] = LPC X-Bus Access Grant (LPC_GNT) | | | Bit 0 is R/W by | Bit [2] = Reserved | | Default = 0x02 | the LPC Bus, | Bit [3] = Reserved | | on VTR POR, VCC POR, PCI Reset | Bit 1 is set/reset by the | Bit [4] = Reserved | | Default = 000000x0b | arbitration logic, | Bit [5] = Reserved Bit [6] = Reserved | | on | and Read only | Bit [7] = Reserved | | Soft Reset (Note 9) | by the LPC<br>Bus. | | | PM1_STS1 | 78 | Power Management 1 Status Register 1 (PM1_STS 1) | | Default = 0x00 on<br>Vbat POR | (R/W) | Bit[7:0] = Reserved. These bits always return a value of zero. | | PM1_STS2 | 79 | Power Management 1 Status Register 2 (PM1_STS 2) | | (Note 8) | (R/W) | Bit[0] PWRBTN_STS | | Default = 0x00 on | | This bit is set when the nPB_IN signal is asserted. While | | Vbat POR | | PWRBTN_EN and PWRBTN_STS are both set an nIO_PME event is raised. In the soft off state (nPS_ON float), a wake-up event | | Bit 7 cleared on VTR POR. | | (nPS_ON transitions to active low) is generated regardless of the setting of PWRBTN_EN. | | | | This bit is only set by hardware and is reset by software writing a one to this bit position, and by Vbat POR. Writing a 0 has no effect. | | NAME | REG OFFSET (hex) | DESCRIPTION | |------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | It is also reset as follows: If the nPB_IN signal is held asserted for more than four seconds, then this bit is cleared, the PWRBTNOR_STS bit is set and the system will transition into the soft off state (nPS_ON floats). | | | | Bit[1] Reserved | | | | Bit[2] RTC_STS This bit is set when the RTC generates an alarm. Additionally if the RTC_EN bit is set then the setting of the RTC_STS bit will generate a an nIO_PME; if the power supply is 'off', it will also cause a wakeup event. When the AL_REM_EN bit is set in the RTC control register 1, then the RTC_STS bit is set due to an RTC alarm event occurring when VTR is not present. This will indicate to the OS the cause of the wakeup event (nPS_ON pin asserted when VTR returns) caused by the "alarm remember" logic in the Soft Power Management block. The "alarm remember " event will cause a wakeup event when VTR returns if the RTC_STS bit is set. This bit is only set by hardware and can only be reset by software writing a one to this bit position and by Vbat POR. Writing a zero has no effect. | | | | This wakeup event is blocked when a power button override event occurs (PWRBTNOR_STS bit set). | | | | Bit[3] PWRBTNOR_STS This bit is set when the power switch over-ride function is set: If the nPB_IN signal is held asserted for more than four seconds. In this case, the nPS_ON signal floats. Hardware is also required to reset the PWRBTN_STS when issuing a power switch over-ride function. | | | | This bit is set by hardware and can only be cleared by software writing a one to this bit position and by Vbat POR. Writing a 0 has no effect. | | | | When this bit is set, only the power button can wake the system; all other wakeup events are blocked. This bit must be cleared for other wake events to function. | | | | Bit[4] Reserved Bit[5] Reserved Bit[6] Reserved | | | | Bit[7] WAK_STS This bit is not set if the WAK_CTRL bit in the power supply control register is cleared. | | | | If the nPS_ON pin is made to float as a result of setting the SLP_EN bit, and the WAK_CTRL bit is set, then any enabled wakeup event will set the WAK_STS bit. If the nPS_ON pin is made to float by any other means (i.e., power button override event or power loss) then this bit is not set on return of power. Cleared by software writing a one to this bit position and by VTR | | | | POR and Vbat POR. | | NAME | REG OFFSET (hex) | DESCRIPTION | |-------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PM1_EN 1 | 7A | Power Management 1 Enable Register 1 (PM1_EN 1) | | Default = 0x00 on<br>Vbat POR | (R/W) | Bit[7:0] = Reserved. These bits always return a value of zero. | | PM1_EN 2 | 7B | Power Management 1 Enable Register 2 (PM1_EN 2) | | Default = 0x00 on<br>Vbat POR | (R/W) | Bit[0] PWRBTN_EN This bit is used to enable the assertion of the nPB_IN to generate a event. The PWRBTN_STS bit is set anytime the nPB_IN signal is asserted. The enable bit does not have to be set to enable the setting of the PWRBTN_STS bit by the assertion of the nPB_IN signal. A wake-up event (nPS_ON transitions to active low) is generated regardless of the setting of PWRBTN_EN. | | | | Bit[1] Reserved | | | | Bit[2] RTC_EN This bit is used to enable the setting of the RTC_STS bit to generate an PME and wake event. The RTC_STS bit is set anytime the RTC generates an alarm. If the RTC_EN bit is not set, then setting the RTC_STS bit will not generate a PME or wake event. | | | | Bit[3] Reserved Bit[4] Reserved Bit[5] Reserved Bit[6] Reserved Bit[7] Reserved | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPE1_STS 1 | 7C | General Purpose Event 1 Status Register 1 (GPE1_STS 1) | | Default = 0x00 on<br>VTR POR | (R/W) | Bit[0] GP23_STS GP23 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[1] GP34_STS GP34 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[2] GP35_STS GP35 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[3] KDAT_STS KBD event status (high-to-low edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[4] MDAT_STS Mouse event status (high-to-low edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[5] SPEKEY_STS SPEKEY event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[6] nRI1_STS RI1 event status (high-to-low edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[7] ALL_PME_STS ALL_PME event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | NAME | REG OFFSET (hex) | DESCRIPTION | |------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPE1_STS 2 | 7D | General Purpose Event 1 Status Register 2 (GPE1_STS 2) | | Default = 0x00 on<br>VTR POR | (R/W) | Bit[0] GP50_STS GP50/RI2 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[1] GP51_STS GP51 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[2] GP52_STS GP52 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[3] GP53_STS GP53 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[4] GP54_STS GP54 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[5] GP55_STS GP55 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[6] GP56_STS GP56 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | | | Bit[7] GP57_STS GP57 event status (low-to-high edge with non inverted polarity). 1= event occurred, 0= event did not occur. This bit is cleared by software writing a one to this bit position and by VTR POR. Writing a 0 has no effect. | | NAME | REG OFFSET (hex) | DESCRIPTION | |-------------------------------|------------------|--------------------------------------------------------------------| | GPE1_EN 1 | 7E | General Purpose Event 1 Enable Register 1 (GPE1_EN 1) | | Default = 0x00 on<br>Vbat POR | R/W | Bit[0] GP23_EN GP23 wakeup event enable. 1= enable, 0= disable | | | | Bit[1] GP34_EN GP34 wakeup event enable. 1= enable, 0= disable | | | | Bit[2] GP35_EN GP35 wakeup event enable. 1= enable, 0= disable | | | | Bit[3] KDAT_EN KBD wakeup event enable. 1= enable, 0= disable | | | | Bit[4] MDAT_EN Mouse wakeup event enable. 1= enable, 0= disable | | | | Bit[5] SPEKEY_EN SPEKEY wakeup event enable. 1= enable, 0= disable | | | | Bit[6] nRI1_EN RI1 wakeup event enable. 1= enable, 0= disable | | | | Bit[7] ALL_PME_EN ALL_PME wakeup event enable. 1=enable, 0=disable | | GPE1_EN 2 | 7F | General Purpose Event 1 Enable Register 2 (GPE1_EN 2) | | Default = 0x00 on<br>Vbat POR | R/W | Bit[0] GP50_EN GP50/RI2 event enable. 1= enable, 0= disable | | | | Bit[1] GP51_EN GP51 event enable. 1= enable, 0= disable | | | | Bit[2] GP52_EN GP52 event enable. 1= enable, 0= disable | | | | Bit[3] GP53_EN GP53 event enable. 1= enable, 0= disable | | | | Bit[4] GP54_EN GP54 event enable. 1= enable, 0= disable | | | | Bit[5] GP55_EN<br>GP55 event enable. 1= enable, 0= disable | | | | Bit[6] GP56_EN<br>GP56 event enable. 1= enable, 0= disable | | | | Bit[7] GP57_EN GP57 event enable. 1= enable, 0= disable | - **User Note 1:** If this pin is used for Ring Indicator wakeup, either the RI2# event can be enabled via bit 1 in the PME EN1 register or the GP50 PME event can be enabled via bit 0 in the PME EN5 register. - **User Note 2:** In order to use the P12, P16 and P17 functions, the corresponding GPIO must be programmed for output, non-invert, and push-pull output type. - The P12 function should not be selected on GP21 and GP 22 simultaneously. If P12 is selected on GP21 and GP22, simultaneously, then P12 will function on GP22, not on GP21. - The P17 function should not be selected on GP20 and GP 62 simultaneously. If P17 is selected on GP20 and GP62, simultaneously, then P17 will function on GP62, not on GP20. - **Note 1:** If the EETI function is selected for this GPIO then both a high-to-low and a low-to-high edge will set the PME, SMI and MSC status bits. - Note 2: These pins default to an output and LOW on VCC POR and PCI Reset. - **Note 3:** If the FDC function is selected on this pin (MTR1#, DS1#, DRVDEN0, DRVDEN1) then bit 6 of the FDD Mode Register (Configuration Register 0xF0 in Logical Device 0) will override bit 7 in the GPIO Control Register. Bit 7 of the FDD Mode Register will also affect the pin if the FDC function is selected. - **Note 4:** The IO\_SMI# pin is inactive when the internal group SMI signal is inactive and when the SMI enable bit (EN\_SMI, bit 7 of the SMI\_EN2 register) is '0'. When the output buffer type is OD, IO\_SMI# pin is floating when inactive; when the output buffer type is push-pull, the IO\_SMI# pin is high when inactive. - **Note 5:** If GP52 and GP53 are programmed for RXD2 and TXD2 functions and Serial Port 2 is programmed for IR operation, then these pins will have IR functionality and when serial port 2 is disabled, the TXD2 pin will TRISTATE. If these pins are programmed for IRRX and IRTX then these pins will have IR functionality and when serial port 2 is disabled, the IRTX pin will go to its inactive state. - **Note 6:** The GP61 pin defaults to the LED function active (blinking at a 1 Hz rate, 50% duty cycle) on initial power up (as long as the 32 kHz clock input is active). - **Note 7:** When Byte 1 (LSB) is read, by the LPC Bus or SMBus, Bytes 2 through 4 are latched for eventual read. It is required the counter (Bytes 1 through 4) be read LSB to MSB. Latching of bytes for read output will not affect continued counting - **Note 8:** In the present implementation of nPB\_IN, pressing the button will always wake the machine (i.e., activate nPS\_ON). - Note 9: A soft reset only resets Bit[0] (LPC REQ). Bit[1] will always reflect the current state of the arbitration logic. ## **8 CONFIGURATION** The Configuration of the LPC47S45x is very flexible and is based on the configuration architecture implemented in typical Plug-and-Play components. The LPC47S45x is designed for motherboard applications in which the resources required by their components are known. With its flexible resource allocation architecture, the LPC47S45x allows the BIOS to assign resources at POST. # 8.1 System Elements #### **Primary Configuration Address Decoder** After a PCI Reset (PCI\_RESET# pin asserted) or VCC Power On Reset the LPC47S45x is in the Run Mode with all logical devices disabled. The logical devices may be configured through two standard Configuration I/O Ports (INDEX and DATA) by placing the LPC47S45x into Configuration Mode. The BIOS uses these configuration ports to initialize the logical devices at POST. The INDEX and DATA ports are only valid when the LPC47S45x is in Configuration Mode. The SYSOPT pin is latched on the falling edge of the PCI\_RESET# or on VCC Power On Reset to determine the configuration register's base address. The SYSOPT pin is used to select the CONFIG PORT's I/O address at power-up. Once powered up the configuration port base address can be changed through configuration registers CR26 and CR27. The SYSOPT pin is a hardware configuration pin which is shared with the GP24 signal on pin 45. Note. An external pull-down resistor is required for the base IO address to be 0x02E for configuration. An external pull-up resistor is required to move the base IO address for configuration to 0x04E. The INDEX and DATA ports are effective only when the chip is in the Configuration State. | PORT NAME | SYSOPT= 0<br>10k PULL-DOWN<br>RESISTOR | SYSOPT= 1<br>10K PULL-UP<br>RESISTOR | TYPE | |----------------------|----------------------------------------|--------------------------------------|------------| | CONFIG PORT (Note 1) | 0x02E | 0x04E | Write | | INDEX PORT (Note 1) | 0x02E | 0x04E | Read/Write | | DATA PORT | INDEX PO | ORT + 1 | Read/Write | Note 1: The configuration port base address can be relocated through CR26 and CR27. # **Entering the Configuration State** The device enters the Configuration State when the following Config Key is successfully written to the CONFIG PORT. Config Key = <0x55> #### **Exiting the Configuration State** The device exits the Configuration State when the following Config Key is successfully written to the CONFIG PORT. Config Key = <0xAA> # 8.2 Configuration Sequence To program the configuration registers, the following sequence must be followed: - 1. Enter Configuration Mode - 2. Configure the Configuration Registers - Exit Configuration Mode. #### **Enter Configuration Mode** To place the chip into the Configuration State the Config Key is sent to the chip's CONFIG PORT. The config key consists of 0x55 written to the CONFIG PORT. Once the configuration key is received correctly the chip enters into the Configuration State (The auto Config ports are enabled). #### **Configuration Mode** The system sets the logical device information and activates desired logical devices through the INDEX and DATA ports. In configuration mode, the INDEX PORT is located at the CONFIG PORT address and the DATA PORT is at INDEX PORT address + 1. The desired configuration registers are accessed in two steps: - a) Write the index of the Logical Device Number Configuration Register (i.e., 0x07) to the INDEX PORT and then write the number of the desired logical device to the DATA PORT. - b) Write the address of the desired configuration register within the logical device to the INDEX PORT and then write or read the configuration register through the DATA PORT. Note: If accessing the Global Configuration Registers, step (a) is not required. #### **Exit Configuration Mode** To exit the Configuration State the system writes 0xAA to the CONFIG PORT. The chip returns to the RUN State. **Note:** Only two states are defined (Run and Configuration). In the Run State the chip will always be ready to enter the Configuration State. # 8.3 Programming Example The following is an example of a configuration program in Intel 8086 assembly language. ``` OUT DX, AL; Point to Logical Device 8 ; ENTER CONFIGURATION MODE MOV DX,02EH VOM MOV DX,02EH AL,EOH AX,055H DX,AL DX,AL ; Point to CREO OUT MOV MOV DX,02fH MOV AL,02H OUT DX,AL ; Update CRE0 ; CONFIGURE REGISTER CRE0, ;------ ; LOGICAL DEVICE 8 ; EXIT CONFIGURATION MODE MOV DX,02EH ;----- MOV AL,07H MOV DX,02EH OUT DX,AL ;Point to LD# Config Reg MOV AX,0AAH MOV DX,02FH OUT DX,AL AL, 08H ``` Notes: PCI RESET: PCI RESET# pin asserted SOFT RESET: Bit 0 of Configuration Control register set to one All host accesses are blocked for 500µs after VCC POR (see Power-up Timing Diagram) Table 81 – LPC47S45x Configuration Registers Summary | INDEX | TYPE | PCI<br>RESET | VCC POR | VTR POR | Vbat POR | SOFT<br>RESET | CONFIGURATION<br>REGISTER | | |--------------------------------|------|--------------------------------|--------------------------------|---------------|-------------|---------------------------------------|-----------------------------------------------|--| | GLOBAL CONFIGURATION REGISTERS | | | | | | | | | | 0x02 | W | 0x00 | 0x00 | 0x00 | - | - | Config Control | | | 0x03 | R | - | - | - | - | - | Reserved – reads return 0 | | | 0x07 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Logical Device Number | | | 0x20 | R | 0x62 | 0x62 | 0x62 | - | 0x62 | Device ID - hard wired | | | 0x21 | R | | Current | Revision | | | Device Rev - hard wired | | | 0x22 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Power Control | | | 0x23 | R/W | 0x00 | 0x00 | 0x00 | - | - | Power Mgmt | | | 0x24 | R/W | 0x04 | 0x04 | 0x04 | - | - | OSC | | | 0x26 | R/W | Sysopt=0:<br>0x2E<br>Sysopt=1: | Sysopt=0:<br>0x2E<br>Sysopt=1: | - | - | - | Configuration Port Address<br>Byte 0 | | | | | 0x4E | 0x4E | | | | (Low Byte) | | | 0x27 | R/W | Sysopt=0:<br>0x00<br>Sysopt=1: | Sysopt=0:<br>0x00<br>Sysopt=1: | - | - | - | Configuration Port Address<br>Byte 1 | | | | 0x00 | 0x00 | | | | (High Byte) | | | | 0x28 | R | - | - | - | - | - | Reserved | | | 0x2A | R/W | • | 0x00 | 0x00 | - | - | TEST 6 | | | 0x2B | R/W | ı | 0x00 | 0x00 | - | - | TEST 4 | | | 0x2C | R/W | - | 0x00 | 0x00 | - | - | TEST 5 | | | 0x2D | R/W | - | 0x00 | 0x00 | - | - | TEST 1 | | | 0x2E | R/W | ı | 0x00 | 0x00 | - | - | TEST 2 | | | 0x2F | R/W | ı | 0x00 | 0x00 | - | - | TEST 3 | | | | | LOG | ICAL DEVIC | E 0 CONFIGU | JRATION RE | GISTERS (F | DD) | | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | | 0x60, | R/W | 0x03, | 0x03, | 0x03, | _ | 0x03, | Primary Base I/O Address | | | 0x61 | 1000 | 0xF0 | 0xF0 | 0xF0 | _ | 0xF0 | 1 filliary base 1/0 Address | | | 0x70 | R/W | 0x06 | 0x06 | 0x06 | - | 0x06 | Primary Interrupt Select | | | 0x74 | R/W | 0x02 | 0x02 | 0x02 | - | 0x02 | DMA Channel Select | | | 0xF0 | R/W | 0x0E | 0x0E | 0x0E | - | - | FDD Mode Register | | | 0xF1 | R/W | 0x00 | 0x00 | 0x00 | - | - | FDD Option Register | | | 0xF2 | R/W | 0xFF | 0xFF | 0xFF | - | - | FDD Type Register | | | 0xF4 | R/W | 0x00 | 0x00 | 0x00 | - | - | FDD0 | | | 0xF5 | R/W | 0x00 | 0x00 | 0x00 | - | - | FDD1 | | | | | | | | ATION REGIS | • | • | | | | | | | | ATION REGIS | | | | | | | | L DEVICE 3 ( | | TION REGIS | · · · · · · · · · · · · · · · · · · · | <u>, , , , , , , , , , , , , , , , , , , </u> | | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | | 0x60,<br>0x61 | R/W | 0x00,<br>0x00 | 0x00,<br>0x00 | 0x00,<br>0x00 | - | 0x00,<br>0x00 | Primary Base I/O Address | | | 0x70 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Interrupt Select | | | 0x74 | R/W | 0x04 | 0x04 | 0x04 | - | 0x04 | DMA Channel Select | | | 0xF0 | R/W | 0x3C | 0x3C | 0x3C | - | - | Parallel Port Mode Register | | | 0xF1 | R/W | 0x00 | 0x00 | 0x00 | - | - | Parallel Port Mode Register 2 | | | | | LOGICA | L DEVICE 4 ( | CONFIGURA | TION REGIS | | 1 | | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | | 0x60,<br>0x61 | R/W | 0x00,<br>0x00 | 0x00,<br>0x00 | 0x00,<br>0x00 | - | 0x00,<br>0x00 | Primary Base I/O Address | | | INDEX | TYPE | PCI<br>RESET | VCC POR | VTR POR | Vbat POR | SOFT<br>RESET | CONFIGURATION<br>REGISTER | |--------|----------------|--------------|--------------|-------------|-------------|------------------|-------------------------------------| | 0x70 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Interrupt Select | | 0xF0 | R/W | 0x00 | 0x00 | 0x00 | - | - | Serial Port 1 Mode Register | | | | LOGICA | L DEVICE 5 ( | CONFIGURA | TION REGIST | TERS (Serial | Port 2) | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | 0x60, | DAM | 0x00, | 0x00, | 0x00, | | 0x00, | Primary Rass I/O Address | | 0x61 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Base I/O Address | | 0x70 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Interrupt Select | | 0xF0 | R/W | 0x00 | 0x00 | 0x00 | - | - | Serial Port 2 Mode Register | | 0xF1 | R/W | 0x02 | 0x02 | 0x02 | - | - | IR Options Register | | 0xF2 | R/W | 0x03 | 0x03 | 0x03 | - | - | IR Half Duplex Timeout | | | | LOG | ICAL DEVIC | E 6 CONFIGL | JRATION RE | GISTERS (R | TC) | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | 0x60, | D44/ | 0x00, | 0x00, | 0x00, | | 0x00, | RTC Bank 0 Primary Base | | 0x61 | R/W | 0x70 | 0x70 | 0x00 | - | 0x70 | Address | | 0x62, | D44/ | 0x00, | 0x00, | 0x00, | | 0x00, | RTC Bank 1 Primary Base | | 0x63 | R/W | 0x74 | 0x74 | 0x00 | - | 0x74 | Address | | 0x70 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Interrupt Select | | 0xF0 | R/W | 0x00 | 0x00 | 0x00 | - | - | Real Time Clock Mode<br>Register | | 00xF1 | R | _ | _ | _ | _ | _ | Shadowed RTC/CMOS Bank | | OOXI I | 11 | | | | | | 0 Index Register | | | 1 | | AL DEVICE 7 | | ATION REGIS | | poard) | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | 0x70 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Interrupt Select (Keyboard) | | 0x72 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Secondary Interrupt Select (Mouse) | | 0xF0 | R/W | 0x00 | 0x00 | 0x00 | - | - | KRESET and GateA20 Select | | | | LOGI | CAL DEVICE | 8 CONFIGU | RATION REG | SISTERS (X-E | Bus) | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | 0x60 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Base I/O Address 0 - High<br>Byte | | 0x61 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Base I/O Address 0 - Low<br>Byte | | 0x62 | R/W<br>(Note1) | 0x00 | 0x00 | 0x00 | - | 0x00 | Base I/O Address 1 - High<br>Byte | | 0x63 | R/W<br>(Note1) | 0x00 | 0x00 | 0x00 | - | 0x00<br>(Note 2) | Base I/O Address 1 - Low<br>Byte | | 0x64 | R/W<br>(Note1) | 0x00 | 0x00 | 0x00 | - | 0x00 | Base I/O Address 2 - High<br>Byte | | 0x65 | R/W<br>(Note1) | 0x00 | 0x00 | 0x00 | - | 0x00<br>(Note 2) | Base I/O Address 2 - Low<br>Byte | | 0x66 | R/W<br>(Note1) | 0x00 | 0x00 | 0x00 | - | 0x00 | Base I/O Address 3 - High<br>Byte | | 0x67 | R/W<br>(Note1) | 0x00 | 0x00 | 0x00 | - | 0x00<br>(Note 2) | Base I/O Address 3 - Low<br>Byte | | 0xF0 | R/W | (Note 3) | (Note 3) | 0x0C | - | - | X-Bus Selection | | | I | , | AL DEVICE 9 | | ATION REGIS | STERS (Rese | | | | | | EVICE A COI | | | | | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | 0x60, | R/W | 0x00, | 0x00, | 0x00, | - | 0x00, | Primary Base I/O Address | | ٥٨٥٥, | | ٥٨٥٥, | JA00, | JA00, | <u>l</u> | JA00, | ary Dasc 1/O / lauress | | INDEX | TYPE | PCI<br>RESET | VCC POR | VTR POR | Vbat POR | SOFT<br>RESET | CONFIGURATION<br>REGISTER | | |---------------|--------------------------------------------------|---------------|---------------|---------------|----------|---------------|-------------------------------------------------------------|--| | 0x61 | | 0x00 | 0x00 | 0x00 | | 0x00 | Runtime Register Block | | | 0xE0 | R/W | - | - | 0x04 | - | - | GP70 | | | 0xE1 | R/W | - | - | 0x04 | - | - | GP71 | | | 0xE2 | R/W | - | - | 0x04 | - | - | GP72 | | | 0xE3 | R/W | - | - | 0x04 | - | - | GP73 | | | 0xE4 | R/W | - | - | 0x04 | - | - | GP74 | | | 0xE5 | R/W | - | - | 0x04 | - | - | GP75 | | | 0xE6 | R/W | - | - | 0x04 | - | - | GP76 | | | 0xE7 | R/W | - | - | 0x04 | - | - | GP77 | | | 0xE8 | R/W | - | - | 0x80 | - | - | GP80 | | | 0xE9 | R/W | - | - | 0x80 | - | - | GP81 | | | 0xEA | R/W | - | - | 0x80 | - | - | GP82 | | | 0xEB | R/W | - | - | 0x80 | - | - | GP83 | | | 0xEC | R/W | - | - | 0x80 | - | - | GP84 | | | 0xED | R/W | - | - | 0x80 | - | - | GP85 | | | 0xEE | R/W | - | - | 0x80 | - | - | GP85 | | | 0xEF | R/W | - | - | 0x80 | - | - | GP87 | | | 0XF0 | R/W | - | - | 0x00 | - | - | Clock Select Register | | | 0XF1 | R/W | - | - | 0x00 | - | - | IRQ8 Polarity | | | 0xF4 | R/W | - | - | 0x00 | - | - | IRQIN Routing Register 1 | | | 0xF5 | R/W | - | - | 0x00 | - | - | IRQIN Routing Register 2 | | | 0xF6 | R/W | - | - | 0x00 | - | - | Power-On-Reset Select<br>Register for GP8 | | | 0xF8 | R/W | - | - | - | 0x00 | - | Power Supply Control<br>Register | | | | LOGICAL DEVICE B CONFIGURATION REGISTERS (SMBus) | | | | | | | | | 0x30 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Activate | | | 0x60,<br>0x61 | R/W | 0x00,<br>0x00 | 0x00,<br>0x00 | 0x00,<br>0x00 | - | 0x00,<br>0x00 | SMBus Primary Base I/O<br>Address Runtime Register<br>Block | | | 0x70 | R/W | 0x00 | 0x00 | 0x00 | - | 0x00 | Primary Interrupt Select | | **Note:** Reserved registers are read-only, reads return 0. **Note 1:** These registers are read-only if the write protect bit is set in the associated base I/O address low byte register. **Note 2:** Bit 1 is reset on VCC POR, VTR POR and PCI RESET only. **Note 3:** Bit 7 is reset on VCC POR, VTR POR and PCI RESET. # 8.4 Chip Level (Global) Control/Configuration Registers[0x00-0x2F] The chip-level (global) registers lie in the address range [0x00-0x2F]. The design MUST use all 8 bits of the ADDRESS Port for register selection. All unimplemented registers and bits ignore writes and return zero when read. The INDEX PORT is used to select a configuration register in the chip. The DATA PORT is then used to access the selected register. These registers are accessible only in the Configuration Mode. Table 82 - Chip Level Registers | REGISTER | ADDRESS | DESCRIPTION | STATE | |-----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|-------| | REGIOTER | (Type) | DESCRIPTION | OIAIL | | | | Chip (Global) Control Registers | | | | 0x00 - | Reserved - Writes are ignored, reads return 0. | | | | 0x01 | | | | Config Control | 0x02 | The hardware automatically clears this bit after the write, there is no need for software to clear the bits. | С | | Default = 0x00 | (W) | Bit 0 = 1: Soft Reset. Refer to the "Configuration Registers" table | | | on VCC POR, | | for the soft reset value for each register. | | | VTR POR and | | | | | PCI RESET | | | | | N/A | 0x03 - 0x06 | Reserved - Writes are ignored, reads return 0. | | | Logical Device # | 0x07 | A write to this register selects the current logical device. This allows access to the control and configuration registers for each | С | | Default = 0x00 | (R/W) | logical device. Note: The Activate command operates only on | | | on VCC POR, | , , | the selected logical device. | | | VTR POR, | | | | | PCI RESET and | | | | | SOFT RESET | | | | | Card Level Reserved | 0x08 – 0x1F | Reserved - Writes are ignored, reads return 0. | | | | | Chip Level, SMSC Defined | • | | Device ID | 0x20 | A read only register which provides device identification. Bits[7:0] = 0x62 when read. | С | | Default = 0x62 | (R) | | | | VCC POR, | , , | | | | VTR POR, | | | | | PCI RESET and | | | | | SOFT RESET | | | | | Device Rev | 0x21 | A read only register which provides device revision information | С | | Default = Current Rev | (R) | | | | VCC POR, | ` ′ | | | | VTR POR, | | | | | PCI RESET and | | | | | SOFT RESET | | | | Table 82 – Chip Level Registers | REGISTER | ADDRESS<br>(Type) | DESCRIPTION | STATE | |-----------------------------|-------------------|--------------------------------------------------------------|-------| | PowerControl | 0x22 | Bit[0] FDC Power | С | | | | Bit[1] Reserved | | | Default = 0x00. | (R/W) | Bit[2] Reserved | | | on VCC POR, | | Bit[3] Parallel Port Power | | | VTR POR, | | Bit[4] Serial Port 1 Power | | | PCI RESET and SOFT | | Bit[5] Serial Port 2 Power | | | RESET | | Bit[6] Reserved | | | | | Bit[7] Reserved | | | | | 0: Power Off or Disabled | | | | | 1: Power On or Enabled | | | Power Mgmt | 0x23 | Bit[0] FDC (see Note in the "FDC Power Management" section.) | С | | | | Bit[1] Reserved | | | Default = 0x00. | (R/W) | Bit[2] Reserved | | | on VCC POR, | | Bit[3] Parallel Port | | | VTR POR and | | Bit[4] Serial Port 1 | | | PCI RESET | | Bit[5] Serial Port 2 | | | | | Bit[7:6] Reserved (read as 0) | | | | | For each bit above (except Reserved) | | | | | = 0 Intelligent Pwr Mgmt off | | | | | = 1 Intelligent Pwr Mgmt on | | | OSC | 0x24 | Bit[0] Reserved | С | | | | Bit [1] PLL Control | | | Default = 0x04 | (R/W) | = 0 PLL is on (backward Compatible) | | | on VCC POR, | | = 1 PLL is off | | | VTR POR and | | Bits[3:2] OSC | | | PCI RESET | | = 01 Osc is on, BRG clock is on. | | | | | = 10 Same as above (01) case. | | | | | = 00 Osc is on, BRG Clock Enabled. | | | | | = 11 Osc is off, BRG clock is disabled. | | | | | Bit [5:4] Reserved, set to zero | | | | | Bit [6] 16-Bit Address Qualification | | | | | = 0 12-Bit Address Qualification | | | | | = 1 16-Bit Address Qualification | | | | | Note: For normal operation, bit 6 should be set. | | | | | Bit[7] Reserved | | | Chip Level | 0x25 | Reserved - Writes are ignored, reads return 0. | | | Vendor Defined | | | | | Configuration Port | 0x26 | Bit[7:1] Configuration Address Bits [7:1] | С | | Address Byte 0 | | Bit[0] = 0 | | | (Low Byte) | (R/W) | (See Note 1) | | | Default | | | | | =0x2E (Sysopt=0) | | | | | =0x4E (Sysopt=1) | | | | | on VCC POR and PCI<br>RESET | | | | Table 82 - Chip Level Registers | REGISTER | ADDRESS<br>(Type) | DESCRIPTION | STATE | |---------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------|-------| | Configuration Port<br>Address Byte 1 | 0x27 | Bit[7:0] Configuration Address Bits [15:8]<br>(See Note 1) | С | | (High Byte) | (R/W) | | | | Default = 0x00 | | | | | on VCC POR and PCI<br>RESET | | | | | N/A | 0x28 | Bits[7:0] Reserved - Writes are ignored, reads return 0. | | | Chip Level | 0x29 | Reserved - Writes are ignored, reads return 0. | | | Vendor Defined | | | | | TEST 6 | 0x2A | Test Modes: Reserved for SMSC. Users should not write to this register, may produce undesired results. | | | Default = 0x00<br>on VCC POR and VTR<br>POR | (RW) | | | | TEST 4 | 0x2B | Test Modes: Reserved for SMSC. Users should not write to this register, may produce undesired results. | С | | Default = 0x00 | (R/W) | | | | on VCC POR and | | | | | VTR POR | | | | | TEST 5 | 0x2C | Bit[7] Test Mode: Reserved for SMSC. Users should not write to this bit, may produce undesired results. | С | | Default = 0x00 | (R/W) | Bit[6] 8042 Reset: | | | on VCC POR and | | 1 = put the 8042 into reset | | | VTR POR | | 0 = take the 8042 out of reset | | | | | Bits[5:0] Test Mode: Reserved for SMSC. Users should not write to this bit, may produce undesired results. | | | TEST 1 | 0x2D<br>(RW) | Test Modes: Reserved for SMSC. Users should not write to this register, may produce undesired results. | С | | Default = 0x00 | | | | | on VCC POR and | | | | | VTR POR | | | | | TEST 2 | 0x2E | Test Modes: Reserved for SMSC. Users should not write to this register, may produce undesired results. | С | | Default = 0x00 | (R/W) | | | | on VCC POR and | | | | | VTR POR | | | | | TEST 3 | 0x2F | Test Modes: Reserved for SMSC. Users should not write to this register, may produce undesired results. | С | | Default = 0x00 | (R/W) | | | | on VCC POR and | , , | | | | VTR POR | | | | **Note 1:** To allow the selection of the configuration address to a user defined location, these Configuration Address Bytes are used. There is no restriction on the address chosen, except that A0 is 0, that is, the address must be on an even byte boundary. As soon as both bytes are changed, the configuration space is moved to the specified location with no delay (Note: Write byte 0, then byte 1; writing CR27 changes the base address). The configuration address is only reset to its default address upon a PCI Reset or VCC POR. **Note:** The default configuration address is either 0x02E or 0x04E, as specified by the SYSOPT pin. SMSC DS – LPC47S45x Page 201 of 259 # 8.5 Logical Device Configuration/Control Registers [0x30-0xFF] Used to access the registers that are assigned to each logical unit. This chip supports nine logical units and has nine sets of logical device registers. The nine logical devices are Floppy, Parallel, Serial 1, Serial 2, Real Time Clock (RTC), Keyboard Controller, SMBus Controller, X-Bus and Runtime Registers. A separate set (bank) of control and configuration registers exists for each logical device and is selected with the Logical Device # Register (0x07). The INDEX PORT is used to select a specific logical device register. These registers are then accessed through the DATA PORT. The Logical Device registers are accessible only when the device is in the Configuration State. The logical register addresses are shown in the table below. Table 83 - Logical Device Registers | LOGICAL DEVICE<br>REGISTER | ADDRESS | DESCRIPTION | STATE | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Activate (Note 1) Default = 0x00 on VCC POR, VTR POR, PCI RESET and SOFT RESET | (0x30) | Bits[7:1] Reserved, set to zero. Bit[0] = 1 | С | | Logical Device Control | (0x31-0x37) | Reserved - Writes are ignored, reads return 0. | С | | Logical Device Control | (0x38-0x3f) | Vendor Defined - Reserved - Writes are ignored, reads return 0. | С | | Memory Base Address | (0x40-0x5F) | Reserved - Writes are ignored, reads return 0. | С | | I/O Base Address (Note 2) (see Device Base I/O Address Table) Default = 0x00 (Note 5) on VCC POR, VTR POR, PCI RESET and SOFT RESET | (0x60-0x6F)<br>0x60,2, =<br>addr[15:8]<br>0x61,3, =<br>addr[7:0] | Registers 0x60 and 0x61 set the base address for the device. If more than one base address is required, the second base address is set by registers 0x62 and 0x63. Refer to Table 84 for the number of base address registers used by each device. Unused registers will ignore writes and return zero when read. See the FDD, RTC, X-Bus and SMBus Logical Device Configuration registers for a description of their respective Base I/O registers. | С | | Interrupt Select Defaults: 0x70 = 0x00 or 0x06 (Note 3) on VCC POR, VTR POR, PCI RESET and SOFT RESET 0x72 = 0x00, on VCC POR, VTR POR, PCI RESET and SOFT RESET and | (0x70,0x72) | 0x70 is implemented for each logical device. Refer to Interrupt Configuration Register description. Only the keyboard controller uses Interrupt Select register 0x72. Unused register (0x72) will ignore writes and return zero when read. Interrupts default to edge high (ISA compatible). | С | | | (0x71,0x73) | Reserved - not implemented. These register locations ignore writes and return zero when read. | | Table 83 - Logical Device Registers | LOGICAL DEVICE<br>REGISTER | ADDRESS | DESCRIPTION | STATE | |----------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | DMA Channel Select Default = 0x02 or 0x04 (Note 4) on VCC POR, VTR POR, PCI RESET and | (0x74,0x75) | Only 0x74 is implemented for FDC and Parallel port. 0x75 is not implemented and ignores writes and returns zero when read. Refer to DMA Channel Select Configuration register description. | С | | SOFT RESET 32-Bit Memory Space | (0x76-0xA8) | Reserved - not implemented. These register locations ignore | | | Configuration | (0x10-0x-0) | writes and return zero when read. | | | Logical Device | (0xA9-0xDF) | Reserved - not implemented. These register locations ignore writes and return zero when read. | С | | Logical Device<br>Configuration | (0xE0-0xFE) | Reserved - Vendor Defined (see SMSC defined Logical Device Configuration Registers). | С | | Reserved | 0xFF | Reserved | С | Note 1: A logical device will be active and powered up according to the following equation: DEVICE ON (ACTIVE) = (Activate Bit SET or Pwr/Control Bit SET). The Logical device's Activate Bit and its Pwr/Control Bit are linked such that setting or clearing one sets or clears the other. - **Note 2:** If the I/O Base Addr of the logical device is not within the Base I/O range as shown in the Logical Device I/O map, then read or write is not valid and is ignored. - **Note 3:** The default value of the Primary Interrupt Select register for logical device 0 is 0x06. - Note 4: The DMA (0x74) default address for logical device 0 (FDD) is 0x02 and for logical device 3 is 0x04. - **Note 5:** The default values for the Primary Base I/O Address Register for logical device 0 (FDD) are 0x60=0x03 and 0x61=0xF0. Table 84 – I/O Base Address Configuration Register Description | LOGICAL | | | BASE I/O | | |---------|----------|-----------|----------------------------|------------------------------------| | DEVICE | LOGICAL | REGISTER | RANGE | FIXED | | NUMBER | DEVICE | INDEX | (Note 1) | BASE OFFSETS | | 0x00 | FDC | 0x60,0x61 | [0x0100:0x0FF8] | +0 : SRA | | | | | | +1 : SRB | | | | | on 8-byte boundaries | +2 : DOR | | | | | | +3 : TDR | | | | | | +4 : MSR/DSR | | | | | | +5 : FIFO | | | | | | +7 : DIR/CCR | | 0x01 | Reserved | n/a | n/a | n/a | | 0x02 | Reserved | n/a | n/a | n/a | | 0x03 | Parallel | 0x60,0x61 | [0x0100:0x0FFC] | +0 : Data/ecpAfifo | | | Port | | on 4-byte boundaries | +1 : Status | | | | | (EPP Not supported) | +2 : Control | | | | | or | +400h : cfifo/ecpDfifo/tfifo/cnfgA | | | | | [0x0100:0x0FF8] | +401h : cnfgB | | | | | on 8-byte boundaries | +402h : ecr | | | | | (all modes supported, | +3 : EPP Address | | | | | EPP is only available when | +4 : EPP Data 0 | | | | | the base address is on an | +5 : EPP Data 1 | | | | | 8-byte boundary) | +6 : EPP Data 2 | | | | | | +7 : EPP Data 3 | Table 84 – I/O Base Address Configuration Register Description | LOGICAL | | | BASE I/O | | |---------|---------------|------------|---------------------------|--------------------------| | DEVICE | LOGICAL | REGISTER | RANGE | FIXED | | NUMBER | DEVICE | INDEX | (Note 1) | BASE OFFSETS | | 0x04 | Serial Port 1 | 0x60,0x61 | [0x0100:0x0FF8] | +0 : RB/TB/LSB div | | | | | | +1 : IER/MSB div | | | | | on 8 byte boundaries | +2 : IIR/FCR | | | | | | +3 : LCR | | | | | | +4 : MSR | | | | | | +5 : LSR | | | | | | +6 : MSR | | | | | | +7 : SCR | | 0x05 | Serial Port 2 | 0x60,0x61 | [0x0100:0x0FF8] | +0 : RB/TB/LSB div | | | | | | +1 : IER/MSB div | | | | | on 8-byte boundaries | +2 : IIR/FCR | | | | | | +3 : LCR | | | | | | +4 : MSR | | | | | | +5 : LSR | | | | | | +6 : MSR | | | | | | +7 : SCR | | 0x06 | RTC | 0x60, 0x61 | [0x100:0x0FFE] | Bank 0 Base address | | | | | | +0 : Address Register | | | | 0x62, 0x63 | | +1 : Data Register | | | | | [0x100:0x0FFD] | Bank 1 Base address | | | | | | +0 : Address Register | | | | | | +1 : Data Register | | 0x07 | KYBD | n/a | Not Relocatable | +0 : Data Register | | | | | Fixed Base Address: 60,64 | +4 : Command/Status Reg. | Table 84 – I/O Base Address Configuration Register Description | LOGICAL | | | BASE I/O | | |--------------|----------------|------------------|-------------------------------|------------------------------------------------------------------| | DEVICE | LOGICAL | REGISTER | RANGE | FIXED | | NUMBER | DEVICE | INDEX | (Note 1) | BASE OFFSETS | | 0x08 | X-Bus | 0x60,0x61 | Mode 1 and Mode 2: | +0: X-BUS CS0 ADDRESS | | | | | [0x0000:0x0FFF] | | | | | | ON 1 BYTE BOUNDARIES | | | | | 0x62,0x63 | Mode 1 and Mode 2: | +0: X-BUS CS1 ADDRESS | | | | | [0x0000:0x0FFC] | | | | | | ON 4 BYTE BOUNDARIES | | | | | 0x64,0x65 | Mode 1: | +0: X-BUS CS2 ADDRESS | | | | | [0x0000:0x0FFC] | | | | | | ON 4 BYTE BOUNDARIES | | | | | | Mode 2: | | | | | | [0x0000:0x0FF0] | | | | | | ON 16 BYTE BOUNDARIES | | | | | 0x66,0x67 | Mode 1: | +0: X-BUS CS3 ADDRESS | | | | | [0x0000:0x0FFC] | | | | | | ON 4 BYTE BOUNDARIES | | | | | | Mode 2: | | | | | | [0x0000:0x0FF0] | | | | | | ON 16 BYTE BOUNDARIES | | | 0x09 | Reserved | n/a | n/a | n/a | | 0x0A | Runtime | 0x60,0x61 | [0x0000:0x0F80] | +00 : PME_STS | | | Register Block | | on 128-byte boundaries | | | | | | | | | | | | | | | | | | | (See Table in "Runtime Registers" section | | | | | | for Full List) | | 0x0B | SMBus | 0x60, 0x61 | [0x0100:0x0FF8] | +0: Control/Data | | | | | on 8-byte boundaries | +1: Own Address | | | | | | +2: Data | | _ | | | | +3: Clock | | Config. | Config. Port | 0x26, 0x27 | 0x0100:0x0FFE | See Configuration Registers in | | Port | | (Note 2) | On 2-byte boundaries | Table 85. Accessed through the index | | | | | | and DATA ports located at the Configuration Port address and the | | | | | | Configuration Port address and the | | | | | | respectively. | | lata 4. This | -1-1 | - h:t- [A 44.AO] | to decede the base address of | f each of its logical devices. Bit 6 of the | **Note 1:** This chip uses address bits [A11:A0] to decode the base address of each of its logical devices. Bit 6 of the OSC Global Configuration Register (CR24) must be set to '1' and Address Bits [A15:A12] must be '0' for 16 bit address qualification. **Note 2:** The Configuration Port is at either 0x02E or 0x04E (for SYSOPT=0 or SYSOPT=1) at power up and can be relocated via the global configuration registers at 0x26 and 0x27. Table 85 - Interrupt Select Configuration Register Description | NAME | REG INDEX | DEFINITION | STATE | |----------------------|-----------|------------------------------------------------------------------|-------| | Primary Interrupt | 0x70 | Bits[3:0] selects which interrupt level is used for the primary | С | | Select | | Interrupt. | | | | (R/W) | 0x00= no interrupt selected | | | Default=0x00 or 0x06 | | 0x01= IRQ1 | | | (Note 1) | | 0x02= IRQ2/nSMI | | | on VCC POR, VTR | | 0x03= IRQ3 | | | POR, | | 0x04= IRQ4 | | | PCI RESET | | 0x05= IRQ5 | | | and | | 0x06= IRQ6 | | | SOFT RESET | | 0x07= IRQ7 | | | | | 0x08= IRQ8 | | | | | 0x09= IRQ9 | | | | | 0x0A= IRQ10 | | | | | 0x0B= IRQ11 | | | | | 0x0C= IRQ12 | | | | | 0x0D= IRQ13 | | | | | 0x0E= IRQ14 | | | | | 0x0F= IRQ15 | | | | | Note: All interrupts are edge high (except ECP/EPP) | | | | | Note: nSMI is active low | | | | | Note: The polarity of IRQ8 is programmable via bit 0 of register | | | | | 0xF1 in Logical Device A. | | | | | | | | | | Bits[7:4] Reserved | | Note: An Interrupt is activated by setting the Interrupt Request Level Select 0 register to a non-zero value AND: - For the FDC logical device by setting DMAEN, bit D3 of the Digital Output Register. - For the PP logical device by setting IRQE, bit D4 of the Control Port and in addition - For the PP logical device in ECP mode by clearing serviceIntr, bit D2 of the ecr. - For the Serial Port logical device by setting any combination of bits D0-D3 in the IER - and by setting the OUT2 bit in the UART's Modem Control (MCR) Register. - For the KYBD logical device (refer to the KYBD controller section of this spec). - For the SMBus logical device by setting ENI, bit D3 of the Control Register. Note: IRQs are disabled if not used/selected by any Logical Device. Refer to Note A. Note: nSMI must be disabled to use IRQ2. Note: All IRQ's are available in Serial IRQ mode. Note 1: The default value of the Primary Interrupt Select register for logical device 0 is 0x06. Table 86 - DMA Channel Select Configuration Register Description | NAME | REG INDEX | DEFINITION | STATE | |-------------------------------|------------|-----------------------------------|-------| | DMA Channel Select | 0x74 (R/W) | Bits[2:0] select the DMA Channel. | С | | | | 0x00= Reserved | | | Default=0x02 or 0x04 | | 0x01= DMA1 | | | (Note 1) | | 0x02= DMA2 | | | on VCC POR, VTR | | 0x03= DMA3 | | | POR, PCI RESET and SOFT RESET | | 0x04-0x07= No DMA active | | Note: A DMA channel is activated by setting the DMA Channel Select register to [0x01-0x03] AND: For the FDC logical device by setting DMAEN, bit D3 of the Digital Output Register. For the PP logical device in ECP mode by setting dmaEn, bit D3 of the ecr. Note: DMA channels are disabled if not used/selected by any Logical Device. Refer to Note A. **Note 1:** The default value of the DMA Channel Select register for logical device 0 (FDD) is 0x02 and for logical device 3 is 0x04. ## Note A. Logical Device IRQ and DMA Operation - IRQ and DMA Enable and Disable: Any time the IRQ or DMA channel for a logical block is disabled by a register bit in that logical block, the IRQ and/or DMA channel must be disabled. This is in addition to the IRQ and DMA channel disabled by the Configuration Registers (active bit or address not valid). - a) FDC: For the following cases, the IRQ and DMA channel used by the FDC are disabled. Digital Output Register (Base+2) bit D3 (DMAEN) set to "0". The FDC is in power down (disabled). - b) Serial Ports: Modern Control Register (MCR) Bit D2 (OUT2) - When OUT2 is a logic "0", the serial port interrupt is disabled. - c) Parallel Port: - SPP and EPP modes: Control Port (Base+2) bit D4 (IRQE) set to "0", IRQ is disabled. - ii. ECP Mode: - (1) (DMA) dmaEn from ecr register. See table below. - (2) IRQ See table below. | | MODE<br>(FROM ECR REGISTER) | | DMA<br>CONTROLLED BY | |-----|-----------------------------|------|----------------------| | 000 | PRINTER | IRQE | dmaEn | | 001 | SPP | IRQE | dmaEn | | 010 | FIFO | (on) | dmaEn | | 011 | ECP | (on) | dmaEn | | 100 | EPP | IRQE | dmaEn | | 101 | RES | IRQE | dmaEn | | 110 | TEST | (on) | dmaEn | | 111 | CONFIG | IRQE | dmaEn | - d) Keyboard Controller: Refer to the KBD section of this spec. - e) SMBus Controller: Control Register Bit D3 (ENI) – When ENI is a logic "0" the SMBus interrupt is disabled. # **SMSC Defined Logical Device Configuration Registers** The SMSC Specific Logical Device Configuration Registers (0xE0-0xFE) reset to their default values only on VCC POR, VTR POR, or PCI RESET signal as shown. These registers are not affected by soft resets. Table 87 – Floppy Disk Controller, Logical Device 0 [Logical Device Number = 0x00] | NAME | REG INDEX | DEFINITION | STATE | |-----------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Primary Base I/O<br>Address (High Byte) | 0x60 | Registers 0x60 and 0x61 set the base address for the device. | С | | Default = 0x03<br>on VCC POR, VTR<br>POR, PCI RESET and<br>SOFT RESET | | Refer to Table 84 for the number of base address registers used by each device. Unused registers will ignore writes and return zero when read. If the I/O Base Address of the logical device is not within the Base I/O range as shown in the Logical Device I/O map, then read or write is not valid and is ignored. | | | Primary Base I/O<br>Address (Low Byte) | 0x61 | Registers 0x60 and 0x61 set the base address for the device. | С | | Default = 0xF0<br>on VCC POR, VTR<br>POR, PCI RESET and<br>SOFT RESET | | Refer to Table 84 for the number of base address registers used by each device. Unused registers will ignore writes and return zero when read. If the I/O Base Address of the logical device is not within the Base I/O range as shown in the Logical Device I/O map, then read or write is not valid and is ignored. | | | FDD Mode Register | 0xF0 | Bit[0] Floppy Mode = 0 Normal Floppy Mode (default) | С | | Default = 0x0E<br>on VCC POR ,<br>VTR POR and<br>PCI RESET | (R/W) | = 0 Normal Floppy Mode (default) = 1 Enhanced Floppy Mode 2 (OS2) Bit[1] FDC DMA Mode = 0 Burst Mode is enabled = 1 Non-Burst Mode (default) Bit[3:2] Interface Mode = 11 AT Mode (default) = 10 (Reserved) = 01 PS/2 = 00 Model 30 Bit[4] Reserved Bit[5] Reserved, set to zero Bit[6] FDC Output Type Control = 0 FDC outputs are OD12 open drain (default) = 1 FDC outputs are O12 push-pull Bit[7] FDC Output Control = 0 FDC outputs active (default) = 1 FDC outputs tri-stated | | Table 87 – Floppy Disk Controller, Logical Device 0 [Logical Device Number = 0x00] | NAME | REG INDEX | DEFINITION | STATE | |---------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | FDD Option Register | 0xF1 | Bit[0] Forced Write Protect | С | | | | = 0 Inactive (default) | | | Default = 0x00 | (R/W) | = 1 FDD nWRTPRT input is forced active when either of | | | on VCC POR, | | the drives has been selected. | | | VTR POR and | | Bit[1] Reserved | | | PCI RESET | | Bits[3:2] Density Select | | | | | = 00 Normal (default) | | | | | = 01 Normal (reserved for users) | | | | | = 10 1 (forced to logic "1") | | | | | = 11 0 (forced to logic "0") | | | | | Bit[7:4] Reserved. | | | | | nWRTPRT (to the FDC Core) = WP (FDC SRA Register, Bit 1) = (Floppy Write Protect) OR nWRTPRT(from the FDD Interface) OR (nDS0 AND Force Write Protect) OR (nDS1 AND Force Write Protect). | | | | | <b>Note:</b> Floppy Write Protect bit is in the Device Disable register. | | | | | <b>Note:</b> Boot floppy is always drive 0. | | | | | Note: the Force Write Protect bits also apply to the Parallel Port FDC. | | | FDD Type Register | 0xF2 | Bits[1:0] Floppy Drive A Type | С | | | | Bits[3:2] Floppy Drive B Type | | | Default = 0xFF | (R/W) | Bits[5:4] Reserved (could be used to store Floppy Drive C type) | | | on VCC POR, | | Bits[7:6] Reserved (could be used to store Floppy Drive D type) | | | VTR POR and | | Note: The LPC47S45x supports two floppy drives | | | PCI RESET | | | | | | 0xF3 | Reserved, Read as 0 (read only) | С | | | (R) | · | | | FDD0 | 0xF4 | Bits[1:0] Drive Type Select: DT1, DT0 | С | | | | Bits[2] Read as 0 (read only) | | | Default = 0x00 | (R/W) | Bits[4:3] Data Rate Table Select: DRT1, DRT0 | | | on VCC POR, | | Bits[5] Read as 0 (read only) | | | VTR POR and | | Bits[6] Precompensation Disable PTS | | | PCI RESET | | =0 Use Precompensation | | | | | =1 No Precompensation | | | | | Bits[7] Read as 0 (read only) | | | FDD1 | 0xF5 | Refer to definition and default for 0xF4 | С | | | (R/W) | | | Table 88 – Parallel Port, Logical Device 3 [Logical Device Number = 0x03] | NAME | REG INDEX | DEFINITION | STATE | |--------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | PP Mode Register Default = 0x3C on VCC POR, VTR POR and PCI RESET | 0xF0<br>(R/W) | Bits[2:0] Parallel Port Mode = 100 | C | | PP Mode Register 2 | 0xF1 | Centronics FIFO Mode. Bits[1:0] PPFDC - muxed PP/FDC control = 00 Normal Parallel Port Mode | | | Default = 0x00<br>on VCC POR,<br>VTR POR and<br>PCI RESET | (RW) | = 01 PPFD1: Drive 0 is on the FDC pins Drive 1 is on the Parallel port pins = 10 PPFD2: Drive 0 is on the Parallel port pins Drive 1 is on the Parallel port pins | | | | | Bits[7:2] Reserved. Set to zero. | | Table 89 – Serial Port 1, Logical Device 4 [Logical Device Number = 0x04] | NAME | REG INDEX | DEFINITION | STATE | |---------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Serial Port 1 Mode Register Default = 0x00 on VCC POR, VTR POR and | 0xF0<br>(R/W) | Bit[0] MIDI Mode = 0 MIDI support disabled (default) = 1 MIDI support enabled Bit[1] High Speed = 0 High Speed Disabled(default) = 1 High Speed Enabled | С | | PCI RESET | | Bit[6:2] Reserved, set to zero | | | | | Bit[7]: Share IRQ<br>=0 UARTS use different IRQs | | | | | =1 UARTS share a common IRQ See Note 1 below. | | ## Note 1: To properly share and IRQ, - 1. Configure UART1 (or UART2) to use the desired IRQ pin. - 2. Configure UART2 (or UART1) to use No IRQ selected. - 3. Set the share IRQ bit. **Note:** If both UARTs are configured to use different IRQs and the share IRQ bit is set, then both of the UART IRQs will assert when either UART generates an interrupt. ## **UART Interrupt Operation Table** Table 90 – Serial Port 2, Logical Device 5 [Logical Device Number = 0x05] | NAME | REG INDEX | DEFINITION | STATE | |----------------|-----------|-------------------------------------|-------| | Serial Port 2 | 0xF0 R/W | Bit[0] MIDI Mode | С | | Mode Register | | = 0 MIDI support disabled (default) | | | | | = 1 MIDI support enabled | | | Default = 0x00 | | Bit[1] High Speed | | | on VCC POR, | | = 0 High Speed disabled(default) | | | VTR POR and | | = 1 High Speed enabled | | | PCI RESET | | Bit[7:2] Reserved, set to zero | | Table 90 – Serial Port 2, Logical Device 5 [Logical Device Number = 0x05] | NAME | REG INDEX | DEFINITION | STATE | |------------------------|-----------|---------------------------------------------------------------------|-------| | IR Option Register | 0xF1 | Bit[0] Receive Polarity | С | | | | = 0 Active High (Default) | | | Default = 0x02 | (R/W) | = 1 Active Low | | | On VCC POR, | | Bit[1] Transmit Polarity | | | VTR POR and | | = 0 Active High | | | PCI RESET | | = 1 Active Low (Default) | | | | | Bit[2] Duplex Select | | | | | = 0 Full Duplex (Default) | | | | | = 1 Half Duplex | | | | | Bits[5:3] IR Mode | | | | | = 000 Standard COM Functionality (Default) | | | | | = 001 IrDA | | | | | = 010 ASK-IR | | | | | = 011 Reserved | | | | | = 1xx Reserved | | | | | Bit[6] Reserved, write 0. | | | | | Bit[7] Reserved, write 0. | | | IR Half Duplex Timeout | 0xF2 | Bits [7:0] | | | | | These bits set the half duplex time-out for the IR port. This value | | | Default = 0x03 | (R/W) | is 0 to 10msec in 100usec increments. | | | on VCC POR, VTR | | 0= blank during transmit/receive | | | POR and PCI RESET | | 1= blank during transmit/receive + 100usec | | Table 91 – RTC, Logical Device 6 [Logical Device Number = 0x06] | NAME | REG INDEX | | DEFINITION | STATE | |-----------------------------------------|-----------|-------------|--------------------------|-------| | Activate | 0x30 | Bit [0] | Activate RTC/CMOS Bank 0 | | | | | Bit [1] | Activate CMOS Bank 1 | | | Default = 0x00 | R/W | Bits [7:2] | Reserved | | | on VCC POR, VTR | | | | | | POR, PCI RESET, and Soft Reset | | | | | | RTC/CMOS Bank 0 | 0x60 | Rite [3:0] | Address bits A[11:8] | | | Primary Base Address | 0,000 | Bits [3:0] | | | | (High Byte) | R/W | נד. זן טונט | 0000 | | | | 1000 | | | | | Default = 0x00 | | | | | | on VCC POR, VTR | | | | | | POR, PCI RESET, and | | | | | | Soft Reset | 0.04 | D.1 to1 | "O" | | | RTC/CMOS Bank 0<br>Primary Base Address | 0x61 | Bit [0] | "0" | | | (Low Byte) | D44/ | Bits [7:1] | Address bits A[7:1] | | | (Low Dyte) | R/W | | | | | Default = 0x70 | | | | | | on VCC POR, PCI | | | | | | RESET, and Soft Reset | | | | | | Default = 0x00 | | | | | | on VTR_POR | | | | | Table 91 – RTC, Logical Device 6 [Logical Device Number = 0x06] | NAME | REG INDEX | DEFINITION | STATE | |-----------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------|-------| | CMOS Bank 1 Primary | 0x62 | Bits [3:0] Address bits A[11:8] | | | Base Address | | Bits [7:4] "0000" | | | (High Byte) | R/W | | | | Default = 0x00 | | | | | on VCC POR, VTR | | | | | POR, PCI RESET, and | | | | | Soft Reset | | | | | CMOS Bank 1 Primary | 0x63 | Bit [0] "0" | | | Base Address | | Bits [7:1] Address bits A[7:1] | | | (Low Byte) | R/W | | | | Defects - 0x74 | | | | | Default = 0x74<br>on VCC POR, PCI | | | | | RESET, and Soft Reset | | | | | Default = 0x00 | | | | | on VTR POR | | | | | Bank 1 | 0xF0 | Bank 1: | | | | | Bit[0] = 1 : Lock CMOS RAM 0-1Fh | | | Default = 0x00 | R/W | Bit[1] = 1 : Lock CMOS RAM 20-3Fh | | | on VCC POR, VTR | | Bit[2] = 1 : Lock CMOS RAM 40-5Fh | | | POR, and PCI RESET | | Bit[3] = 1 : Lock CMOS RAM 60-7Fh | | | | | Bit[7:4] Reserved, set to "0" | | | | | Once set, bit[3:0] can not be cleared by a write; bits[3:0] are | | | | | cleared on VCC Power On Reset, VCC Power Off, or upon a PCI Reset. Once lock bits are set, the Host is locked out of | | | | | accessing the locked locations as long as VCC is active. When | | | | | VCC goes to 0V, the lock bits are cleared. | | | Bank 0 Shadow | 0xF1 | Shadow of RTC/CMOS Bank 0 Index register | | | Register | | | | | | Read-Only | | | Table 92 – KYBD, Logical Device 7 [Logical Device Number = 0x07] | NAME | REG INDEX | DEFINITION | STATE | |------------------------|-----------|------------------------------------------------------------------------|-------| | KRST_GA20 | 0xF0 | KRESET and GateA20 Select | | | | R/W | Bit[7] Polarity Select for P12 | | | Default = 0x00 | | = 0 P12 active low (default) | | | on VCC POR, | | = 1 P12 active high | | | VTR POR and | | Bit[6] M_ISO. Enables/disables isolation of mouse signals into | | | PCI RESET | | 8042. Does not affect MDAT signal to mouse wakeup (PME) | | | Bits[6:5] reset on VTR | | logic. | | | POR only | | 1=block mouse clock and data signals into 8042 | | | | | 0= do not block mouse clock and data signals into 8042 | | | | | Bit[5] K_ISO. Enables/disables isolation of keyboard signals | | | | | into 8042. Does not affect KDAT signal to keyboard wakeup (PME) logic. | | | | | 1=block keyboard clock and data signals into 8042 | | | | | 0= do not block keyboard clock and data signals into 8042 | | | | | Bit[4] MLATCH | | | | | = 0 MINT is the 8042 MINT ANDed with Latched MINT | | | | | (default) | | Table 91 – RTC, Logical Device 6 [Logical Device Number = 0x06] | NAME | REG INDEX | DEFINITION | STATE | |------|-----------|---------------------------------------------------|-------| | | | = 1 MINT is the latched 8042 MINT | | | | | Bit[3] KLATCH | | | | | = 0 KINT is the 8042 KINT ANDed with Latched KINT | | | | | (default) | | | | | = 1 KINT is the latched 8042 KINT | | | | | Bit[2] Port 92 Select | | | | | = 0 Port 92 Disabled | | | | | = 1 Port 92 Enabled | | | | | Bit[1] Reserved | | | | | Bit[0] Reserved | | | | 0xF1 - | Reserved - read as '0' | | | | 0xFF | | | Table 93 – X-Bus, Logical Device 8 [Logical Device Number = 0x08] | NAME | REG INDEX | DEFINITION | STATE | |--------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------| | Base I/O Address 0 –<br>High Byte (Note 1) | 0x60 | Register 0x60 sets the high byte of the base I/O address for chip select 0. | | | | R/W | | | | Default = 0x00 | | Bits [7:0] =Address[15:8] | | | on VTR POR, VCC | | | | | POR, PCI Reset and Soft Reset | | Note: Bits[15:12] must be '0' since the chip performs 16-bit address qualification on the base I/O addresses. | | | Base I/O Address 0 –<br>Low Byte (Note 1) | 0x61 | Register 0x61 sets the low byte of the base I/O address for chip select 0. | | | | R/W | | | | Default = 0x00 | | Bits[7:0] = Address[7:0] | | | on VTR POR, VCC | | | | | POR, PCI Reset and | | | | | Soft Reset | 0.00 | | | | Base I/O Address 1 –<br>High Byte (Note 1) | 0x62 | Register 0x62 sets the high byte of the base I/O address for chip select 1. | | | | R/W, | | | | Default = 0x00 | Read-Only | Bits [7:0] =address[15:8] | | | on VTR POR, VCC | when the Base | | | | POR, PCI Reset and | I/O Address 1 | Note: Bits[15:12] must be '0' since the chip performs 16-bit | | | Soft Reset | <ul><li>Low Byte</li><li>Register</li><li>bit[1]=1</li></ul> | address qualification on the base I/O addresses. | | Table 93 – X-Bus, Logical Device 8 [Logical Device Number = 0x08] | NAME | REG INDEX | DEFINITION | STATE | |---------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Base I/O Address 1 –<br>Low Byte (Note 1) | 0x63 | Register 0x63 sets the low byte of the base I/O address for chip select 1. Bit 1 is the write protect bit for registers 62 and 63. Bit 0 is the disable bit for XCS1. | | | Default = 0x00<br>on VTR POR, VCC<br>POR, PCI Reset and | Read-Only<br>when the Base<br>I/O Address 1 | Bits [7:2] =address[7:2] | | | Soft Reset Bit 1 is reset on | – Low Byte<br>Register<br>bit[1]=1 | Bit[1] = Register 62, 63 Write Protect. Cleared by VCC POR, VTR POR and PCI Reset only. Cannot be cleared by software writing to this bit. | | | VCC POR, VTR POR and PCI Reset | | 0=Register 62 and 63 are read/write<br>1=Register 62 and 63 are read-only | | | and FOI Reset | | Bit[0] = Disable bit for XCS1. | | | | | 0=enable chip select<br>1=disable chip select | | | Base I/O Address 2 –<br>High Byte (Note 1) | 0x64 | Register 0x64 sets the high byte of the base I/O address for chip select 2. | | | Default = 0x00<br>on VTR POR, VCC | R/W,<br>Read-Only<br>when the Base | Bits [7:0] =address[15:8] | | | POR, PCI Reset and<br>Soft Reset | I/O Address 2 – Low Byte Register bit[1]=1 | <b>Note:</b> Bits[15:12] must be '0' since the chip performs 16-bit address qualification on the base I/O addresses. | | | Base I/O Address 2 –<br>Low Byte (Note 1) | 0x65<br>R/W, | Register 0x65 sets the low byte of the base I/O address for chip select 2. Bit 1 is the write protect bit for registers 64 and 65. Bit 0 is the disable bit for nXCS2. | | | Default = 0x00 | Read-Only when the Base | Mode 1: | | | on VTR POR, VCC<br>POR, PCI Reset and<br>Soft Reset | I/O Address 2<br>– Low Byte | Bits [7:2] =address[7:2] | | | | Register<br>bit[1]=1 | Mode 2: | | | Bit 1 is reset on | | Bits [7:4] =address[7:4] | | | VCC POR, VTR POR and PCI Reset | | Bits [3:2] are reserved | | | | | Bit[1] = Register 64, 65 Write Protect. Cleared by VCC POR, VTR POR and PCI Reset only. Cannot be cleared by software writing to this bit. | | | | | 0=Register 64 and 65 are read/write | | | | | 1=Register 64 and 65 are read-only | | | | | Bit[0] = Disable bit for nXCS2. | | | | | 0=enable chip select | | | | 0.00 | 1=disable chip select | | | Base I/O Address 3 –<br>High Byte (Note 1) | 0x66<br>R/W, | Register 0x66 sets the high byte of the base I/O address for chip select 3. | | | Default = 0x00<br>on VTR POR, VCC | Read-Only when the Base | Bits [7:0] =address[15:8] | | | POR, PCI Reset and<br>Soft Reset | I/O Address 3 – Low Byte Register bit[1]=1 | <b>Note:</b> Bits[15:12] must be '0' since the chip performs 16-bit address qualification on the base I/O addresses. | | Table 93 – X-Bus, Logical Device 8 [Logical Device Number = 0x08] | Base I/O Address 3 – 0x67 Register 0x67 sets the low byte of the base I/O address for chip select 3. Bit 1 is the write protect bit for registers 66 and 67. Bit 0 is the disable bit for nXCS3. | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Dit 0 is the disable bit for aVCC2 | | | R/W, | | | Default = 0x00 Read-Only | | | on VTR POR, VCC when the Base Mode 1: | | | POR, PCI Reset and I/O Address 3 Bits [7:2] =address[7:2] | | | Soft Reset - Low Byte Register Mode 2: | | | hitf1]=1 | | | Bit 1 is reset on Bits [7:4] =address[7:4] | | | VCC POR, VTR POR Bits [3:2] are reserved and PCI Reset | | | Bit[1] = Register 66, 67 Write Protect. Cleared by VCC POR, VTR POR, and PCI Reset only. Cannot be cleared by software writing to this bit. | | | 0=Register 66 and 67 are read/write | | | 1=Register 66 and 67 are read-only | | | Bit[0] = Disable bit for nXCS3. | | | 0=enable chip select | | | 1=disable chip select | | | X-Bus Selection 0xF0 Bit[0] X-Bus Mode. | | | 0=Mode 1 | | | Default = 0x0C (R/W) 1=Mode 2 | | | on VTR POR Note that the GPIOs must be configured properly to use the selected mode. The GPIOs are not automatically configured for the mode calculated. | | | Bit 7 is reset on for the mode selected. VCC POR VTR POR Bit[1] Reserved | | | VCC FOR, VIR FOR | | | and PCI Reset Bits[3:2] X-Bus Read/Write Pulse Width Selection. These bits select the pulse width of the X-bus read and write strobes. They extend the LPC cycle accordingly by adding wait states (sync fields) into the cycle. | | | 11=540nsec min (default) | | | 10=420nsec min | | | 01=300nsec min | | | 00=180nsec min | | | Bits[6:4] Reserved | | | Bit[7] Register Write Protect. Cleared by VCC POR, VTR POR and PCI Reset only. Cannot be cleared by software writing this bit. | | | 0=X-Bus selection register is Read/Write. | | | 1=X-Bus Selection register is Read-Only | | **Note 1:** If the I/O Base Address of the logical device is not within the Base I/O range as shown in the Logical Device I/O map, then read or write is not valid and is ignored. Table 94 – Runtime Registers, Logical Device A | NAME | REG INDEX | DEFINITION | STATE | |----------------|-------------|-------------------------------------------|-------| | GP70 | E0h | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= nXWR (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP71 | E1h | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= nXRD (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP72 | E2h | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= XA0 (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | 0.070 | <b>-</b> 01 | 0=Push Pull | | | GP73 | E3h | General Purpose I/0 bit 2.4 | | | Defeult 0:04 | (DAA) | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity: =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= XA1 (default) | | | | | 0= GPIO<br>Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP74 | E4h | General Purpose I/0 bit 2.4 | | | J 17 | L-+11 | Bit[0] In/Out : =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | (17,44) | Bit[2] Alternate Function Select | | | | | 1= XA2 (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | <u> </u> | | | L | Table 94 – Runtime Registers, Logical Device A | NAME | REG INDEX | DEFINITION | STATE | |--------------------------|-----------|-------------------------------------------|-------| | GP75 | E5h | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= XA3 (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP76 | E6h | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= nXCS0 (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP77 | E7h | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x04 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Alternate Function Select | | | | | 1= XCS1 (default) | | | | | 0= GPIO | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP80 | E8h | General Purpose I/0 bit 2.4 | | | <b>5</b> 6 11 <b>6</b> 6 | (2.1.0) | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Reserved | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | CD04 | E01- | 0=Push Pull | | | GP81 | E9h | General Purpose I/0 bit 2.4 | | | Default = 0::00 | (DAA/) | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Reserved | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | Table 94 – Runtime Registers, Logical Device A | NAME | REG INDEX | DEFINITION | STATE | |------------------------------|-----------|-----------------------------------------------------------|-------| | GP82 | EAh | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out: =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Reserved | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP83 | EBh | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out : =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Reserved | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP84 | ECh | General Purpose I/0 bit 2.4 | | | | | Bit[0] In/Out : =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | (1311) | Bit[2] Reserved | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP85 | EDh | General Purpose I/0 bit 2.4 | | | 01 00 | LDII | Bit[0] In/Out : =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | (10,00) | Bit[2] Reserved | | | OII VIII OII | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | | GP86 | EEh | General Purpose I/0 bit 2.4 | | | GF00 | EEII | Bit[0] In/Out : =1 Input, =0 Output | | | Default - 0v00 | (DAA/) | | | | Default = 0x80<br>on VTR POR | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert Bit[2] Reserved | | | OIIVIRFOR | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | · · | | | CD07 | | 0=Push Pull | | | GP87 | EFh | General Purpose I/0 bit 2.4 | | | Defeuit - 0::00 | (DAA() | Bit[0] In/Out : =1 Input, =0 Output | | | Default = 0x80 | (R/W) | Bit[1] Polarity : =1 Invert, =0 No Invert | | | on VTR POR | | Bit[2] Reserved | | | | | Bits[6:3] Reserved | | | | | Bit[7] Output Type Select | | | | | 1=Open Drain | | | | | 0=Push Pull | | Table 94 – Runtime Registers, Logical Device A | NAME | REG INDEX | DEFINITION | STATE | |------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Clock Select | 0xF0 | Bit[0] (CLK32_PRSN) See Note. | С | | Default = 0x00<br>on VTR POR | (R/W) | 0 = Either a single-input 32kHz clock is connected to the CLKI32 pin or a crystal oscillator is connected to the XTAL1and XTAL2 pins (crystal oscillator is default case). | | | | | 1 = Neither the 32kHz clock nor the crystal oscillator are connected to the CLKI32 pin | | | | | Note: When Bit[1]=1, the 32kHz clock is derived internally from the 14MHz clock input (see Note) | | | | | Bit[1] SPEKEY_EN. This bit is used to turn the logic for the "wake on specific key" feature on and off. It will disable the 32kHz clock input to the logic when turned off. The logic will draw no power when disabled. | | | | | 0= "Wake on specific key" logic is on (default) | | | | | 1= "Wake on specific key" logic is off | | | | | Bit[2] (CLKO40_PWR) | | | | | 0 = 40MHz clock output is on (default) | | | | | 1 = 40MHz clock output is off | | | | | Bits[7:3] are reserved | | | IRQ8 Polarity | 0xF1 | Bits[7:1] Reserved | | | | | Bit[0] IRQ8 Polarity | | | Default = 0x00 | (R/W) | 0 = IRQ8 is active high (non-inverted). Default. | | | on VTR POR | | 1 = IRQ8 is active low (inverted). | | | IRQIN Routing Register 1 | 0xF4 | Bits[7:4] IRQINB routing. Selects which serial interrupt is used for IRQINB. See bit mapping below. | | | | (R/W) | Bits[3:0] IRQINA routing. Selects which serial interrupt is used for | | | Default = 0x00 | | IRQINA. See bit mapping below. | | | on VTR POR | | Bits[7:4] and bits[3:0] mapping: | | | | | 0x00= no interrupt selected | | | | | 0x01= IRQ1 | | | | | 0x02= IRQ2/nIO_SMI | | | | | 0x03= IRQ3 | | | | | 0x04= IRQ4 | | | | | 0x05= IRQ5 | | | | | 0x06= IRQ6 | | | | | 0x07= IRQ7 | | | | | 0x08= IRQ8 | | | | | 0x09= IRQ9 | | | | | 0x0A= IRQ10 | | | | | 0x0B= IRQ11<br>0x0C= IRQ12 | | | | | | | | | | 0x0D= IRQ13<br>0x0E= IRQ14 | | | | | 0x0E= IRQ14<br>0x0F= IRQ15 | | | | | Note: nIO SMI must be disabled to use IRQ2 for an interrupt other | | | | | than SMI. | | Table 94 – Runtime Registers, Logical Device A | NAME | REG INDEX | DEFINITION | STATE | |------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------| | IRQIN Routing | 0xF5 | Bits[7:4] IRQIND routing. Selects which serial interrupt is used for | | | Register 2 | | IRQIND. See bit mapping below. | | | D-f# 000 | (R/W) | Bits[3:0] IRQINC routing. Selects which serial interrupt is used for IRQINC. See bit mapping below. | | | Default = 0x00 | | Bits[7:4] and bits[3:0] mapping: | | | on VTR POR | | 0x00= no interrupt selected | | | | | 0x01= IRQ1 | | | | | 0x02= IRQ2/nIO_SMI | | | | | 0x03= IRQ3 | | | | | 0x04= IRQ4 | | | | | 0x05= IRQ5 | | | | | 0x06= IRQ6 | | | | | 0x07= IRQ7 | | | | | 0x08= IRQ8 | | | | | 0x09= IRQ9 | | | | | 0x0A= IRQ10 | | | | | 0x0B= IRQ11 | | | | | 0x0C= IRQ12 | | | | | 0x0D= IRQ13 | | | | | 0x0E= IRQ14 | | | | | 0x0F= IRQ15 | | | | | Note: nIO_SMI must be disabled to use IRQ2 for an interrupt other | | | | | than SMI. | | | GP8_POR Select | F6h | Power-on-Reset Selection register for GP8 | | | | | This register is used to select the reset conditions for each bit of the | | | Default = 0x00 | (R/W) | GP8 register and the corresponding GPIO configuration register | | | on VTR POR | | associated with that bit. The GP8 register is located in the Runtime Register block and the GP80 to GP87 registers are located in Logical | | | | | Device A of the Configuration Block. | | | | | Johnson Ter and Commigation Dicons | | | | | Reset Select: | | | | | 0=VTR POR | | | | | 1=VTR POR, PCI Reset, and VCC POR | | | | | , , , , , , , , , , , , , , , , , , , , | | | | | Bit[0] Reset select for GP8 bit[0] and GP80 registers | | | | | Bit[1] Reset select for GP8 bit[1] and GP81 registers | | | | | Bit[2] Reset select for GP8 bit[2] and GP82 registers | | | | | Bit[3] Reset select for GP8 bit[3] and GP83 registers | | | | | Bit[4] Reset select for GP8 bit[4] and GP84 registers | | | | | Bit[5] Reset select for GP8 bit[5] and GP85 registers | | | | | Bit[6] Reset select for GP8 bit[6] and GP86 registers | | | | | Bit[7] Reset select for GP8 bit[7] and GP87 registers | | | Power Supply | 0xF8 | Bit[0] AL_REM_EN | | | Control Register | <b>57.1. 5</b> | If AL REM EN is set and VTR=0 at the date/time that the alarm is | | | (PS_CNTRL) | (R/W) | set for, then if the RTC_EN bit is set, the nPS_ON pin will go active | | | | (-2) | (low) and the machine will power-up as soon as VTR comes back. | | | Default = 0x00 | | This event is blocked when a power button override event occurs | | | on Vbat POR | | (PWRBTNOR_STS bit set). | | | | | DEMI VED DOD OFF | | | 1 | | Bit[1] VTR_POR_OFF | | | | | If VTR_POR_OFF is set, the nPS_ON pin will go inactive (float) and the main power (Vcc) will remain off when the VTR POR occurs. The | | | | | software must not set VTR_POR_OFF and VTR_POR_EN at the | | | - | ı | John and made more doc vint_1 dit_dir and vint_1 dit_Eiv at the | 1 | Table 94 – Runtime Registers, Logical Device A | NAME | REG INDEX | DEFINITION | STATE | | |--------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--| | | | same time. | | | | | | <b>Note:</b> if neither the VTR_POR_OFF bit nor the VTR_POR_EN bit is set then the system will return to the state it was in prior to the loss of VTR. | | | | | | Bit[2] VTR_POR_EN | | | | | | The enable bit for VTR POR. If VTR_POR_EN is set, the nPS_ON pin will go active (low) and the machine will power-up as soon as a VTR POR occurs. The software must not set VTR_POR_OFF and VTR_POR_EN at the same time. | | | | | | Note: if neither the VTR_POR_OFF bit nor the VTR_POR_EN bit is set then the system will return to the state it was in prior to the loss of VTR. This event is blocked when a power button override event occurs (PWRBTNOR_STS bit set). | | | | | | Bit[3] VTRPOR_STS | | | | | | This bit is set upon a VTR POR. This bit is only set by hardware and is reset by software writing a one to this bit position. Writing a 0 has no effect. No PME is generated when nPS_ON goes active due to VTR POR. | | | | | | Bit[4] WAK_CTRL | | | | | | 0= do not set the WAK STS Bit (PM1_STS2 register) | | | | | | 1= set the WAK_STS bit as described in PM1_STS2 register. | | | | | | Bit[5] SLP_CTRL | | | | | | 0=Writing a '1' to the SLP_EN bit (PM1_CNTRL2 register) causes the system to sequence into the sleeping state associated with the SLP_TYPx field | | | | | | 1= Writing a '1' to the SLP_EN bit does not sequence into the sleeping state associated with the SLP_TYPx field, but generates an SMI. | | | | | | Bit[6] SMI_SCI_ENB | | | | | | 0= generate an SMI for enabled SCI events when the SCI_EN bit is zero. | | | | | | Note: To generate an IO_SMI# signal, Bit[7] EN_SMI in the SMI_EN2 register at offset 17h in the Runtime Register block must be set to '1'. | | | | | | 1= do not generate an SMI for enabled SCI events when the SCI_EN bit is zero. | | | | | | Note: when the SCI_EN bit is one, there will never be an SMI event generated by the events in the PM1 or GPE1 registers. The GPE1 events can be enabled to generate an SMI separately through the | | | | | | SMI_ENx registers. | | | | | | Bit[7] PSOFF | | | | | | Writing this bit to '1' will force a software power down. Writing '0' has no effect. This bit is self-clearing. | | | | Note: XOSEL signal | is used to di | fferentiate between a 32kHz signal driven on the CLKI32 pin or an | oscillator | | **Note:** XOSEL signal is used to differentiate between a 32kHz signal driven on the CLKI32 pin or an oscillator connected between XTAL1 and XTAL2. If a 32kHz signal is connected to the CLKI32 pin, the XOSEL pin should be pulled up to VTR. (A $10k\Omega$ pull-up resistor is suggested) If a crystal oscillator is connected across XTAL1 and XTAL2 or if no external clock is used then the XOSEL pin should be left unconnected. There is an internal pulldown on this pin that will keep this pin low when not in use. The XTAL2/CLKI32 pin is an output when the XOSEL pin is left unconnected and therefore, **MUST NOT** be grounded. Table 95 - SMBus [Logical Device Number = 0x0B] | NAME | REG INDEX | DEFINITION | STATE | |-----------------------------------|-----------|------------|-------| | SMBus Primary | 0x60 R/W | Bit[0] A8 | С | | Base Address High | | Bit[1] A9 | | | Byte | | Bit[2] A10 | | | | | Bit[3] A11 | | | Default = 0x00 | | Bit[4] "0" | | | on VCC POR, VTR | | Bit[5] "0" | | | POR, PCI RESET<br>and SOFT RESET | | Bit[6] "0" | | | and GOL LINEGET | | Bit[7] "0" | | | SMBus Primary | 0x61 R/W | Bit[0] "0" | С | | Base Address Low | | Bit[1] "0" | | | Byte | | Bit[2] "0" | | | | | Bit[3] A3 | | | (Note 1) | | Bit[4] A4 | | | | | Bit[5] A5 | | | Default = 0x00 | | Bit[6] A6 | | | on VTR POR, VCC<br>POR, PCI RESET | | Bit[7] A7 | | | and SOFT RESET | | | | Note 1: The valid address range is 0x0100 - 0x0FF8. ## 9 OPERATIONAL DESCRIPTION # 9.1 Maximum Guaranteed Ratings | Operating Temperature Range | 0°C to +70°C | |-----------------------------------------------------|--------------------------------| | Storage Temperature Range | 55° to +150°C | | Lead Temperature Range | Refer to JEDEC Spec. J-STD-020 | | Positive Voltage on any pin, with respect to Ground | | | Negative Voltage on any pin, with respect to Ground | | | Maximum V <sub>CC</sub> | | **Note:** Stresses above those listed above could cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other condition above those indicated in the operation sections of this specification is not implied. **Note:** When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists, it is suggested that a clamp circuit be used. ## 9.2 DC Electrical Characteristics $(T_A = 0^0 C - 70^0 C, V_{CC} = +3.3 V \pm 10\%)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |------------------------------------|-------------------|-----|-----|-----|-------|----------------------------------------------------| | I Type Input Buffer | | | | | | | | Low Input Level | V <sub>ILI</sub> | | | 0.8 | V | TTL Levels | | High Input Level | V <sub>IHI</sub> | 2.0 | | | V | | | IS Type Input Buffer | | | | | | | | Low Input Level | V <sub>ILIS</sub> | | | 0.8 | V | Schmitt Trigger | | High Input Level | V <sub>IHIS</sub> | 2.2 | | | ٧ | Schmitt Trigger | | Schmitt Trigger Hysteresis | V <sub>HYS</sub> | | 100 | | mV | | | Input Leakage, I and IS<br>Buffers | | | | | | | | Low Input Leakage | I <sub>IL</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = 0 | | High Input Leakage | I <sub>IH</sub> | -10 | | +10 | μA | V <sub>IN</sub> = V <sub>CC</sub> | | IO6 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 6mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -3mA | | Leakage Current | I <sub>LEAK</sub> | | | ±10 | μΑ | V <sub>IN</sub> = 0 to V <sub>CC</sub><br>(Note 1) | | OD6 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 6mA | | Leakage Current | I <sub>LEAK</sub> | | | +10 | μA | $V_{IN} = 0 \text{ to } V_{CC}$ | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |-------------------|-------------------|-----|-----|-----|-------|----------------------------------------------------| | O6 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 6mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -3mA | | IO8 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 8mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -4mA | | Leakage Current | I <sub>LEAK</sub> | | | ±10 | μΑ | V <sub>IN</sub> = 0 to V <sub>CC</sub><br>(Note 1) | | OD8 Type Buffer | | | | | | , | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 8mA | | Leakage Current | I <sub>LEAK</sub> | | | +10 | μA | $V_{IN} = 0$ to $V_{CC}$ | | O8 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 8mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -4mA | | O12 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>ОН</sub> = -6mA | | IO12 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -6mA | | Leakage Current | I <sub>LEAK</sub> | | | ±10 | μΑ | V <sub>IN</sub> = 0 to V <sub>CC</sub><br>(Note 1) | | OD12 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12mA | | Leakage Current | I <sub>LEAK</sub> | | | +10 | μA | $V_{IN} = 0$ to $V_{CC}$ | | IOD12 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12mA | | Leakage Current | I <sub>LEAK</sub> | | | ±10 | μΑ | V <sub>IN</sub> = 0 to V <sub>CC</sub><br>(Note 1) | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |----------------------------------------------------------|-------------------|-------------------------------------------|-----|---------------------|-------|----------------------------------------------------------------------------| | OD14 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 14mA | | Leakage Current | I <sub>LEAK</sub> | | | +10 | μA | $V_{IN} = 0$ to $V_{CC}$ | | OP14 Type Buffer | | | | | • | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | ٧ | I <sub>OL</sub> = 14mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -14mA | | IOP14 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | ٧ | I <sub>OL</sub> = 14mA | | High Output Level | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = -14mA | | Leakage Current | I <sub>LEAK</sub> | | | ±10 | μΑ | V <sub>IN</sub> = 0 to V <sub>CC</sub><br>(Note 1) | | IOD16 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | ٧ | I <sub>OL</sub> = 16mA | | Leakage Current | I <sub>LEAK</sub> | | | ±10 | μΑ | $V_{IN} = 0$ to $V_{CC}$ (Note 1) | | Backdrive | I <sub>IL</sub> | | | ± 10 | μA | V <sub>CC</sub> = 0V | | Protect/ChiProtect | | | | | | $V_{IN} = 5.5V Max$ | | (All pins excluding LAD[3:0],<br>LDRQ#, LPCPD#, LFRAME#) | | | | | | | | 5V Tolerant Pins | I <sub>IL</sub> | | | ± 10 | μΑ | $V_{CC} = 3.3V$ | | (All pins excluding LAD[3:0],<br>LDRQ#, LPCPD#, LFRAME#) | | | | | | V <sub>IN</sub> = 5.5V Max | | Inputs and Outputs in High<br>Impedance State | | | | | | | | LPC Bus Pins | I <sub>IL</sub> | | | ± 10 | μA | $V_{CC} = 0V$ and | | (LAD[3:0], LDRQ#, LPCPD#,<br>LFRAME#) | | | | | | $V_{CC} = 3.3V$ | | V <sub>CC</sub> Supply Current Active | 1 | | | 20 <sup>3</sup> | mΛ | V <sub>IN</sub> = 3.6V Max | | V <sub>CC</sub> Supply Current Active | Icc | | | 20 | mA | All outputs open,<br>all inputs at a<br>known state (i.e.,<br>0V or 3.3V). | | Trickle Supply Voltage | V <sub>TR</sub> | V <sub>CC</sub><br>min<br>5V <sup>5</sup> | | V <sub>CC</sub> max | V | V <sub>CC</sub> must not be greater than .5V above V <sub>TR</sub> | | V <sub>TR</sub> Supply Current Active | I <sub>VTR</sub> | | | 1 <sup>3,4</sup> | mA | All outputs open, all inputs at a known state (i.e., 0V or 3.3V). | | Vbat for RTC | Vbat | 2.4 | 3.0 | 3.3 | ٧ | | | Vbat Supply Current Active | I <sub>bat</sub> | | | 2μΑ | mA | All outputs open, all inputs at a known state (i.e., 0V or 3.3V). | **Note 1:** All output leakage's are measured with all pins in high impedance. SMSC DS – LPC47S45x Page 226 of 259 Note 2: Output leakage is measured with the low driving output off, either for a high level output or a high impedance state Note 3: These values are estimated. They will be updated after characterization. Contact SMSC for the latest values. Note 4: Max $I_{TR}$ with $V_{CC}$ = 3.3V (nominal) is 1mA. Max $I_{TR}$ with $V_{CC}$ = 0V (nominal) is 100 $\mu$ A. **Note 5:** The minimum value give for $V_{TR}$ applies when $V_{CC}$ is active. When $V_{CC}$ is 0V, the minimum $V_{TR}$ is 0V. # CAPACITANCE $T_A = 25^{\circ}C$ ; fc = 1MHz; $V_{CC} = 3.3V \pm 10\%$ | | | | LIMITS | | | | |-------------------------|-----------------|-----|--------|-----|------|--------------------------------------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | | Clock Input Capacitance | C <sub>IN</sub> | | | 20 | pF | All pins except pin<br>under test tied to AC<br>ground | | Input Capacitance | C <sub>IN</sub> | | | 10 | pF | | | Output Capacitance | Соит | | | 20 | pF | | # **10 TIMING DIAGRAMS** For the Timing Diagrams shown, the following capacitive loads are used on outputs. | NAME | CAPACITANCE TOTAL (pF) | |-----------|------------------------| | SER IRQ | 50 | | nLAD[3:0] | 50 | | nLDRQ | 50 | | nDIR | 240 | | nSTEP | 240 | | nDS0-1 | 240 | | nWDATA | 240 | | PD[0:7] | 240 | | nSTROBE | 240 | | nALF | 240 | | SLCTIN | 240 | | KDAT | 240 | | KCLK | 240 | | MDAT | 240 | | MCLK | 240 | | FAN | 50 | | LEDx | 50 | | TXD1 | 50 | | TXD2 | 50 | | SDAT | 50 | | SCLK | 50 | | nXCS[0:3] | 50 | | XA[0:3] | 50 | | XD[0:7] | 50 | | nXRD | 50 | | nXWR | 50 | # 10.1 Power-Up Timing **FIGURE 13 – POWER-UP TIMING** | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|------------------------------------------|-----|-----|-----|-------| | t1 | Vcc Slew from 2.7V to 0V | 300 | | | μs | | t2 | Vcc Slew from 0V to 2.7V | 100 | | | μs | | t3 | All Host Accesses After Powerup (Note 1) | 125 | | 500 | μs | Note 1: Internal write-protection period after Vcc passes 2.7 volts on power-up # 10.2 Input Clock Timing FIGURE 14 – INPUT CLOCK TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|----------------------------------------|-----|-------|-----|-------| | t1 | Clock Cycle Time for 14.318MHZ | | 69.84 | | ns | | t2 | Clock High Time/Low Time for 14.318MHz | 20 | 35 | | ns | | t1 | Clock Cycle Time for 32KHZ | | 31.25 | | μs | | t2 | Clock High Time/Low Time for 32KHz | | 16.53 | | μs | | | Clock Rise Time/Fall Time (not shown) | | | 5 | ns | # **10.3 Output Clock Timing** FIGURE 15 - OUTPUT CLOCK TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|------------------------------------------------------------------------|-------|-------|-------|-------| | t1 | Clock Cycle Time for 40.5340160MHZ | 24.69 | 24.63 | 24.57 | ns | | t2 | Clock High Time/Low Time for 40.5340160MHz (60/40 or 40/60 duty cycle) | 10 | | 15 | ns | | | Clock Rise Time/Fall Time (not shown) /10pF Load | | 1.5 | | ns | ## 10.4 LPC Interface FIGURE 16 - PCI CLOCK TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|-------------|-----|-----|------|-------| | t1 | Period | 30 | | 33.3 | nsec | | t2 | High Time | 12 | | | nsec | | t3 | Low Time | 12 | | | nsec | | t4 | Rise Time | | | 3 | nsec | | t5 | Fall Time | | | 3 | nsec | FIGURE 17 - RESET TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|---------------------------|-----|-----|-----|-------| | t4 | PCI_RESET# width (Note 1) | 1 | | | ms | Note 1: The PCI\_RESET# width is dependent upon the PCI clock. The PCI\_RESET# must be active low for a minumum of 100μsec while the clock is running and stable and a minimum of 1ms after the system power good signal is asserted FIGURE 18 - OUTPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|-------------------------------------------|-----|-----|-----|-------| | t1 | CLK to Signal Valid Delay – Bused Signals | 2 | | 11 | ns | | t2 | Float to Active Delay | 2 | | 11 | ns | | t3 | Active to Float Delay | | | 28 | ns | FIGURE 19 – INPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|------------------------------------------|-----|-----|-----|-------| | t1 | Input Set Up Time to CLK – Bused Signals | 7 | | | ns | | t2 | Input Hold Time from CLK | 0 | | | ns | Note: L1=Start; L2=CYCTYP+DIR; L3=Sync of 0000 FIGURE 20 – I/O WRITE Note: L1=Start; L2=CYCTYP+DIR; L3=Sync of 0000 FIGURE 21 - I/O READ FIGURE 22 - DMA REQUEST ASSERTION THROUGH LDRQ# Note: L1=Sync of 0000 FIGURE 23 – DMA WRITE (FIRST BYTE) Note: L1=Sync of 0000 FIGURE 24 – DMA READ (FIRST BYTE) # 10.5 Floppy Disk Timing FIGURE 25 – FLOPPY DISK DRIVE TIMING (AT MODE ONLY) | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|----------------------------------------|-----|-----|-----|-------| | t1 | nDIR Set Up to STEP Low | | 4 | | X* | | t2 | nSTEP Active Time Low | | 24 | | X* | | t3 | nDIR Hold Time after nSTEP | | 96 | | X* | | t4 | nSTEP Cycle Time | | 132 | | X* | | t5 | nDS0-1 Hold Time from nSTEP Low (Note) | | 20 | | X* | | t6 | nINDEX Pulse Width | | 2 | | X* | | t7 | nRDATA Active Time Low | | 40 | | ns | | t8 | nWDATA Write Data Width Low | | .5 | | Y* | | t9 | nDS0-1, Setup Time nDIR Low (Note) | 0 | | | ns | <sup>\*</sup>X specifies one MCLK period and Y specifies one WCLK period. MCLK = 16 x Data Rate (at 500 kb/s MCLK = 8 MHz) WCLK = 2 x Data Rate (at 500 kb/s WCLK = 1 MHz) **Note:** The nDS0-1 setup and hold times must be met by software. # 10.6 Parallel Port Timing FIGURE 26 - EPP 1.9 DATA OR ADDRESS WRITE CYCLE | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|---------------------------------------------|-----|-----|-----|-------| | t1 | nWAIT Asserted to nWRITE Asserted (Note 1) | 60 | | 185 | ns | | t2 | nWAIT Asserted to nWRITE Change (Note 1) | 60 | | 185 | ns | | t3 | nWAIT Asserted to PDATA Invalid (Note 1) | 0 | | | ns | | t4 | PDATA Valid to Command Asserted | 10 | | | ns | | t5 | nWRITE to Command Asserted | 5 | | 35 | ns | | t6 | nWAIT Asserted to Command Asserted (Note 1) | 60 | | 210 | ns | | t7 | nWAIT Deasserted to Command Deasserted | 60 | | 190 | ns | | | (Note 1) | | | | | | t8 | Command Asserted to nWAIT Deasserted | 0 | | 10 | μs | | t9 | Command Deasserted to nWAIT Asserted | 0 | | | ns | **Note 1:** nWAIT must be filtered to compensate for ringing on the parallel bus cable. WAIT is considered to have settled after it does not transition for a minimum of 50 nsec. FIGURE 27 - EPP 1.9 DATA OR ADDRESS READ CYCLE | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|-------------------------------------------------|-----|-----|-----|-------| | T1 | nWAIT Asserted to nWRITE Deasserted | 0 | | 185 | ns | | T2 | nWAIT Deasserted to nWRITE Modified (Notes 1,2) | 60 | | 190 | ns | | T3 | nWAIT Asserted to PDATA Hi-Z (Note 1) | 60 | | 180 | ns | | T4 | Command Asserted to PDATA Valid | 0 | | | ns | | T5 | Command Deasserted to PDATA Hi-Z | 0 | | | ns | | T6 | nWAIT Deasserted to PDATA Driven (Note 1) | 60 | | 190 | ns | | T7 | PDIR Set to Command | 0 | | 20 | ns | | T8 | PDATA Hi-Z to Command Asserted | 0 | | 30 | ns | | Т9 | nWRITE Deasserted to Command | 1 | | | ns | | T10 | nWAIT Asserted to Command Asserted | 0 | | 195 | ns | | t11 | nWAIT Deasserted to Command Deasserted | 60 | | 180 | ns | | | (Note 1) | | | | | | t12 | PDATA Valid to nWAIT Deasserted | 0 | | | ns | | t13 | PDATA Hi-Z to nWAIT Deasserted | 0 | | | □s | **Note 1:** nWAIT is considered to have settled after it does not transition for a minimum of 50 ns. **Note 2:** When not executing a write cycle, EPP nWRITE is inactive high. FIGURE 28 - EPP 1.7 DATA OR ADDRESS WRITE CYCLE | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|----------------------------------------|-----|-----|-----|-------| | t1 | Command Deasserted to nWRITE Change | 0 | | 40 | ns | | t2 | Command Deasserted to PDATA Invalid | 50 | | | ns | | t3 | PDATA Valid to Command Asserted | 10 | | 35 | ns | | t4 | nWRITE to Command | 5 | | 35 | ns | | t5 | Command Deasserted to nWAIT Deasserted | 0 | | | ns | FIGURE 29 - EPP 1.7 DATA OR ADDRESS READ CYCLE | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|----------------------------------------|-----|-----|-----|-------| | t1 | Command Asserted to PDATA Valid | 0 | | | ns | | t2 | Command Deasserted to PDATA Hi-Z | 0 | | | ns | | t3 | Command Deasserted to nWAIT Deasserted | 0 | | | ns | #### 10.6.1 ECP PARALLEL PORT TIMING #### Parallel Port FIFO (Mode 101) The standard parallel port is run at or near the peak 500KBytes/sec allowed in the forward direction using DMA. The state machine does not examine nACK and begins the next transfer based on Busy. Refer to FIGURE 30. #### **ECP Parallel Port Timing** The timing is designed to allow operation at approximately 2.0 Mbytes/sec over a 15ft cable. If a shorter cable is used then the bandwidth will increase. #### Forward-Idle When the host has no data to send it keeps HostClk (nStrobe) high and the peripheral will leave PeriphClk (Busy) low. #### **Forward Data Transfer Phase** The interface transfers data and commands from the host to the peripheral using an interlocked PeriphAck and HostClk. The peripheral may indicate its desire to send data to the host by asserting nPeriphRequest. The Forward Data Transfer Phase may be entered from the Forward-Idle Phase. While in the Forward Phase the peripheral may asynchronously assert the nPeriphRequest (nFault) to request that the channel be reversed. When the peripheral is not busy it sets PeriphAck (Busy) low. The host then sets HostClk (nStrobe) low when it is prepared to send data. The data must be stable for the specified setup time prior to the falling edge of HostClk. The peripheral then sets PeriphAck (Busy) high to acknowledge the handshake. The host then sets HostClk (nStrobe) high. The peripheral then accepts the data and sets PeriphAck (Busy) low, completing the transfer. This sequence is shown in FIGURE 31. The timing is designed to provide 3 cable round-trip times for data setup if Data is driven simultaneously with HostClk (nStrobe). ## Reverse-Idle Phase The peripheral has no data to send and keeps PeriphClk high. The host is idle and keeps HostAck low. #### **Reverse Data Transfer Phase** The interface transfers data and commands from the peripheral to the host using an interlocked HostAck and PeriphClk. The Reverse Data Transfer Phase may be entered from the Reverse-Idle Phase. After the previous byte has beed accepted the host sets HostAck (nALF) low. The peripheral then sets PeriphClk (nACK) low when it has data to send. The data must be stable for the specified setup time prior to the falling edge of PeriphClk. When the host is ready to accept a byte it sets HostAck (nALF) high to acknowledge the handshake. The peripheral then sets PeriphClk (nACK) high. After the host has accepted the data it sets HostAck (nALF) low, completing the transfer. This sequence is shown in FIGURE 32. #### **Output Drivers** To facilitate higher performance data transfer, the use of balanced CMOS active drivers for critical signals (Data, HostAck, HostClk, PeriphAck, PeriphClk) are used in ECP Mode. Because the use of active drivers can present compatibility problems in Compatible Mode (the control signals, by tradition, are specified as open-collector), the drivers are dynamically changed from open-collector to totem-pole. The timing for the dynamic driver change is specified in then IEEE 1284 Extended Capabilities Port Protocol and ISA Interface Standard, Rev. 1.14, July 14, 1993, available from Microsoft. The dynamic driver change must be implemented properly to prevent glitching the outputs. FIGURE 30 - PARALLEL PORT FIFO TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|------------------------------------------|-----|-----|-----|-------| | t1 | DATA Valid to nSTROBE Active | 600 | | | ns | | t2 | nSTROBE Active Pulse Width | 600 | | | ns | | t3 | DATA Hold from nSTROBE Inactive (Note 1) | 450 | | | ns | | t4 | nSTROBE Active to BUSY Active | | | 500 | ns | | t5 | BUSY Inactive to nSTROBE Active | 680 | | | ns | | t6 | BUSY Inactive to PDATA Invalid (Note 1) | 80 | | | ns | **Note 1:** The data is held until BUSY goes inactive or for time t3, whichever is longer. This only applies if another data transfer is pending. If no other data transfer is pending, the data is held indefinitely. FIGURE 31 - ECP PARALLEL PORT FORWARD TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|-------------------------------------------------|-----|-----|-----|-------| | t1 | nAUTOFD Valid to nSTROBE Asserted | 0 | | 60 | ns | | t2 | PDATA Valid to nSTROBE Asserted | 0 | | 60 | ns | | t3 | BUSY Deasserted to nAUTOFD Changed | 80 | | 180 | ns | | | (Notes 1,2) | | | | | | t4 | BUSY Deasserted to PDATA Changed (Notes 1,2) | 80 | | 180 | ns | | t5 | nSTROBE Deasserted to Busy Asserted | 0 | | | ns | | t6 | nSTROBE Deasserted to Busy Deasserted | 0 | | | ns | | t7 | BUSY Deasserted to nSTROBE Asserted (Notes 1,2) | 80 | | 200 | ns | | t8 | BUSY Asserted to nSTROBE Deasserted (Note 2) | 80 | | 180 | ns | **Note 1:** Maximum value only applies if there is data in the FIFO waiting to be written out. Note 2: BUSY is not considered asserted or deasserted until it is stable for a minimum of 75 to 130 ns. FIGURE 32 - ECP PARALLEL PORT REVERSE TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|----------------------------------------------|-----|-----|-----|-------| | t1 | PDATA Valid to nACK Asserted | 0 | | | ns | | t2 | nAUTOFD Deasserted to PDATA Changed | 0 | | | ns | | t3 | nACK Asserted to nAUTOFD Deasserted | 80 | | 200 | ns | | | (Notes 1,2) | | | | | | t4 | nACK Deasserted to nAUTOFD Asserted (Note 2) | 80 | | 200 | ns | | t5 | nAUTOFD Asserted to nACK Asserted | 0 | | | ns | | t6 | nAUTOFD Deasserted to nACK Deasserted | 0 | | | ns | **Note 1:** Maximum value only applies if there is room in the FIFO and terminal count has not been received. ECP can stall by keeping nAUTOFD low. Note 2: nACK is not considered asserted or deasserted until it is stable for a minimum of 75 to 130 ns. # 10.7 Infrared Interface Timing Diagrams | | Pa rame ter | min | typ | m ax | units | |----|---------------------------|-----|------|-------|-------| | t1 | Pulse Width at 1 15kba ud | 1.4 | 1.6 | 2.71 | μs | | t1 | Pulse Width at 57.6kbaud | 1.4 | 3.22 | 3.69 | μs | | t1 | Pulse Width at 38.4kbaud | 1.4 | 4.8 | 5.53 | μs | | t1 | Pulse Width at 19.2kba ud | 1.4 | 9.7 | 11.07 | μs | | t1 | Pulse Widthat 9.6kbaud | 1.4 | 19.5 | 22.13 | μs | | t1 | Pulse Widthat 4.8kbaud | 1.4 | 39 | 44.27 | μs | | t1 | Pulse Width at 2.4kba ud | 1.4 | 78 | 88.55 | μs | | t2 | Bit Time at 115kba ud | | 8.68 | | μs | | t2 | Bit Time at 57.6kba ud | | 17.4 | | μs | | t2 | Bit Time at 38.4kba ud | | 26 | | μs | | t2 | Bit Time at 19.2kba ud | | 52 | | μs | | t2 | Bit Time at 9.6kbaud | | 1 04 | | μs | | t2 | Bit Time at 4.8kba ud | | 208 | | μs | | t2 | Bit Time at 2.4kbaud | | 4 16 | | μs | ## Notes: - 1. Receive Pulse Detection Criteria: A received pulse is considered detected if the received pulse is a minimum of $1.41\mu s$ . - 2. IRRX: L5, CRF1 Bit 0 = 1 nIRRX: L5, CRF1 Bit 0 = 0 (default) FIGURE 33 - IRDA RECEIVE TIMING | Parameter | min | typ | max | u nits | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pulse Width at 115kbaud | 1.41 | 1.6 | 2.71 | μs | | Pulse Width at 57.6kbaud | 1.41 | 3.22 | 3.69 | μs | | Pulse Width at 38.4kbaud | 1.41 | 4.8 | 5.53 | μs | | Pulse Width at 19.2kbaud | 1.41 | 9.7 | 11.07 | μs | | Pulse Width at 9.6kbaud | 1.41 | 19.5 | 22.13 | μs | | Pulse Width at 4.8kbaud | 1.41 | 39 | 44.27 | μs | | Pulse Width at 2.4kbaud | 1.41 | 78 | 88.55 | μs | | Bit Time at 115kbaud | | 8.68 | | μs | | Bit Time at 57.6kbaud | | 17.4 | | μs | | Bit Time at 38.4kbaud | | 26 | | μs | | Bit Time at 19.2kbaud | | 52 | | μs | | Bit Time at 9.6kbaud | | 104 | | μs | | Bit Time at 4.8kbaud | | 208 | | μs | | Bit Time at 2.4kbaud | | 416 | | μs | | | Pulse Width at 115kbaud Pulse Width at 57.6kbaud Pulse Width at 38.4kbaud Pulse Width at 19.2kbaud Pulse Width at 9.6kbaud Pulse Width at 4.8kbaud Pulse Width at 2.4kbaud Bit Time at 115kbaud Bit Time at 57.6kbaud Bit Time at 38.4kbaud Bit Time at 19.2kbaud Bit Time at 19.2kbaud Bit Time at 4.8kbaud | Pulse Width at 115kbaud Pulse Width at 57.6kbaud Pulse Width at 38.4kbaud Pulse Width at 19.2kbaud Pulse Width at 19.2kbaud Pulse Width at 19.6kbaud Pulse Width at 4.8kbaud Pulse Width at 2.4kbaud Pulse Width at 2.4kbaud Bit Time at 115kbaud Bit Time at 38.4kbaud Bit Time at 19.2kbaud Bit Time at 19.2kbaud Bit Time at 4.8kbaud Bit Time at 4.8kbaud | Pulse Width at 115kbaud 1.41 3.22 Pulse Width at 38. 4kbaud 1.41 9.7 Pulse Width at 19. 2kbaud 1.41 9.7 Pulse Width at 19. 6kbaud 1.41 9.7 Pulse Width at 4. 8kbaud 1.41 39 Pulse Width at 4. 8kbaud 1.41 39 Pulse Width at 2. 4kbaud 1.41 78 Bit Time at 115kbaud 8.68 Bit Time at 57. 6kbaud 17.4 Bit Time at 38. 4kbaud 26 Bit Time at 19. 2kbaud 52 Bit Time at 19. 6kbaud 104 Bit Time at 4. 8kbaud 208 | Pulse Width at 115kbaud 1.41 3.22 3.69 Pulse Width at 38. 4kbaud 1.41 9.7 11.07 Pulse Width at 19. 2kbaud 1.41 9.7 11.07 Pulse Width at 9. 6kbaud 1.41 3.2 2.13 Pulse Width at 19. 2kbaud 1.41 3.5 3.3 Pulse Width at 19. 2kbaud 1.41 3.5 22.13 Pulse Width at 2. 4kbaud 1.41 3.9 44.27 Pulse Width at 2. 4kbaud 1.41 78 88.55 Bit Time at 115kbaud 8.68 Bit Time at 57. 6kbaud 17.4 Bit Time at 38. 4kbaud 26 Bit Time at 19. 2kbaud 52 Bit Time at 19. 2kbaud 104 Bit Time at 4. 8kbaud 208 | #### Notes: - InDA @ 115k is HPSIR compatible. InDA @ 2400 will allow compatibility with HP95LX and 48SX. - 2. IRTX: L5, CRF1Bit 1 = 1 (default) nIRTX: L5, CRF1Bit 1 = 0 FIGURE 34 - IRDA TRANSMIT TIMING FIGURE 35 - AMPLITUDE SHIFT KEYED IR RECEIVE TIMING FIGURE 36 - AMPLITUDE SHIFT KEYED IR TRANSMIT TIMING # 10.8 SMBUS Timing FIGURE 37 - SMBUS TIMING | SYMBOL | PARAMETER | LIMITS | | UNITS | COMMENTS | |------------|----------------------------------------------------------------------------------------------------|--------|------|-------|------------| | | | MIN | MAX | | | | FSMB | SMB Operating Frequency | 10 | 100 | kHz | | | TBUF | Bus free time between Stop and Start Condition | 4.7 | | μs | | | THD:STA | Hold time after (Repeated) Start<br>Condition. After this period, the first<br>clock is generated. | 4.0 | | μs | | | Tsu:sta | Repeated Start Condition setup time | 4.7 | | μs | | | Tsu:sto | Stop Condition setup time | 4.0 | | μs | | | THD:DAT | Data hold time | 0 | | ns | | | Tsu:DAT | Data setup time | 250 | | ns | | | Ттімеоит | Max. Clock low time | 25 | 35 | ms | see note 1 | | TLOW | Clock low period | 4.7 | | μs | | | THIGH | Clock high period | 4.0 | 50 | μs | see note 2 | | TLOW: SEXT | Cumulative clock low extend time (slave device) | | 25 | ms | | | TLOW: MEXT | Cumulative clock low extend time (master device) | | 10 | ms | | | TF | Clock/Data Fall Time | | 300 | ns | | | TR | Clock/Data Rise Time | | 1000 | ns | | **Note 1:** A device will timeout when any clock low exceeds this value. Note 2: Thigh Max provides a simple guaranteed method for devices to detect bus idle conditions. # 10.9 X-Bus Timing **Note:** The following timing values are based on a 33MHz PCI clock. Timing values will vary with variations in the PCI clock frequency. ## 10.9.1 TIMING FOR LPC INITIATED I/O CYCLES WITH THE X-BUS FIGURE 38 - X-BUS READ TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|--------------------------------|--------|-----|-----|-------| | t1 | nXCS active to nXRD active | 100 | | 190 | ns | | t2 | nXRD active to nXRD inactive | A: 180 | | | ns | | | | B: 300 | | | | | | | C: 420 | | | | | | | D: 540 | | | | | t3 | nXRD inactive to nxCS inactive | 40 | | | ns | | t4 | Data valid to nXRD inactive | 20 | | | ns | | t5 | nXRD inactive to data invalid | 0 | | | ns | **Note:** Cases A-D for t2 correspond to the different pulse width options for the X-Bus read strobe. See the X-Bus Selection Configuration Register. FIGURE 39 - X-BUS WRITE TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|--------------------------------|--------|-----|-----|-------| | t1 | nXCS active to nXWR active | 100 | | 190 | ns | | t2 | nXWR active to nXWR inactive | A: 180 | | | ns | | | | B: 300 | | | | | | | C: 420 | | | | | | | D: 540 | | | | | t3 | nXWR inactive to nXCS inactive | 40 | | | ns | | t4 | Data valid to nXWR active | 22 | | | ns | | t5 | nXWR inactive to data invalid | 45 | | | ns | **Note:** Cases A-D for t2 correspond to the different pulse width options for the X-Bus write strobe. See the X-Bus Selection Configuration Register. ## 10.9.2 REPRESENTATIVE LPC I/O CYCLE TO X-BUS CYCLE TIMING X-Bus Read Cycle: LPC I/O Read Cycle - Data from X-Bus Device to Host FIGURE 40 - X-BUS AND LPC I/O READ CYCLE Note: Minimum read pulse width is shown. ## 10.9.3 X-BUS WRITE CYCLE: LPC I/O WRITE CYCLE - DATA FROM HOST TO X-BUS DEVICE FIGURE 41 - X-BUS AND LPC I/O WRITE CYCLE Note: Minimum write pulse width is shown. #### 10.9.4 TIMING FOR SMBUS INITIATED I/O CYCLES WITH THE X-BUS FIGURE 42 - SMBUS TO X-BUS WRITE CYCLE TIMING FOR LCD AND I/O CYCLES | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |--------|---------------------------|--------|-----|--------|------| | _ | SMB frequency | 10 | - | 100 | kHz | | - | SMB Bit Rate | 10 | - | 100 | μsec | | t1 | Address Setup Time | 100 | - | 190 | ns | | t2 | Address Hold Time | 40 | - | - | ns | | t3 | Enable Pulse Width | A: 180 | - | A: 215 | ns | | | | B: 300 | | B: 335 | | | | | C: 420 | | C: 455 | | | | (See Note 4) | D: 540 | | D: 575 | | | t4 | Data valid to nXWr active | 22 | - | - | ns | | t5 | Data Hold Time | 30 | - | | ns | | t6 | LCDCS Address Setup Time | 140 | - | 190 | ns | | | (See Note 5) | | | | | Note: These min/max values satisfy X-Bus write timing and the supported LCD controllers. **Note**: For the complete SMBus Read/Write protocols see the section on SMBus2 or the SMBus Specification. **Note 1**: For LCD controllers the total minimum cycle time for LCDCS between latches is 1000ns. The LCDCS latches the data when it transitions from a high to a low level. This should be easily satisfied since the SMBus operates in the micro second range. Note 2: For LCD controllers A0 is the Read/nWrite control bit and A1 is the Data/Control bit. These two bits are the LSB in the command byte. Note 3: The SMBus needs a minimum of $90\mu$ sec to deliver the Data after the Address is received. The X-Bus needs a minimum of 400nsec to setup the address and control signals before the Data is received. To prevent the SMBus from monopolizing the X-Bus, the chip select and control signals should be made active when both the Address and Data byte are received on the SMBus. (The X-Bus should not begin its cycle for more than a maximum of $1\mu$ sec before the Data is completely received on the SMBus) Note 4: The default for the Read/Write Enable Pulse Width is 540ns. **Note 5**: The LCDCS signal will be generated a minimum of 40nsec after nXRD or nXWR transitions to a low state (i.e., LCDCS = nXWR + nXRD with a delay of 40nsec). The Pulse Width of the LCDCS signal will be 40nsec less than the Enable Pulse Width of the nXRD or nXWR Pulse Width Selection (i.e., Case D: 540nsec-40nsec=500nsec minimum LCDCS Pulse Width) FIGURE 43 – SMBUS TO X-BUS READ CYCLE TIMING FOR LCD AND I/O CYCLES | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |--------|----------------------------|--------|-----|--------|------| | - | SMB frequency | 10 | - | 100 | kHz | | - | SMB Bit Rate | 10 | - | 100 | μsec | | t1 | Address Setup Time | 100 | - | 190 | ns | | t2 | Address Hold Time | 40 | - | - | ns | | t3 | Enable Pulse Width | A: 180 | - | A: 215 | ns | | | | B: 300 | | B: 335 | | | | | C: 420 | | C: 455 | | | | (See Note 4) | D: 540 | | D: 575 | | | t4 | Data Valid to nXRd invalid | 30 | - | - | ns | | t5 | Data Hold Time | 20 | - | | ns | | t6 | LCD Address Setup Time | 140 | - | 190 | ns | | | (See Note 5) | | | | | Note: These min/max values satisfy X-Bus read timing and the supported LCD controllers. **Note 1**: Total minimum cycle time for LCDCS between latches is 1000ns. The LCDCS latches the data when it transitions from a high to a low level. This should be easily satisfied since the SMBus operates in the micro second range. **Note 2**: For LCD controllers, A0 is the Read/nWrite control bit and A1 is the Data/Control bit. These two bits are the LSB in the command byte. Note 3: The SMBus needs to wait a minimum of $110\mu$ sec before it is ready to accept the Data being read. The X-Bus can complete this transaction on the order of $1\mu$ sec. To prevent the SMBus from holding the X-Bus for an excessive amount of time, the X-Bus should be allowed to complete its transaction, storing the data in a register until the SMBus is ready to take the data. This way the LPC Bus can regain access to the X-Bus. With this implementation, CS1 should go active as soon as the command byte is received, it is determined whether the cycle is a read or write cycle and the SMBus arbitrates rights to the X-Bus. **Note 4**: The default for the Read/Write Enable Pulse Width is 540ns. **Note 5**: The LCDCS signal will be generated a minimum of 40nsec after nXRD or nXWR transitions to a low state (i.e., LCDCS = nXWR + nXRD with a delay of 40nsec). The Pulse Width of the LCDCS signal will be 40nsec less than the Enable Pulse Width of the nXRD or nXWR Pulse Width Selection (i.e., Case D: 540nsec-40nsec=500nsec minimum LCDCS Pulse Width) **Note:** For Read Cycles initiated by the SMBus, the X-Bus should be accessed as soon as the address (i.e. chip select) is received. For Write Cycles initiated by the SMBus, the X-Bus should be accessed as soon as the Data Byte is received. (i.e. chip select & data). No cycle should begin before it is determined to be a read or a write. ## 10.10 Timing for Serial IRQ's FIGURE 44 - SETUP AND HOLD TIME | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|--------------------------------------|-----|-----|-----|-------| | t1 | SER_IRQ Setup Time to PCI_CLK Rising | 7 | | | nsec | | t2 | SER_IRQ Hold Time to PCI_CLK Rising | 0 | | | nsec | FIGURE 45 - SERIAL PORT DATA | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|---------------------------|-----|-------------------|-----|-------| | t1 | Serial Port Data Bit Time | | $t_{\rm BR}^{-1}$ | | nsec | **Note 1:** t<sub>BR</sub> is 1/Baud Rate. The Baud Rate is programmed through the divisor latch registers. Baud Rates have percentage errors indicated in the "Baud Rate" table in the "Serial Port" section. # 10.11 Keyboard/Mouse Timing FIGURE 46 - KEYBOARD/MOUSE RECEIVE/SEND DATA TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|--------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | t1 | Time from DATA transition to falling edge of CLOCK (Receive) | 5 | | 25 | μsec | | t2 | Time from rising edge of CLOCK to DATA transition (Receive) | 5 | | T4-5 | μsec | | t3 | Duration of CLOCK inactive (Receive/Send) | 30 | | 50 | µsec | | t4 | Duration of CLOCK active (Receive/Send) | 30 | | 50 | µsec | | t5 | Time to keyboard inhibit after clock 11 to ensure the keyboard does not start another transmission (Receive) | >0 | | 50 | µsec | | t6 | Time from inactive to active CLOCK transition, used to time when the auxiliary device samples DATA (Send) | 5 | | 25 | µsec | # 10.12 Fan Timing FIGURE 47 - FAN OUTPUT TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|------------------------|---------|-----|------|-------| | t1 | PWM Period (Note 1) | 0.021 | | 25.8 | msec | | t2 | PWM High Time (Note 2) | 0.00033 | | 25.4 | msec | **Note 1:** The period is $1/f_{out}$ , where $f_{out}$ is programmed through the FAN and Fan Control registers. The tolerance on $f_{out}$ is +/- 3%. **Note 2:** When Bit 0 of the FAN register is 0, then the duty cycle is programmed through Bits[6:1] of these registers. If Bits[6:1] = "000000" then the FAN pin is low. The duty cycle is programmable through Bits[6:1] to be between 1.56% and 98.44%. When Bit 0 is 1, the FAN pin is high. FIGURE 48 - FAN TACHOMTER INPUT TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|-----------------------------------------|----------------------|-----|-----|-------| | t1 | Pulse Time (1/2 Revolution Time=30/RPM) | 4t <sub>TACH</sub> 1 | | | μsec | | t2 | Pulse High Time | 3t <sub>TACH</sub> 1 | | | µsec | | t3 | Pulse Low Time | t <sub>TACH</sub> | | | µsec | **Note 1:** $t_{TACH}$ is the clock used for the tachometer counter. It is 30.52 \* DVSR, where the divisor (DVSR) is programmed in the Fan Control register. # 10.13 Timing for LED Output FIGURE 49 - LED OUTPUT TIMING | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |------|---------------|-----|-----|------------------|-------| | t1 | Period | 1 | | 2 | sec | | t2 | Blink ON Time | 0 | | 0.5 <sup>1</sup> | sec | Note 1: The blink rate is programmed through Bits[1:0] in LEDx register. When Bits[1:0]=00, LED is OFF. Bits[1:0]=01 indicates LED blink at 1Hz rate with a 50% duty cycle (0.5 sec ON, 0.5 sec OFF). Bits[1:0]=10 indicates LED blink at ½ Hz rate with a 25% duty cycle (0.5 sec ON, 1.5 sec OFF). When Bits[1:0]=11, LED is ON. # 11 SMSC 128 PIN QFP PACKAGE OUTLINE, 3.9 MM FOOTPRINT. | | MIN | NOMINAL | MAX | REMARKS | |------------|-------|------------|-------|------------------------| | Α | ~ | ~ | 3.4 | Overall Package Height | | <b>A</b> 1 | 0.05 | ~ | 0.5 | Standoff | | A2 | 2.55 | ~ | 3.05 | Body Thickness | | D | 23.70 | ~ | 24.10 | X Span | | D1 | 19.90 | ~ | 20.10 | X body Size | | Е | 17.70 | ~ | 18.10 | Y Span | | E1 | 13.90 | ~ | 14.10 | Y body Size | | Н | 0.09 | ~ | 0.20 | Lead Frame Thickness | | L | 0.73 | 0.88 | 1.03 | Lead Foot Length | | L1 | ~ | 1.95 | ~ | Lead Length | | е | | 0.50 Basic | | Lead Pitch | | θ | 0° | ~ | 7° | Lead Foot Angle | | W | 0.10 | ~ | 0.30 | Lead Width | | R1 | 0.13 | ~ | ~ | Lead Shoulder Radius | | R2 | 0.13 | ~ | 0.30 | Lead Foot Radius | | ccc | ~ | ~ | 0.08 | Coplanarity | Notes: 1 Controlling Unit: millimeter. 2 Tolerance on the position of the leads is ± 0.04 mm maximum. 3 Package body dimensions D1 and E1 do not include the mold protrusion. Maximum mold protrusion is 0.25 mm. 4 Dimension for foot length L measured at the gauge plane 0.25 mm above the seating plane. 5 Datails of pin 1 identifier are optional but must be located within the zone indicated. <sup>&</sup>lt;sup>5</sup> Details of pin 1 identifier are optional but must be located within the zone indicated. #### 12 APPENDIX - TEST MODES ## 12.1 Normal Operating Power Supply State The following table defines the power supply states for normal operation of the chip. | POWER STATE | VBAT | VTR | VCC | STATE | |------------------------------------------------|------|-----|-----|----------------| | Power Loss/ "Mechanical Off" | ON | OFF | OFF | valid | | "Normal Off" | ON | ON | OFF | valid | | On | ON | ON | ON | valid | | Initial State (Before Battery is installed) | OFF | OFF | OFF | valid (Note 1) | | Battery dies, but system (VTR) maintains power | OFF | ON | OFF | valid (Note 1) | | Battery dies, but system (VTR) maintains power | OFF | ON | ON | valid (Note 1) | **Note:** VTR power must be applied to the chip either before or at the same time as VCC. VTR must not power up after VCC. **Note:** Power is "ON" when Vbat, VTR, or VCC are greater than 2.4 volts. Power is "OFF" when the voltage is less than 0.4 volts. **Note 1:** When Vbat is turned off (i.e., the battery goes dead), the CMOS in the RTC section that is battery powered will be lost on the next VTR POR cycle. The following table defines the invalid power supply states. | POWER STATE | VBAT | VTR | VCC | STATE | |-------------|------|-----|-----|---------| | Invalid | ON | OFF | ON | invalid | | Invalid | OFF | OFF | ON | invalid | ## 12.2 Test Modes The XNOR Test chain used in the LPC47X42x is extended to accommodate the extra pins offered by the 128 QFP. ## 12.2.1 BOARD TEST MODE Board test mode can be entered as follows: - On the rising (deasserting) edge of PCI RESET#, drive LFRAME# low and drive LAD[0] low. - Exit board test mode as follows: - On the rising (deasserting) edge of PCI\_RESET#, drive either LFRAME# or LAD[0] high. See the "XNOR-Chain Test Mode" section below for a description of this board test mode. #### 12.2.2 XNOR-CHAIN TEST MODE XNOR-Chain test structure allows users to confirm that all pins are in contact with the motherboard during assembly and test operations. See Figure 41 below. The XNOR-Chain test structure must be activated to perform these tests. When the XNOR-Chain is activated, the LPC47S45x pin functions are disconnected from the device pins, which all become input pins except for one output pin at the end of XNOR-Chain. The tests that are performed when the XNOR-Chain test structure is activated require the board-level test hardware to control the device pins and observe the results at the XNOR-Chain output pin. The PCI\_RESET# pin is not included in the XNOR-Chain. The XNOR-Chain is output on TXD1 (PIN 88). See the following subsection for more details. FIGURE 50 - XNOR-CHAIN TEST STRUCTURE #### Introduction The LPC47S45x provides board test capability through the XNOR chain. When the chip is in the XNOR chain test mode, setting the state of any of the input pins to the opposite of its current state will cause the output of the chain to toggle. All pins on the chip are inputs to the XNOR chain, with the exception of the following: - 1. VCC (pins 21, 68, & 96), VTR (pins 1, 56, & 125), and Vbat (pin 2). - 2. VSS (pins 34, 63, 79, & 106) and AVSS (pin 5) - 3. TXD1 (PIN 88). This is the chain output. - 4. PCI RESET# (pin 29 - 5. XTAL1 and XTAL2 (pins 3 and 4). - 6. XOSEL (pin 124) To put the chip in the XNOR chain test mode, tie LAD0 (pin 23) and LFRAME# (pin 27) low. Then toggle PCI\_RESET# (pin 29) from a low to a high state. Once the chip is put into XNOR chain test mode, LAD0 (pin 23) and LFRAME# (pin 27) become part of the chain. To exit the XNOR chain test mode tie LAD0 (pin 23) or LFRAME# (pin 27) high. Then toggle PCI\_RESET# (pin 29) from a low to a high state. A VCC POR will also cause the XNOR chain test mode to be exited. To verify the test mode has been exited, observe the output onTXD1 (PIN 88). Toggling any of the input pins should not cause its state to change. ## Setup Warning: Ensure power supply is off during setup. - 1. Connect VSS (pins 34, 63, 79, & 106) to ground. - 2. Connect AVSS (pin 5) to analog ground. - 3. Connect VCC (pins 21, 68, & 96), VTR (pins 1, 56, & 125), & Vbat (pin 2) to VCC (3.3V). - 4. Connect an oscilloscope or voltmeter to output pin TXD1 (PIN 88). - 5. All other pins should be tied to ground, except XTAL1 (pin 3), XTAL2 (pin 4), and XOSEL (pin 124). ## Testing - 1. Turn power on. - 2. With LAD0 (pin 23) and nLFRAME (pins 27) low, bring PCI\_RESET# (pin 29) high. The chip is now in XNOR chain test mode. At this point, all inputs to the XNOR chain are low. The output on TXD1 (PIN 88) should also be low. Refer to INITIAL CONFIG on Truth Table 1. - 3. Bring pin 128 high. The output on TXD1 (PIN 88) should go high. Refer to STEP ONE on Truth Table 1. - 4. In descending pin order, bring each input of the XNOR chain high. The output should switch states each time an input is toggled. Continue until all inputs are high. The output on TXD1 (PIN 88) should now be high. Refer to END CONFIG on Truth Table 1. - The current state of the chip is now represented by INITIAL CONFIG in Truth Table 2. - 6. Each input should now be brought low, starting at pin one and continuing in ascending order. Continue until all inputs are low. The output on TXD1 (PIN 88) should now be low. Refer to Truth Table 2. 7. To exit test mode, tie LAD0 (pin 23) or LFRAME# (pin 27) high, and toggle PCI\_RESET# from a low to a - high state. TRUTH TABLE 1 - Toggling inputs in descending order | | | | | 9 | | | | | |----------------|------------|------------|------------|------------|------------|-----|-------|--------------------------------| | | PIN<br>128 | PIN<br>127 | PIN<br>126 | PIN<br>123 | PIN<br>122 | PIN | PIN 6 | OUTPUT<br>PIN TXD1<br>(PIN 88) | | INITIAL CONFIG | L | L | L | L | L | L | L | L | | | | | | | | | | | | STEP 1 | Н | L | L | L | L | L | L | Н | | STEP 2 | Н | Н | L | L | L | L | L | L | | STEP 3 | Н | Н | Н | L | L | L | L | Н | | STEP 4 | Н | Н | Н | Н | L | L | L | L | | STEP 5 | Н | Н | Н | Н | Н | L | L | Н | | ••• | | | | | | | | | | STEP N | Н | Н | Н | Н | Н | Н | L | Н | | | | | | | | | | | | END CONFIG | Н | Н | Н | Н | Н | Н | Н | Н | TRUTH TABLE 2 - Toggling inputs in ascending order | TROTTI TABLE 2 - Toggining inputs in ascending order | | | | | | | | | |------------------------------------------------------|-------|-------|-------|-------|--------|-----|------------|--------------------------------| | | PIN 6 | PIN 7 | PIN 8 | PIN 9 | PIN 10 | PIN | PIN<br>128 | OUTPUT<br>PIN TXD1<br>(PIN 88) | | INITIAL CONFIG | Н | Н | Н | Н | Н | Н | Н | Н | | | | | | | | | | | | STEP 1 | L | Н | Н | Н | Н | Н | Н | L | | STEP 2 | L | L | Н | Н | Н | Н | Н | Н | | STEP 3 | L | L | L | Н | Н | Н | Н | L | | STEP 4 | L | L | L | L | Н | Н | Н | Н | | STEP 5 | L | L | L | L | L | Н | Н | L | | | | | | | | | | | | STEP N | L | L | L | L | L | L | Н | Н | | | | | | | | | | | | END CONFIG | L | L | L | L | L | L | L | L |