# Digital Audio 16-bit D/A Converter with On-Chip Digital Filters # **Preliminary** ### Overview The LC78836M is a 16-bit CMOS D/A converter that includes 8× oversampling filters on chip. It is pin compatible with the LC78835M and LC78835KM. ### **Functions and Features** Digital Filter Block - 8× oversampling filters: Three FIR filter stages (33rd-order, 13th-order, and ninth-order filters) - De-emphasis filter: Support for 32 kHz, 44.1 kHz, and 48 kHz Fs frequencies - Soft muting - · Noise shaper - Supports double-speed operation D/A Converter Block - 16-bit dynamic level shifting D/A conversion - Two D/A converter channels on a single chip (synchronous outputs) - On-chip output operational amplifiers - System clock: Supports 384 fs, 392 fs, 448 fs, and 512 fs clocks - Single 5 V power supply - Low-voltage operation (3 V) also possible - Si-gate CMOS process for low power dissipation # **Package Dimension** unit: mm 3155-MFP24 ### **Specifications** Absolute Maximum Ratings at Ta $= 25^{\circ}$ C, $V_{SS} = 0$ | Parameter | Symbol | Conditions | Ratings | Unit | |------------------------|---------------------|------------|-------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | | -0.3 to +7.0 | V | | Input voltage | Vin | | –0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | Vouт | | –0.3 to V <sub>DD</sub> + 0.3 | V | | Operating temperature | Topr | | −30 to +75 | °C | | Storage temperature | Tstg⊮_∌ | <i>;</i> | -40 to +125 | °C | ### **Allowable Operating Ranges** | Parameter Symbol Conditions | min | typ | max | Unit | |--------------------------------|-----------------------|-----|----------|------| | Supply voltage V <sub>DD</sub> | 3.0 | 5.0 | 5.5 | V | | Reference voltage (high) VrefH | V <sub>DD</sub> - 0.3 | | $V_{DD}$ | V | | Reference voltage (low) Vreft | 0 | | 0.3 | V | | Operating temperature Topr | -30 | | +75 | °C | - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein. # DC Characteristics at $Ta=-30~to~+75^{\circ}C,\,V_{DD}=3.0~to~5.5~V,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions | min | typ | max | Unit | |------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------|---------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Input high level voltage (1) | V <sub>IH</sub> 1 | Pins 3, 4, 5, 6, 7, 13, 14, 15, 16, 17, and 18 | 2.2 | di w. | | ٧ | | Input low level voltage (1) | V <sub>IL</sub> 1 | Pins 3, 4, 5, 6, 7, 13, 14, 15, 16, 17, and 18 | | A Maria | 0.8 | ٧ | | Input high level voltage (2) | V <sub>IH</sub> 2 | Pin 11 | 0.7 V <sub>DD</sub> | A STANDARD | No. April 10 Persons Inches In | ٧ | | Input low level voltage (2) | V <sub>IL</sub> 2 | Pin 11 | 11 | , "W | 0.3 V <sub>DD</sub> | ٧ | | Output high level voltage | V <sub>OH</sub> | Pin 9: $I_{OH} = -3 \text{ mA}$ | 2.4 | | A STATE OF THE PARTY PAR | . V | | Output low level voltage | V <sub>OL</sub> | Pin 9: I <sub>OL</sub> = 3 mA | 11 | | 0.4 | V | | Input leakage current | IL | Pins 3, 4, 5, 6, 7, 11, 13, 14, 15, 16, 17, and 18:<br>V <sub>I</sub> = V <sub>SS</sub> , V <sub>DD</sub> | -25 | | +25 | μA | # AC Characteristics at Ta = -30 to +75°C, $V_{DD}$ = 3.0 to 5.5 V, $V_{SS}$ = 0 V | Parameter | Symbol | Conditions typ | max | Unit | |----------------------|------------------|---------------------------------------------------|------|------| | Oscillator frequency | f <sub>X</sub> | The XIN pin when a crystal oscillator is used 1.0 | 25 | MHz | | Clock pulse width | t <sub>CW</sub> | When an external clock is input to the XIN pin | | ns | | Clock pulse period | t <sub>CY</sub> | When an external clock is input to the XIN pin 40 | 1000 | ns | | BCLK pulse width | t <sub>BCW</sub> | 60 | | ns | | BCLK pulse period | t <sub>BCY</sub> | 120 | | ns | | Data setup time | t <sub>DS</sub> | 40 | | ns | | Data hold time | t <sub>DH</sub> | 40 | | ns | | LRCK setup time | t <sub>LRS</sub> | 40 | | ns | | LRCK hold time | t <sub>LRH</sub> | 40 | | ns | # Audio Input Waveforms I/2V<sub>DD</sub> I/2V<sub>DD</sub> BCLK I.5V DATA LRCK 1.5V ### **Electrical Characteristics (1)** ### at $Ta = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = VrefH = 5.0 V$ , AGND = DGND = VrefL = 0 V unless otherwise specified | Parameter | Symbol | Conditions | min | typ | max | Unit | |---------------------------|--------|-----------------------|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | DAC resolution | RES | | | 16 | | bits | | Total harmonic distortion | THD | For f = 1 kHz, 0 dB*1 | J. | A THE STATE OF | 0.08 | % | | Dynamic range | DR | For f = 1 kHz, -60 dB | 92/ | 94 | A CONTRACTOR OF THE PARTY TH | dB | | Crosstalk | СТ | For f = 1 kHz, 0 dB | and the same | AS. | -85 | dB | | Signal-to-noise ratio | S/N | JIS-A | 96 | 100 | . 7 | ₫ dB | | Full-scale output voltage | VFS | , | 2.8 | 3.0 | 3.2 | Vp-p | | Power dissipation | Pd | *2 | / | 90 | 1,85 | mW | | Output load resistance | RL | Pins 21 and 23 | 5 | train fil | 3.1 | kΩ | Note: 1. 0 dB means full scale. 2. XIN amplitude (pin 11): 1.5 to 3.5 V, $f_X = 16.9344 \text{ MHz}$ The test circuit should be based on the sample application circuit. ### **Electrical Characteristics (2)** # at $Ta = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = VrefH = 3.0 V$ , $AGND = DGND \neq VrefL \neq 0 V$ unless otherwise specified | | | 8 F 1882 882 | 1 4 | 47 | | | |---------------------------|--------|-----------------------|-------------|-----|------|------| | Parameter | Symbol | Conditions | min 🊜 | typ | max | Unit | | DAC resolution | RES | | | 16 | | bits | | Total harmonic distortion | THD | For f = 1 kHz, 0 dB*1 | | | 0.10 | % | | Dynamic range | DR | For f = 1 kHz, -60 dB | <i>§</i> 90 | 92 | | dB | | Crosstalk | СТ | For f = 1 kHz, 0 dB | , | | -85 | dB | | Signal-to-noise ratio | S/N | JIS-A | 98 | | dB | | | Full-scale output voltage | VFS | 1.65 | | 1.8 | 1.95 | Vp-p | | Power dissipation | Pd | *2 | | 20 | 30 | mW | | Output load resistance | RL | Pins 21 and 23 30 | | | | kΩ | Note: 1. 0 dB means full scale. 2. XIN amplitude (pin 11): 0.9 to 2.1 V, f<sub>X</sub> = 16.9344 WHz 2. XIN amplitude (pin 11): 0.9 to 2.1 V, f<sub>X</sub> = 16.9344 MHz The test circuit should be based on the sample application circuit. ### **Block Diagram** DATA COEFFICIENT SIPO MUTE ROM and REGISTER SOFT MUTE D/N BCLK 8 16 LRCK TIMING MPY CONTROL INITB -RAM1 and and **EMP** ADDER TEST FS2 16 Vref H CKSL1 REF H DAC Vref L REF L CLOCK XOUT GENERATOR скойт CH1OUT **CH2OUT** # Pin Assignment ### **Pin Functions** | Pin No. | Symbol | Function | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | REFH | High-level reference voltage Normally connected through a capacitor to AGND. | | | | | 2 | VrefH | High-level reference voltage input | | | | | 3 | MUTE | Muting signal input The soft muting function is turned on by a high-input | | | | | 4 | D/N | Standard/double-speed mode switching input Double-speed operation when high, standard when low | | | | | 5 | BCLK | Bit clock input | | | | | 6 | DATA | Digital audio data input Input is in a twos-complement MSB tirst format | | | | | 7 | LRCK | LR clock input CH1 is input when this pin is high, CH2 when low. | | | | | 8 | DV <sub>DD</sub> | Digital system power supply | | | | | 9 | CKOUT | Clock output In 392 fs mode: outputs a 196 fs clock In other modes: outputs a clock with the XIN frequency | | | | | 10 | XOUT | Crystal oscillator putput (system clock output) | | | | | 11 | XIN | Crystal oscillator input (system clock input) | | | | | 12 | DGND | Digital system ground | | | | | 13 | INITB | itialization signal input he LSI is initialized when this pin is set low. | | | | | 14 | EMP | e-emphasis filter on/off switching<br>he filter is turged on when this pin is set high, off when set low. | | | | | 15 | F\$1 | e emphasis filter mode (32, 44.1, or 48 kHz) selection | | | | | | | FS® / L H H L | | | | | 40 | F00 | FS2 / / L L H H | | | | | 16 | FS2 | fs 44.1 kHz 32 kHz 48 kHz | | | | | | | System clock selection | | | | | <b>√17</b> / | CKSL1 | CKSL1 CKSL2 System clock | | | | | The state of s | 1912 | <u> </u> | | | | | The state of s | | L H 392 fs | | | | | 18 | CKSL2 | H L 448 fs | | | | | | | H H 512 fs | | | | | 19 | VrefL | Low-level reference voltage input | | | | | 00 | | Low-level reference voltage | | | | | 20 | REFL | Normally connected through a capacitor to AGND. | | | | | 21 | CH2OUT | CH2 analog output | | | | | 22 | AGND | Analog system ground | | | | | 23 | CH1OUT | CH1 analog output | | | | | 24 | AV <sub>DD</sub> | Analog system power supply | | | | ### **Operating Description** ### 1. Digital Filters The LC78836M performs the following calculations. ### Oversampling The oversampling circuit consists of 2x interpolation filters (implemented as FIR filters) connected in series. In standard-speed operation, the circuit implements 8x oversampling by connecting three stages of FIR filters (33rd,13th, and ninth orders) in series. In double speed operation, the circuit implements 4x oversampling by connecting two stages of FIR filters (33rd and ninth orders) in series. See page 9 for the filter characteristics. ### • De-emphasis: The LC78836M implements digital de-emphasis with a first-order IIR filter. The filter coefficients correspond to sampling frequencies (fs) of 32, 44.1, and 48 kHz. (The frequencies are doubled in double-speed operation.) See page 10 for the filter characteristics when de-emphasis is on. — De-emphasis on/off switching De-emphasis on EMP = high De-emphasis off: EMP = low Filter coefficient selection | FS1 | L | Н | Н | L | |-----|------|----------|---|--------| | FS2 | L | L | Н | Н | | fs | 44.1 | 44.1 kHz | | 48 kHz | ### • Soft muting Soft muting is implemented using the on-chip digital attenuator. The attenuator attenuation is given by the following formula. Here, ATT is an integer between 0 and 64 inclusive. However, the attenuation is $-\infty$ when ATT = 0. When the MUTE pin is set high, the ATT value is reduced one level at a time towards zero, and the attenuation changes, moving towards $-\infty$ . When the MUTE pin is set low, the ATT value is increased one level at a time towards 64, and the attenuation changes, moving towards 0 dB. The time required for the soft mute function to complete is about 1024/fs. ### · Noise shaper The LC78836M uses a first-order noise shaper to reduce re-quantization noise in the output of the DF calculations. ### Double-speed support The LC78836M supports double-speed CD playback when the D/N pin is set high. In this mode, the BCLK, LRCK, and DATA inputs should be input with twice the frequencies they have in standard-speed mode. Note that the system clock (the XIN pin clock) has the same frequency as it does in standard-speed mode. The LC78836M supports double-speed operation when the system clock is a 384 fs or 512 fs clock, but does not support this mode for 392 fs and 448 fs clocks. Since the LC78836M enters test mode for these settings, they should not be used. Standard-speed mode: D/N pin = low Double-speed mode: D/N pin = high ### 2. Initialization The LC78836M must be intralized when power is first applied or when the system clock is switched. Initialization is executed by setting the INITB pin low. While that pin is low, after the power supply voltage stabilizes, input the XIN, BCLK, and LRCK signals, and wait at least one LRCK period, as shown in the figure below. When INITB is low, all 16 bits of the digital filter outputs will be zeros, and the D/A converter outputs (CH1OUT and CH2OUT) will be analog 0 (a potential essentially equal to $(V_{REFH} + V_{REFL})/2$ ). ### 3. System Clock The LC78836M supports four system clocks: 384 fs, 392 fs, 448 fs, and 512 fs. The CKSL1 and CKSL2 pins select the clock used. | CKSL1 | CKSL2 | System clock | |-------|-------|--------------| | L | L | 384 fs | | L | Н | 392 fs | | Н | L | 448 fs | | Н | Н | 512 fs | ### • CKOUT pin For a 392 fs clock: Outputs a 196 fs clock (system clock/2) All other clocks: Outputs the system clock ### 4. Digital Audio Data Input The digital audio data is a 16-bit serial signal in an msb-first twos complement format. The 16-bit serial data is input from the DATA pin to an internal register on the rising edge of BCLK, and is latched on the next LRCK rising or falling edge. ### 5. D/A Converter Block The LC78836M incorporates an independent 16-bit D/A converter and an operational amplifier for signal output for each channel (CH1 and CH2). It adopts a dynamic level shifting conversion technique that uses a resistor-string D/A converter, a PWM (pulse width modulation) D/A converter, and a level shifting D/A converter. (See figure.) ## • Resistor-string D/A converter This is an 8-bit D/A converter in which a total of $256 = 2^8$ ) unit-resistance resistors are connected in series and the potential applied to the ends of that resistor string is voltage divided into 256 equal intervals. Of these resistor-divided potentials, two adjacent potentials, V1 and V2, are selected by a switching circuit according to the value of the upper 8 bits of the data. These two potentials are output to the PWM D/A converter. Note that these potentials are related as follows: $$V2 - V1 = (VH - VL)/256$$ ### • PWM D/A converter This is a 4-bit D/A converter that divides (by 16) the interval between the two potentials, V1 and V2, output by the resistor-string D/A converter. This circuit outputs one or the other of the V1 and V2 potentials from the CH1OUT (or CH2OUT) pin according to the value of the middle 4 bits of the data (D7 to D4). ### • Level shifting D/A converter This 4-bit D/A converter is implemented by connecting the variable resistors VRH and VRL in series at the ends of the resistor-string D/A converter resistors. The values of the VRH and VRL variable resistors are modified according to the value of the low-order 4 bits of the data (D3 to D0) as follows: - The value of VRH + VRL is held fixed regardless of the value of the data. - The values of VRH and VRL are changed in R/256 unit steps (where R is the value of the resistor-string D/A converter unit resistors) over the range zero to 15·R/256. This causes the resistor-string D/A converter V1 and V2 outputs to change in $\Delta V/256$ steps (where $\Delta V = (VH - VL)/256$ ) over the range 0 to $63 \times \Delta V/256$ according to the value of the lower 4 bits of the data. ### • VrefH/L and REFH/L pins The VrefH/L pins, which provide a reference voltage to the resistor string, are normally set to VrefH= $AV_{DD}$ and VrefL = AGND. Note that capacitors (about 10 $\mu$ F) should be connected between REFH and AGND and between REFL and AGND. When VrefH is 5.0 V and VrefL is 0 V, the LC78836M outputs its maximum output amplitude as the range 0.5 V (minimum) to 3.5 V (maximum) (3.0 Vp-p) for 0 dB playback according to the built-in RH and RL resistors. ### Filter Characteristics (logical values) Standard speed: 8× oversampling Double speed: 4× oversampling Ripple: Less than ±0.1 dB Attenuation: -40 dB or lower Standard speed (de-emphasis off) Double speed (de-emphasis off) ### **De-Emphasis ON Transient Bandwidth Characteristics** • Standard Speed ### Double Speed ### **Sample Application Circuit** Note: 1. In the diagram, DV<sub>DD</sub> and DGND are for the digital system, and AV<sub>DD</sub> and AGND are for the analog system. DGND and AGND must be connected to the digital system and analog system grounds, respectively. - 2. A low-impedance high-stability power supply (equivalent to a commercial three-terminal regulator) must be used for AV<sub>DD</sub> and VrefH. - 3. Since latchup can occur if there is a discrepancy in the pin 8 (DV<sub>DD</sub>) and pin 24 (AV<sub>DD</sub>) power supply voltage application timing, application circuits should be designed so that the pin 8 and pin 24 power supply voltages are applied at the same time. - 4. Provide the XIN pin clock input quickly after power is applied. The IC may be destroyed if the XIN pin is held fixed at either the high or low level when power is applied. ### **Power Supply Application Timing** - 1. The analog power supply $(AV_{DD})$ and the digital power supply $(DV_{DD})$ must be turned on at the same time and must be turned off at the same time. - 2. If discrepancies in the analog and digital power supply timings cannot be avoided, the timings must fulfill the following conditions. - The difference between times when the power supplies rise must be 3 ms or shorter. (See Figure 1) - If the time difference is greater than 3 ms, then the power supply that rises (falls) first must have a rise time (fall time) of 5 ms or longer, and the time difference must be less than 50 ms. (See Figure 2) - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co. Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give use to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of October, 1998. Specifications and information herein are subject to change without notice.