# 12-bit Cascadable Multiplier-Summer #### **FEATURES** - ☐ 12 x 12-bit Multiplier with Pipelined 26-bit Output Summer - ☐ Summer has 26-bit Input Port Fully Independent from Multiplier Inputs - ☐ Cascadable to Form Video Rate FIR Filter with 3-bit Headroom - A, B, and C Input Registers Separately Enabled for Maximum Flexibility - 28 MHz Data Rate for FIR Filtering Applications - ☐ High Speed, Low Power CMOS Technology - 84-pin PLCC, J-Lead #### **DESCRIPTION** The **LMS12** is a high-speed 12 x 12-bit combinatorial multiplier integrated with a 26-bit adder in a single 84-pin package. It is an ideal building block for the implementation of very high-speed FIR filters for video, RADAR, and other similar applications. The LMS12 implements the general form (A•B) + C. As a result, it is also useful in implementing polynomial approximations to transcendental functions. #### **ARCHITECTURE** A block diagram of the LMS12 is shown below. Its major features are discussed individually in the following paragraphs. #### **MULTIPLIER** The A11-0 and B11-0 inputs to the LMS12 are captured at the rising edge of the clock in the 12-bit A and B input registers, respectively. These registers are independently enabled by the 1 ENA and ENB inputs. The registered input data are then applied to a 12 x 12-bit multiplier array, which produces a 24-bit result. Both the inputs and outputs of the multiplier are in two's complement format. The multiplication result forms the input to the 24-bit product register. #### **SUMMER** The C25-0 inputs to the LMS12 form a 26-bit two's complement number which is captured in the C register at the rising edge of the clock. The C register is enabled by assertion of the ENC input. The summer is a 26-bit adder which operates on the C register data and the sign extended contents of the product register to produce a 26-bit sum. This sum is applied to the 26-bit S register. #### **OUTPUT** The FTS input is the feedthrough control for the S register. When FTS is asserted, the summer result is applied directly to the S output port. When FTS is deasserted, data from the S register is output on the S port, effecting a one-cycle delay of the summer result. The S output port can be forced to a high-impedance state by driving the OE control line high. FTS would be asserted for conventional FIR filter applications, however the insertion of zero-coefficient filter taps may be accomplished by negating FTS. Negating FTS also allows application of the same filter transfer function to two interleaved datastreams with successive input and output sample points occurring on alternate clock cycles. ## 12-bit Cascadable Multiplier-Summer #### **APPLICATIONS** The LMS12 is designed specifically for high-speed FIR filtering applications requiring a throughput rate of one output sample per clock period. By cascading LMS12 units, the transpose form of the FIR transfer function is implemented directly, with each of the LMS12 units supplying one of the filter weights, and the cascaded summers accumulating the results. The signal flow graph for a 5-tap FIR filter and the equivalent implementation using LMS12's is shown in Figure 1. The operation of the 5-tap FIR filter implementation of Figure 1 is depicted in Table 1. The filter weights h4 - h0 are assumed to be latched in the B input registers of the LMS12 units. The x(n) data is applied in parallel to the A input registers of all devices. For descriptive purposes in the table, the A register contents and sum output data of each device is labelled according to the index of the weight applied by that device; i.e., So is produced by the rightmost device, which has ho as its filter weight and Ao as its input register contents. Each column represents one clock cycle, with the data passing a particular point in the system illustrated across each row. ## 12-bit Cascadable Multiplier-Summer | CLK Cycle | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----------------------|----|------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------| | X(n) | Xn | Xn+1 | Xn+2 | Xn+3 | Xn+4 | Xn+5 | Xn+6 | Xn+7 | Xn+8 | | A4 Register<br>Sum 4 | | Xn | Xn+1<br>h4Xn | Xn+2<br>h4Xn+1 | Xn+3<br>h4Xn+2 | Xn+4<br>h4Xn+3 | Xn+5<br>h4Xn+4 | Xn+6<br>h4Xn+5 | Xn+7<br>h4Xn+6 | | A3 Register<br>Sum 3 | | Xn | Xn+1<br>h3Xn<br>+ h4Xn-1 | Xn+2<br>h3Xn+1<br>+ h4Xn | Xn+3<br>h3Xn+2<br>+ h4Xn+1 | Xn+4<br>h3Xn+3<br>+ h4Xn+2 | Xn+5<br>h3Xn+4<br>+ h4Xn+3 | Xn+6<br>h3Xn+5<br>+ h4Xn+4 | Xn+7<br>h3Xn+6<br>+ h4Xn+5 | | A2 Register<br>Sum 2 | | Xn | Xn+1<br>h2Xn<br>+ h3Xn-1<br>+ h4Xn-2 | Xn+2<br>h2Xn+1<br>+ h3Xn<br>+ h4Xn-1 | Xn+3<br>h2Xn+2<br>+ h3Xn+1<br>+ h4Xn | Xn+4<br>h2Xn+3<br>+ h3Xn+2<br>+ h4Xn+1 | Xn+5<br>h2Xn+4<br>+ h3Xn+3<br>+ h4Xn+2 | Xn+6<br>h2Xn+5<br>+ h3Xn+4<br>+ h4Xn+3 | Xn+7<br>h2Xn+6<br>+ h3Xn+5<br>+ h4Xn+4 | | A1 Register<br>Sum 1 | | Xn | Xn+1<br>h1Xn<br>+ h2Xn-1<br>+ h3Xn-2<br>+ h4Xn-3 | Xn+2<br>h1Xn+1<br>+ h2Xn<br>+ h3Xn-1<br>+ h4Xn-2 | Xn+3<br>h1Xn+2<br>+ h2Xn+1<br>+ h3Xn<br>+ h4Xn-1 | Xn+4<br>h1Xn+3<br>+ h2Xn+2<br>+ h3Xn+1<br>+ h4Xn | Xn+5<br>h1Xn+4<br>+ h2Xn+3<br>+ h3Xn+2<br>+ h4Xn+1 | Xn+6<br>h1Xn+5<br>+ h2Xn+4<br>+ h3Xn+3<br>+ h4Xn+2 | Xn+7<br>h1Xn+6<br>+ h2Xn+5<br>+ h3Xn+4<br>+ h4Xn+3 | | Ao Register<br>Sum 0 | | Xn | Xn+1<br>h0Xn<br>+ h1Xn-1<br>+ h2Xn-2<br>+ h3Xn-3<br>+ h4Xn-4 | Xn+2<br>h0Xn+1<br>+ h1Xn<br>+ h2Xn-1<br>+ h3Xn-2<br>+ h4Xn-3 | Xn+3<br>h0Xn+2<br>+ h1Xn+1<br>+ h2Xn<br>+ h3Xn-1<br>+ h4Xn-2 | Xn+4<br>h0Xn+3<br>+ h1Xn+2<br>+ h2Xn+1<br>+ h3Xn<br>+ h4Xn-1 | Xn+5<br>h0Xn+4<br>+ h1Xn+3<br>+ h2Xn+2<br>+ h3Xn+1<br>+ h4Xn | Xn+6<br>h0Xn+5<br>+ h1Xn+4<br>+ h2Xn+3<br>+ h3Xn+2<br>+ h4Xn+1 | Xn+7<br>h0Xn+6<br>+ h1Xn+5<br>+ h2Xn+4<br>+ h3Xn+3<br>+ h4Xn+2 | # FIGURE 2A. INPUT FORMATS AIN Fractional Two's Complement 11 10 9 ★ 2 1 0 -2° 2⁻¹ 2⁻² 2⁻³ 2⁻¹⁰ 2⁻¹¹ (Sign) Integer Two's Complement 11 10 9 ★ 2 1 0 -2° 2⁻¹ 2⁻² 2⁻³ 2⁻¹⁰ 2⁻¹¹ (Sign) Integer Two's Complement 11 10 9 ★ 2 1 0 -2¹¹ 2¹⁰ 2³ 2² 2¹ 2⁰ (Sign) (Sign) # 12-bit Cascadable Multiplier-Summer | MAXIMUM RATINGS Above which useful life may be impaired (Notes | 1, 2, 3, 8) | |--------------------------------------------------------------------------|-------------| | Storage temperature | | | Operating ambient temperature Vcc supply voltage with respect to ground | | | Input signal with respect to ground | | | Output current into low outputs | | | Latchup current | > 400 mA | | OPERATING CONDITIONS | To meet specified electrical and switching characteristics | |----------------------|------------------------------------------------------------| |----------------------|------------------------------------------------------------| | Mode | Temperature Range (Ambient) | Supply Voltage | |------------------------------|-----------------------------|-------------------------------------------------------------| | Active Operation, Commercial | 0°C to +70°C | $4.75~\text{V} \leq \textbf{V}\text{CC} \leq 5.25~\text{V}$ | | Active Operation, Military | −55°C to +125°C | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V | | ELECTRIC | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4) | | | | | |-------------|-------------------------|-----------------------------------------------|-----|-----|-----|------| | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | | <b>V</b> OH | Output High Voltage | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA | 2.4 | | | V | | <b>V</b> OL | Output Low Voltage | VCC = Min., IOL = 4.0 mA | | | 0.5 | V | | <b>V</b> IH | Input High Voltage | | 2.0 | | Vcc | V | | <b>V</b> IL | Input Low Voltage | (Note 3) | 0.0 | | 0.8 | V | | lix | Input Current | Ground ≤ VIN ≤ VCC (Note 12) | | | ±20 | μΑ | | loz | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) | | | ±20 | μΑ | | ICC1 | Vcc Current, Dynamic | (Notes 5, 6) | | 15 | 25 | mA | | ICC2 | Vcc Current, Quiescent | (Note 7) | | | 1.0 | mA | ## 12-bit Cascadable Multiplier-Summer ## **SWITCHING CHARACTERISTICS** | Сомме | RCIAL OPERATING RANGE (0°C to +70°C) Notes | s 9, 10 (ns) | | | | | | | | |--------------|--------------------------------------------|--------------|-------|------|-----|--------------|-----|-----|------------| | | | ////6 | 5*/// | ///5 | | <b>512</b> – | 10 | | ) <i>E</i> | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | | tCP | Clock Period | 40/ | | 35 | | 30 | | 25 | | | <b>t</b> PW | Clock Pulse Width | 15/ | | 15 | | 12 | | 8 | | | <b>t</b> SAB | A, B, Data Setup Time | 15 | | 12 | | 12 | | 10 | | | tsc | C Data Setup Time | 15 | | 10 | | 7 | | 7 | | | tSEN | ENA, ENB, ENC Setup Time | 15 | | 12 | | 12 | | 10 | | | <b>t</b> HAB | A, B, Data Hold Time | 5/ | | 5 | | 5 | | 2 | | | <b>t</b> HC | C Data Hold Time | 5/ | | 5 | | 5 | | 2 | | | <b>t</b> HEN | ENA, ENB, ENC Hold Time | 5// | | 5 | | 5 | | 2 | | | <b>t</b> D | Clock to S-FT = 1 | | 50 | | 40 | | 35 | | 30 | | | Clock to S-FT = 0 | | 25 | | 25 | | 25 | | 20 | | <b>t</b> ENA | Three-State Output Enable Delay (Note 11) | | 25 | | 25 | | 25 | | 20 | | <b>t</b> DIS | Three-State Output Disable Delay (Note 11) | | 22 | | 22 | | 22 | | 20 | ## 12-bit Cascadable Multiplier-Summer ## **SWITCHING CHARACTERISTICS** | | • | | | LM: | S12- | | | |--------------|--------------------------------------------|------|--------|-----|-------|-----|-------| | | | 6 | 5*//// | 5 | 0*/// | 4 | 0*/// | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | <b>t</b> CP | Clock Period | 40 | | 35 | | 30 | | | <b>t</b> PW | Clock Pulse Width | 15 | | 15 | | 12 | | | <b>t</b> SAB | A, B, Data Setup Time | 15/ | | 15 | | 12 | | | tsc | C Data Setup Time | 15 | | 15 | | 12 | | | <b>t</b> SEN | ENA, ENB, ENC Setup Time | /15/ | | 15 | | 12 | | | <b>t</b> HAB | A, B, Data Hold Time | 5/ | | 5 | | 5 | | | <b>t</b> HC | C Data Hold Time | 5/ | | 5 | | 5 | | | <b>t</b> HEN | ENA, ENB, ENC Hold Time | 5/ | | 5 | | 5 | | | <b>t</b> D | Clock to S-FT = 1 | | 50 | | 45 | | 35 | | - | Clock to S-FT = 0 | | 25 | | 25 | | 25 | | <b>t</b> ENA | Three-State Output Enable Delay (Note 11) | | 25 | | 25 | | 25 | | <b>t</b> DIS | Three-State Output Disable Delay (Note 11) | | /22/ | | 22 | | 22 | ## 12-bit Cascadable Multiplier-Summer #### **NOTES** - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability. - 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above **V**CC will be clamped beginning at -0.6 V and **V**CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA. - 4. Actual test conditions may vary from those designated but operation is guaranteed as specified. - 5. Supply current for a given application can be accurately approximated by: $\frac{NCV^2F}{4}$ where N = total number of device outputs C = capacitive load per output V = supply voltage F = clock frequency - 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate. - 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load. - 8. These parameters are guaranteed but not 100% tested. 9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended: - a. A $0.1\,\mu\text{F}$ ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common. - b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers. - c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin. - 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. 7 - 11. For the tena test, the transition is measured to the 1.5 V crossing point with datasheet loads. For the tDIS test, the transition is measured to the $\pm 200 \,\mathrm{mV}$ level from the measured steady-state output voltage with $\pm 10 \,\mathrm{mA}$ loads. The balancing voltage, VTH, is set at 3.5 V for Z-to-0 and 0-to-Z tests, and set at 0 V for Z-to-1 and 1-to-Z tests. - 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current. ## 12-bit Cascadable Multiplier-Summer # 12-bit Cascadable Multiplier-Summer | /////////////////////////////////////// | | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 84-pin | | | | 1 2 3 4 5 6 7 8 9 10 11 | | | | | | A | | | A C | | | D | | | A O O O O O O O O O O O O O O O O O O | | | E O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O | | | G Q Q Q Q C18 C17 C16 | | | A B1 ENA A11 A9 A6 A8 A2 ENC C1 C2 GND B B4 B2 B0 A10 A7 A3 A1 C0 C3 C4 C6 C CLK B3 A5 A4 A0 C5 C7 D B6 B5 C8 C9 E NB B7 B11 G S25 S24 S23 H C C20 C19 S22 S21 S20 FTS S10 S9 S5 C23 C21 K C C S17 S16 S14 S11 S8 S7 S4 S2 S1 C25 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | K | | | Vcc S17 S16 S14 S11 S8 S7 S4 S2 S1 C25 | | | Discontinued Package | | | | | | Ceramic Pin Grid Array<br>(G3) | | 0°C to +70°C — Co | MMERCIAL SCREENING | | | | | | | | EE°C +0 .12E°C | - Commercial Screening | | <u> </u> | - COMMERCIAL SCREENING | | | | | | | | | | | -55°C to +125°C — | - MIL-STD-883 Compliant | | –55°C to +125°C — | - MIL-STD-883 COMPLIANT | | -55°C to +125°C — | - MIL-STD-883 COMPLIANT | | −55°C to +125°C — | - MIL-STD-883 COMPLIANT |