# L8575 Dual-Resistive, Low-Cost Subscriber Line Interface Circuit (SLIC) #### **Features** - Two channels in a single package - Serial data interface - Per-channel powerdown - Low standby power (≤65 mW per channel) - Integrated protection - No external protection device required - Battery noise cancellation - Switchhook detector - Ring-trip detector - Switchhook and ring-trip detector self-test - Fault detector - Zero ring voltage cross detection - Three relay drivers per channel - 44-pin, surface-mount, plastic package (PLCC) ### **Description** The L8575 is a dual-resistive, low-cost subscriber line interface circuit (SLIC) that is optimized to meet both ITU-T recommendations and LSSGR requirements for $600~\Omega/900~\Omega$ resistive and complex impedance termination applications. It interfaces the low-voltage circuits on an analog line card to the Tip and Ring of two subscriber loops. The L8575 does not supply dc current to the subscriber loops—external resistors are used for this purpose. The device is built using a 90 V complementary bipolar (CBIC) process and is available in a 44-pin PLCC package. ### **Table of Contents** | Contents | Page | |-----------------------------------------------------|----------| | Features | 1 | | Description | 1 | | Preliminary Pin Information | 5 | | Absolute Maximum Ratings (@ T <sub>A</sub> = 25 °C) | 8 | | Electrical Characteristics | | | Relay Drivers | | | Transmission | | | Serial Interface and Logic | | | Applications | | | General | | | Resistor Module | 16 | | Protection | | | Tip/Ring Drivers | | | Receive Interface | | | Transmit Interface | | | Battery Noise Cancellation | | | On-Hook Transmission | | | Self-Test | | | Serial Data Interface | | | Operating States | | | Active State | | | Test State | | | Powerdown State with Relay Driver RDD Operated | | | Powerdown State | | | Ringing State (D2 = 1) | | | Supervision | | | Off-Hook Detection | | | Ring-Trip Threshold | | | Ring-Trip Requirements | | | Fault Detection | | | Zero Voltage Current Cross | | | Relay Drivers | 26 | | dc Characteristics | | | I/V Characteristics | | | Loop Length | | | ac Design | | | Codec Features and Selection Summary | | | Design Equations | | | Application Diagram | | | | | | Outline Diagram | | | 44-Pin PLCC | ৩১<br>১৯ | | Ordenna miormadon | .30 | ### Table of Contents (continued) | lables | Page | |------------------------------------------------------------------------------------------------|------| | Table 1. Pin Descriptions | 5 | | Table 2. Operating Conditions and Powering | | | Table 3. Battery Feed, Switchhook Detectors (LCA and LCB), and Fault Detectors (FLTA and FLTB) | | | Table 4. Ring-Trip Detectors (RTA, RTB, RZA, and RZB) | | | Table 5. Relay Drivers (RDRA, RDTA, RDRB, RDTB, RDDA, and RDDB) | | | Table 6. Analog Signal Pins | | | Table 7. Transmission Characteristics | | | Table 8. Logic Inputs (CLK, EN, and DI) and Outputs (DO) | | | Table 9. Timing Requirements for CLK, EN, DI, and DO | | | Table 10. MMC* A31A8575AA Thick Film Resistor Module | 17 | | Table 11. Total Module Power Dissipation | 19 | | Table 12. Truth Table for EN and CLK | 22 | | Table 13. Output DATA Bit Definition | 22 | | Table 14. Input DATA Bit Definition | 23 | | Table 15. Truth Table for D1 and D0 | | | Table 16. External Components Required | 33 | | Figures | Page | | Figure 1. Functional Diagram | 4 | | Figure 2. 44-Pin PLCC Pinout | | | Figure 3. Power Supply Rejection vs. Frequency Diagram | | | Figure 4. L8575 SLIC Resistor Module | | | Figure 5. L8575 SLIC Dual-Resistive Matching Requirements | | | Figure 6. Self-Test Mode Circuit | 21 | | Figure 7. Timing Requirements for CLK, EN, DI, and DO | 22 | | Figure 8. Logic Diagram (Positive Logic; Flip-Flops Clocked on High-to-Low Transition) | 23 | | Figure 9. Ring-Trip Threshold | 25 | | Figure 10. Ring-Trip Circuits | 25 | | Figure 11. L8575 SLIC I/V Template | 27 | | Figure 12. Equivalent Complex Terminations | | | Figure 13. Initial ac Interface for Complex Termination Between L8575 SLIC and T7504 Codec | 30 | | Figure 14. Revised ac Interface CT and CR Combined into a Single Capacitor Cs | | | Figure 15. Addition of Resistor Rsc from XMT to IRP | 32 | | Figure 16 Typical Application Diagram with Blocking Capacitors (Cs) Included | 24 | $<sup>^{\</sup>star}$ MMC is a registered trademark of Microelectronic Modules Corporation. ### **Description** (continued) 12-3304(F).ar1 Figure 1. Functional Diagram ### **Preliminary Pin Information** 12-3364(F) Figure 2. 44-Pin PLCC Pinout **Table 1. Pin Descriptions** | Pin | Symbol | Туре | Name/Function | |-----|--------|------|---------------------------------------------------------------------------------------------------| | 1 | NC | _ | No Connect. Unused pin (no internal connection). | | 2 | DO | 0 | Serial Data Output. Data in the internal 8-bit serial shift register is shifted out on this logic | | | | | output with the clock signal on pin CLK. | | 3 | DI | I | Serial Data Input. Data on this logic input is shifted into the 8-bit serial shift register with | | | | | the clock signal on pin CLK. | | 4 | CFLTB | I/O | Fault Filter (Channel B). Connect a 0.1 μF capacitor from CFLTB to AGND. This capaci- | | | | | tor filters Tip/Ring transients from the channel B fault detector. | | 5 | VDDD | _ | <b>5 V Digital dc Supply.</b> 5 V supply for logic and relay driver flyback diodes. | | 6 | DGND | _ | Digital Ground. Ground for channel B relay drivers. | | 7 | RDDB | 0 | Disconnect Relay Driver (Channel B). This output drives the external relay. | | 8 | RDRB | 0 | Ringing Relay Driver (Channel B). This output drives an external ringing relay. | | 9 | RDTB | 0 | Test Relay Driver (Channel B). This output drives an external test relay. | | 10 | RTPB | I | Ring-Trip Positive (Channel B). Positive sense input for the ring-trip detector. | ### **Preliminary Pin Information** (continued) Table 1. Pin Descriptions (continued) | Pin | Symbol | Туре | Name/Function | | | |-----|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11 | RTNB | I | Ring-Trip Negative (Channel B). Negative sense input for the ring-trip detector. | | | | 12 | XMTB | 0 | Transmit Signal Output (Channel B). Channel B transmit amplifier output. | | | | 13 | TSB | I | <b>Tip Sense (Channel B).</b> Negative input of channel B transmit op amp. Connect one high-value resistor between TSB and the Tip of loop B and another high-value resistor between TSB and XMTB. | | | | 14 | RSB | I | <b>Ring Sense (Channel B).</b> Positive input of channel B transmit op amp. Connect one high-value resistor between RSB and the Ring of loop B and another high-value resistor between RSB and AGND. | | | | 15 | RGBNB | I | <b>Battery Noise Gain Resistor (Channel B).</b> The current flowing out of PRB is 50 times the current flowing into RGBNB. Connect a resistor from RGBNB to AGND to set the gain of the channel B battery noise cancellation circuit. | | | | 16 | VRNB | I | Receive Voltage Negative Input (Channel B). The differential current flowing from PTB to PRB is –200 times the voltage applied to VRNB, divided by the impedance connected between IRPB and AGND. | | | | 17 | IRPB | I | Receive Current Positive Input (Channel B). The differential current flowing from PTB to PRB is 200 times the current flowing into IRPB. | | | | 18 | PTB | 0 | <b>Protected Tip (Channel B).</b> Output of the Tip current drive amplifier B. Connect PTB to the Tip of loop B through an overvoltage protection resistor (1.4 k $\Omega$ minimum). | | | | 19 | PRB | 0 | <b>Protected Ring (Channel B).</b> Output of the Ring current drive amplifier B. Connect PRB to the Ring of loop B through an overvoltage protection resistor (1.4 $k\Omega$ minimum). | | | | 20 | AGND | _ | Analog Signal Ground. Signal ground for channel B. | | | | 21 | VBAT | _ | Office Battery Supply. Negative office battery supply for channel B. | | | | 22 | CBNB | I | Battery Noise Capacitor (Channel B). The current flowing out of PRB is –50 times the voltage applied to CBNB, divided by the impedance connected between RGBNB and AGND. Couple VBAT to CBNB through a high-pass filter to eliminate battery noise from the Tip/Ring of channel B. | | | | 23 | Vdda | _ | 5 V Analog dc Supply. | | | | 24 | CBNA | I | Battery Noise Capacitor (Channel A). The current flowing out of PRA is –50 times the voltage applied to CBNA, divided by the impedance connected between RGBNA and AGND. Couple VBAT to CBNA through a high-pass filter to eliminate battery noise from the Tip/Ring of channel A. | | | | 25 | VBAT | _ | Office Battery Supply. Negative office battery supply for channel A. | | | | 26 | AGND | | Analog Signal Ground. Signal ground for channel A. | | | | 27 | PRA | 0 | <b>Protected Ring (Channel A).</b> Output of the Ring current drive amplifier A. Connect PRA to the Ring of loop A through an overvoltage protection resistor (1.4 $k\Omega$ minimum). | | | | 28 | PTA | 0 | <b>Protected Tip (Channel A).</b> Output of the Tip current drive amplifier A. Connect PTA to the Tip of loop A through an overvoltage protection resistor (1.4 k $\Omega$ minimum). | | | | 29 | IRPA | I | <b>Receive Current Positive Input (Channel A).</b> The differential current flowing from PTA to PRA is 200 times the current flowing into IRPA. | | | | 30 | VRNA | I | Receive Voltage Negative Input (Channel A). The differential current flowing from PTA to PRA is –200 times the voltage applied to VRNA, divided by the impedance connected between IRPA and AGND. | | | ### **Preliminary Pin Information** (continued) Table 1. Pin Descriptions (continued) | Pin | Symbol | Туре | Name/Function | | | | | |-----|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 31 | RGBNA | I | <b>Battery Noise Gain Resistor (Channel A).</b> The current flowing out of PRA is 50 times the current flowing into RGBNA. Connect a resistor from RGBNA to AGND to set the gain of the channel A battery noise cancellation circuit. | | | | | | 32 | RSA | _ | ng Sense (Channel A). Positive input of channel A transmit op amp. Connect one gh-value resistor between RSA and the Ring of loop A and another high-value resisted between RSA and AGND. | | | | | | 33 | TSA | I | <b>Tip Sense (Channel A).</b> Negative input of channel A transmit op amp. Connect one high-value resistor between TSA and the Tip of loop A and another high-value resistor between TSA and XMTA. | | | | | | 34 | XMTA | 0 | Transmit Signal Output (Channel A). Channel A transmit amplifier output. | | | | | | 35 | RTNA | I | Ring-Trip Negative (Channel A). Negative sense input for the ring-trip detector. | | | | | | 36 | RTPA | I | Ring-Trip Positive (Channel A). Positive sense input for the ring-trip detector. | | | | | | 37 | RDTA | 0 | Test Relay Driver (Channel A). This output drives an external test relay. | | | | | | 38 | RDRA | 0 | Ringing Relay Driver (Channel A). This output drives the external ringing relay. | | | | | | 39 | RDDA | 0 | Disconnect Relay Driver (Channel A). This output drives an external relay. | | | | | | 40 | DGND | _ | Digital Ground. Ground for channel A relay drivers. | | | | | | 41 | Vddd | _ | <b>5 V Digital dc Supply.</b> 5 V supply for logic and relay driver flyback diodes. | | | | | | 42 | CFLTA | I/O | <b>Fault Filter (Channel A).</b> Connect a 0.1 μF capacitor from CFLTA to AGND. This capacitor filters Tip/Ring transients from the channel A fault detector. | | | | | | 43 | EN | I | <b>Enable.</b> A high-to-low transition on this logic input latches the data in the 8-bit serial shift register into the output latches. The logic level of EN also controls which data is shifted into the 8-bit serial shift register (refer to CLK pin description). | | | | | | 44 | CLK | I | <b>Clock.</b> When the enable input (EN) is high, a low-to-high transition on this logic input shifts data at the data input pin (DI) into the 8-bit serial shift register. When the enable input (EN) is low, a low-to-high transition latches the states of the internal detectors into the 8-bit serial shift register. | | | | | ### Absolute Maximum Ratings (@ TA = 25 °C) Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Value | Max | Unit | |---------------------------------------------------------|--------|------|-------|------------|------| | 5 V Analog dc Supply | Vdda | -0.5 | _ | +7.0 | V | | 5 V Digital dc Supply | VDDD | -0.5 | _ | +7.0 | V | | Office Battery Supply | VBAT | -65 | _ | +0.5 | V | | Logic Input Voltage | _ | -0.5 | _ | VDDD + 0.5 | V | | Logic Input Clamp Diode Current, per Pin | | _ | ±20 | | mA | | Logic Output Voltage | _ | -0.5 | _ | VDDD + 0.5 | V | | Logic Output Current, per Pin (excluding relay drivers) | | _ | ±35 | | mA | | Maximum Junction Temperature | _ | _ | 150 | _ | °C | | Operating Temperature Range | _ | -40 | _ | +125 | °C | | Storage Temperature Range | Tstg | -40 | _ | +125 | °C | | Relative Humidity Range | | 5 | _ | 95 | % | | Ground Potential Difference (DGND to AGND) | _ | +0.5 | _ | -0.5 | V | #### Notes: Analog and battery voltages are referenced to AGND; digital (logic) voltages are referenced to DGND. The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. Some of the known examples of conditions that cause such potentials during powering are (1) an inductor connected to Tip and Ring that can force an overvoltage on VBAT through external components if the VBAT connection chatters, and (2) inductance in the VBAT lead that could resonate with the VBAT filter capacitor to cause a destructive overvoltage. ### **Electrical Characteristics** Generally, minimum and maximum values are testing requirements. However, some parameters may not be tested in production because they are guaranteed by design and device characterization. Typical values reflect the design center or nominal value of the parameter; they are for information only and are not a requirement. Minimum and maximum values apply across the entire temperature range ( $-40 \, ^{\circ}\text{C}$ to $+85 \, ^{\circ}\text{C}$ ) and entire battery range ( $-42 \, ^{\circ}\text{V}$ to $-58 \, ^{\circ}\text{V}$ ). Unless otherwise specified, typical values are defined as $25 \, ^{\circ}\text{C}$ , $^{\circ}\text{VDDA} = 5 \, ^{\circ}\text{V}$ , $^{\circ}\text{VDDD} = 5 \, ^{\circ}\text{V}$ , $^{\circ}\text{VBAT} = -48 \, ^{\circ}\text{V}$ . Positive currents flow into the device. **Table 2. Operating Conditions and Powering** | Parameter | Min | Тур | Max | Unit | | |------------------------------------------------------------------------------------------------------|--------------------|-----|-----------------|----------|--| | Temperature Range | -40 | _ | 85 | °C | | | Humidity Range | 5 | _ | 95 <sup>1</sup> | %RH | | | Supply Voltage: | | | | | | | VDDA | 4.75 | | 5.5 | V | | | VDDD | 4.75 | _ | 5.5 | V | | | VBAT | -42 | -48 | -58 | V | | | VDDA – VDDD | _ | _ | ±0.5 | V | | | Supply Currents (both channels active): VDDA + VDDD (5 V) VBAT (-48 V) <sup>2</sup> | _ | _ | 19.0<br>–27.5 | mA<br>mA | | | Supply Currents (both channels powerdown): IVDDA + IVDDD (5 V) IVBAT (-48 V) <sup>2</sup> | _<br>_ | _ | 18.0<br>-2.0 | mA<br>mA | | | Total Power Dissipation (5 V; –48 V) <sup>3</sup> : Active (both channels) Powerdown (both channels) | = | _ | 1.40<br>185 | W<br>mW | | | Power-supply Rejection <sup>4, 5</sup> (50 mVrms ripple): Tip/Ring and XMT | Refer to Figure 3. | | | | | | Thermal <sup>5</sup> : Thermal Resistance (still air) Operating Tjc | | _ | 47<br>155 | °C/W | | <sup>1.</sup> Not to exceed 26 grams of water per kilogram of dry air. <sup>2.</sup> Includes VBAT current through the external dc feed resistors, assuming the loop is open. <sup>3.</sup> Includes power dissipation in the external dc feed resistors per application diagram, assuming the loop is open. <sup>4.</sup> VBAT power supply rejection depends on the battery noise cancellation circuit. The performance stated here applies only during the active state and assumes proper battery noise cancellation, i.e., a high-pass filter from VBAT to CBN and a resistor from RGBN to AGND which is 50 times the dc feed resistor connecting VBAT to Ring (refer to the application diagram). <sup>5.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. Table 3. Battery Feed, Switchhook Detectors (LCA and LCB), and Fault Detectors (FLTA and FLTB) | Parameter | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|---------------------------|--------------------| | Loop Resistance Range <sup>1</sup> : (3.17 dBm overload into 600 $\Omega$ ) ILOOP = 18 mA at VBAT = -48 V | 1800 | _ | | Ω | | Longitudinal Current Capability per Wire | 8.5 | _ | _ | mArms | | Switchhook Detector Loop Resistance <sup>2</sup> : Off-hook (LC = 1) On-hook (LC = 0) | <br><br>4800 | 4000<br>—<br>— | 3200<br>— | Ω<br>Ω<br>Ω | | Fault Detector <sup>2, 3</sup> : $ V_{TIP} \text{ or } V_{RING} - V_{BAT} $ No Fault (FLT = 0) Fault (FLT = 1) Detection Delay tDET (no fault to fault; CFLT = 0.1 $\mu$ F) Release Delay (fault to no fault; CFLT = 0.1 $\mu$ F) | <br>39<br>10<br>1.6 tdet | 36<br>36<br>— | 33<br>—<br>30<br>2.5 tdet | V<br>V<br>ms<br>ms | <sup>1.</sup> Assumes 2 x 300 $\Omega$ external dc feed resistors. Table 4. Ring-Trip Detectors (RTA, RTB, RZA, and RZB) | Parameter | Min | Тур | Max | Unit | |------------------------------------------------------|---------|----------|-------------|------| | Ringing Source <sup>1</sup> : | | | | | | Frequency (f) | 19 | 20 | 28 | Hz | | dc Voltage | -39.5 | _ | <b>–</b> 57 | V | | ac Voltage | 60 | _ | 105 | Vrms | | Ring Trip <sup>2, 3</sup> (RT = 1): | | | | | | Loop Resistance | 2000 | <u> </u> | <u> </u> | Ω | | Trip Time ( $f = 20 \text{ Hz}$ ) | _ | _ | 200 | ms | | RT Valid | _ | _ | 80 | ms | | Ringing Source Zero Crossing (referenced to VBAT/2): | | | | | | Ringing Voltage Positive (RZ = 1) | 3VBAT/4 | _ | _ | V | | Ringing Voltage Negative (RZ = 0) | _ | _ | VBAT/4 | V | <sup>1.</sup> The ringing source consists of the ac and dc voltages added together (battery-backed ringing); the ringing return is ground. <sup>2.</sup> Detector values are independent of office battery and are valid over the entire range of VBAT. <sup>3.</sup> Fault voltage is defined as the absolute value of the dc voltage across either dc feed resistor. If the voltage across either feed resistor exceeds this value, a fault is determined to be present. FLT is forced to a 0 when D2 = 1 (ringing state). <sup>2.</sup> RT must also indicate ring-trip when the ac ringing voltage is absent (<5 Vrms) from the ringing source. <sup>3.</sup> Pretrip: Ringing must not be tripped by a 10 k $\Omega$ resistor in parallel with an 8 $\mu$ F capacitor applied across Tip and Ring. ### **Relay Drivers** The relay drivers operate using the VDDD supply. When VDDD is first applied to the device, the relay drivers must power up and remain in the off-state until the SLIC is configured via the serial data interface. The table below summarizes their parameter requirements. Table 5. Relay Drivers (RDRA, RDTA, RDRB, RDTB, RDDA, and RDDB) | Parameter <sup>1</sup> | Symbol | Min | Max | Unit | |----------------------------------------|--------|------------|------------|------| | Off-state Output Current (Vout = VDDD) | loff | _ | ±10 | μΑ | | On-state Output Voltage (Iout = 40 mA) | Von | 0 | 0.60 | V | | On-state Output Voltage (IouT = 20 mA) | Von | 0 | 0.40 | V | | Clamp Diode Reverse Current (Vout = 0) | lr | _ | ±10 | μΑ | | Clamp Diode On Voltage (Iout = 80 mA) | Voc | VDDD + 0.5 | VDDD + 3.0 | V | | Turn-on Time <sup>2</sup> | ton | _ | 10 | μs | | Turn-off Time <sup>2</sup> | toff | _ | 10 | μs | <sup>1.</sup> Unless otherwise specified, all logic voltages are referenced to DGND. **Table 6. Analog Signal Pins** | Parameter | Min | Тур | Max | Unit | |------------------------------------------------|----------|------|----------|-----------| | PTA, PTB, PRA, and PRB: | | | | | | Surge Current (from external source): | | | | | | Continuous | _ | _ | ±50 | mAdc | | 1 ms Exponential Pulse (50 repetitions) | _ | _ | ±750 | mA | | 1 second, 60 Hz (60 repetitions) | _ | _ | ±175 | mArms | | 10 μs Rectangular Pulse (10 repetitions) | _ | _ | ±1.25 | A | | Output Drive (PTA and PTB): | | | | | | Drive Current (sink only) | 0.1 | _ | 15 | mA | | Voltage Swing (Iout = 15 mA) | VBAT + 4 | _ | AGND | V | | dc Bias Current (active state only) | 5.3 | 5.6 | 5.9 | mA | | Output Drive (PRA and PRB): | | | | | | Drive Current (source only) | -15 | _ | -0.1 | mA | | Voltage Swing (louт = 15 mA) | VBAT | _ | AGND – 4 | V | | dc Bias Current (active state only) | -5.3 | -5.6 | -5.9 | mA | | Output Impedance (60 Hz—3.4 kHz) <sup>1</sup> | 1 | _ | _ | $M\Omega$ | | Output Load Resistance (dc or ac) <sup>1</sup> | 0 | _ | 100 | kΩ | <sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. ### Relay Drivers (continued) Table 6. Analog Signal Pins (continued) | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------------------|-----------|-----|--------------|------| | XMTA and XMTB: | | | | | | Output Drive Current | ±3 | _ | _ | mA | | Output Voltage Swing (3 mA load): | | | | | | Maximum | VBAT | _ | Vdda | V | | Minimum | VBAT + 10 | _ | +2.5 | V | | Output Short-circuit Current <sup>2</sup> | _ | _ | ±30 | mA | | Output Impedance (60 Hz—3.4 kHz) | _ | _ | 10 | Ω | | Output Load dc Resistance | 20 | _ | _ | kΩ | | Output Load ac Impedance <sup>1</sup> | 2 | _ | | kΩ | | Output Load Capacitance <sup>1</sup> | _ | | 50 | pF | | VRNA and VRNB: | | | | | | Input Voltage Range | -1.75 | _ | 3.5 | V | | Input Bias Current | _ | _ | ±1 | μΑ | | Input Impedance <sup>1</sup> | 20 | _ | _ | MΩ | | IRPA and IRPB: | | | | | | Input Offset Voltage (to respective VRN) | _ | _ | ±10 | mV | | Input Impedance | _ | | 5 | Ω | | CBNA and CBNB: | | | | | | Input Voltage Range | -1.75 | _ | 3.5 | V | | Input Bias Current | _ | | ±250 | nA | | Input Impedance | 50 | _ | _ | ΜΩ | | RGBNA and RGBNB: | | | | | | Input Offset Voltage (to respective CBN) | _ | _ | ±10 | mV | | Input Impedance | _ | _ | 5 | Ω | | TSA, TSB, RSA, and RSB: | | | | | | Surge Current (from external source) | _ | _ | ±25 | mAdc | | Input Voltage Range | VBAT + 3 | _ | AGND | V | | Input Bias Current | _ | _ | ±1 | μΑ | | Differential Input Impedance <sup>1</sup> | 50 | _ | <del>-</del> | kΩ | | Common-mode Input Impedance <sup>1</sup> | 50 | | <del>-</del> | MΩ | | External Capacitance (67 k $\Omega$ source impedance) <sup>1</sup> | _ | _ | 10 | pF | <sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>2.</sup>A VBAT or ground short on XMTA or XMTB will not cause a device failure. ### **Transmission** Transmit direction is Tip/Ring to XMT. Receive direction is IRP/VRN to Tip/Ring. **Table 7. Transmission Characteristics** | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|----------|-------------|-----------------|--------| | Longitudinal Balance (IEEE <sup>1</sup> Std. 455—1976) <sup>2</sup> : | | | | | | 50 Hz—1 kHz | 54 | 70 | | dB | | 1 kHz—3 kHz | 50 | 66 | _ | dB | | Metallic to Longitudinal Balance <sup>2</sup> : | | | | | | 200 Hz—4 kHz | 30 | _ | _ | dB | | RFI Rejection <sup>3</sup> : | | | | | | (0.5 Vrms, 50 $\Omega$ source, 30% AM Mod. 1 kHz) | | | | | | 500 kHz—10 MHz | - | _ | -65 | dBV | | 10 MHz—100 MHz | _ | _ | <del>-4</del> 5 | dBV | | Tip/Ring Signal Level | _ | _ | 3.17 | dBm | | ac Termination Impedance <sup>4</sup> | _ | 600 | _ | Ω | | Total Harmonic Distortion (200 Hz—4 kHz) <sup>3</sup> | _ | _ | 0.3 | % | | Transmit Gain $(f = 1 \text{ kHz})^5$ : | | | | | | Tip/Ring to XMT | -0.486 | -0.500 | -0.514 | _ | | Receive Gain ( $f = 1 \text{ kHz}$ ): | | | | | | IRP Current to Differential Current Flowing from PT to PR | 195 | 200 | 205 | _ | | VRV to IRP | 0.995 | 1 | 1.005 | _ | | CBN Gain ( $f = 1 \text{ kHz}$ ): | | | | | | 1 RGBN Current to Current Flowing | -49.5 | <b>–</b> 50 | -50.5 | _ | | CBN to RGBN | 0.995 | 1 | 1.005 | _ | | Gain vs. Frequency (transmit & receive; 1 kHz reference) <sup>3</sup> : | | | | | | 200 Hz—3.4 kHz | -0.1 | 0 | 0.1 | dB | | Gain vs. Level (transmit & receive; 0 dBV reference) <sup>3</sup> : | | | | | | -50 dB to +3 dB | -0.05 | 0 | 0.05 | dB | | Interchannel Crosstalk <sup>3</sup> : | | | | | | 200 Hz—3.4 kHz | - | _ | 77 | dB | | Idle-channel Noise (Tip/Ring; 600 Ω termination): | | | | | | Psophometric <sup>3</sup> | - | <u> </u> | <b>–77</b> | dBmp | | C-message | <u> </u> | _ | 12 | dBrnC | | 3 kHz flat <sup>3</sup> | _ | _ | 20 | dBrn | | Idle-channel Noise (XMT; 600 Ω termination): | | | | | | Psophometric <sup>3</sup> | - | _ | <b>–77</b> | dBmp0 | | C-message | - | _ | 12 | dBrnC0 | | 3 kHz flat <sup>3</sup> | | _ | 20 | dBrn0 | $<sup>{\</sup>it 1.\,IEEE} \ is \ a \ registered \ trademark \ of \ The \ Institute \ of \ Electrical \ and \ Electronics \ Engineers, \ Inc.$ <sup>2.</sup> Assumes ideal external components. <sup>3.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>4.</sup> Transmission characteristics are specified assuming a 600 Ω resistive termination; however, feedback using external components allows the user to adjust the termination impedance from the intrinsic 600 Ω of the feed resistors to most ITU-T recommended complex termination impedances. <sup>5.</sup> Measured with the L8575 SLIC connected per application diagram with ideal external components. ### **Serial Interface and Logic** The tables below summarize the parameter and timing requirements for logic inputs CLK, EN, DI, and DO. Table 8. Logic Inputs (CLK, EN, and DI) and Outputs (DO) | Parameter <sup>1</sup> | Symbol | Min | Max | Unit | |--------------------------------------------|--------|------------|------|------| | High-level Input Voltage | ViH | 2 | VDDD | V | | Low-level Input Voltage | VIL | 0 | 0.8 | V | | Input Bias Current (high and low) | lin | _ | ±50 | μΑ | | High-level Output Voltage (Ιουτ = -100 μA) | Voн | VDDD - 1.5 | VDDD | V | | Low-level Output Voltage (Ιουτ = 180 μA) | Vol | 0 | 0.4 | V | | Output Short-circuit Current (Vout = VDDD) | loss | 1 | 35 | mA | | Output Load Capacitance <sup>2</sup> | CoL | 0 | 50 | pF | <sup>1.</sup> Unless otherwise specified, all logic voltages are referenced to DGND. Table 9. Timing Requirements for CLK, EN, DI, and DO | Parameter <sup>1</sup> | Symbol | Min | Max | Unit | |--------------------------------------------------------------|--------|-----|------|------| | Input Rise and Fall Time, CLK & EN (10% to 90%) <sup>2</sup> | tr, tr | 0 | 70 | ns | | Maximum Input Capacitance <sup>2</sup> | Cin | _ | 5 | pF | | Maximum CLK Frequency (50% duty cycle) | fmax | _ | 1.25 | MHz | | Propagation Delay, CLK to DO <sup>2</sup> | tpco | 0 | 350 | ns | | Propagation Delay, EN to RD Outputs <sup>2</sup> | tpcr | 0 | 10 | μs | | Minimum Setup Time from DI to CLK <sup>2</sup> | tsdc | 150 | _ | ns | | Minimum Setup Time from DI to EN <sup>2</sup> | tsde | 150 | _ | ns | | Minimum Setup Time from EN to CLK <sup>2</sup> | tsec | 150 | _ | ns | | Minimum Hold Time from CLK to DI <sup>2</sup> | thdc | 50 | _ | ns | | Minimum Hold Time from EN to CLK <sup>2</sup> | tHEC | 50 | _ | ns | | Minimum Pulse Width of CLK | twcĸ | 400 | _ | ns | | Minimum Pulse Width of EN | twen | 800 | | ns | <sup>1.</sup> Unless otherwise specified, all times are measured from the 50% point of logic transitions. <sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. ### Serial Interface and Logic (continued) 12-3307(F) Figure 3. Power Supply Rejection vs. Frequency Diagram ### **Applications** #### General The L8575 is a dual (channels A and B) subscriber line interface circuit (SLIC). Each channel operates independently such that no interaction occurs between the channels. The following description applies to both channels though the description may refer to only a single channel. Some circuits, such as reference circuits which do not impact interchannel crosstalk, are common to both channels. The L8575 device supplies a precise differential current to the Tip/Ring pair (via PT and PR) as a function of analog signal voltages on IRP and VRN. However, the current drivers connected to PT and PR are not designed to supply dc feed current to the loop. Two external resistors (typically 300 $\Omega$ ), connected to office battery and ground, must be used in conjunction with the L8575 SLIC to provide dc loop current. These resistors will primarily determine the longitudinal balance of the line feed; thus, they must be matched appropriately to meet the longitudinal balance requirements (0.4% for 50 dB balance). These resistors also have a significant impact on the termination impedance of the SLIC. Feedback, using external components, allows the user to adjust the termination impedance from the intrinsic 600 $\Omega$ of the feed resistors to most ITU-T recommended complex termination impedances. Since the L8575 does not supply dc to the loop, outputs PT and PR can be coupled to the Tip and Ring through a resistance high enough to allow for simple lightning protection of the drivers. However, the resistance must be low enough to achieve the coupling of sufficient ac signals to the Tip and Ring from the available power supply. Since the Tip and Ring drivers are current sources, the value of the resistance is arbitrary and does not affect the performance of the SLIC. A minimum value of 1400 $\Omega$ (1.4 k $\Omega$ ) is required for protection purposes. The L8575 also senses the Tip voltage, Ring voltage, and differential Tip/Ring voltage via the TS and RS sense inputs. The differential dc voltage is used internally for switchhook detection. The Tip and Ring voltages are also used internally to detect faults on Tip and Ring. Both detector thresholds are preset internally. The status of each detector is monitored at pin DO by reading the 8-bit serial shift register. The differential Tip/Ring ac signal appears on analog output XMT. The L8575 also includes: - Per-channel ring-trip detectors, loop closure detectors. - Six relay drivers (three per channel). - 8-bit serial-to-parallel and parallel-to-serial logic interface. - Per-channel circuits which eliminate the battery noise that is coupled to the Tip and Ring through the dc feed resistors. - Fault detection. - Zero ring voltage detection. #### **Resistor Module** The L8575 requires certain external resistors at the Tip and Ring interface. Because of matching and protection requirements, one of the most economical options recommended to implement these registers is in a thick film resistor module. A schematic and a brief description of the function of each of these resistors is given in Figure 4. Note that Microelectronic Modules Corporation\* *MMC* A31A8575AA Thick Film resistor module is an application-specific resistor module designed for use with the L8575 SLIC. The values, tolerance, matching, and power rating of the *MMC* A31A8575AA module are given in Table 10. Resistors R<sub>1</sub> and R<sub>2</sub> are the dc feed resistors. R<sub>1</sub> is connected from battery to Ring, and R<sub>2</sub> is connected from Tip to ground. The dc loop current is fed to the subscriber loop via these resistors. These resistors will set the dc I/V template of the line circuit with the I/V template being linear with a $-1/600~\Omega$ slope. No constant current region at short dc loops is provided by resistors R<sub>1</sub> and R<sub>2</sub>, or the L8575 SLIC. U.S.A: (414) 785-6506 FAX Number: (414) 785-6516 For additional information, contact Microelectronic Modules Corporation (MMC), 2601 S. Moorland Rd., New Berlin, WI 53151: #### Resistor Module (continued) 5-3428(F) Note: Pin numbers are MMC A31A8575AA pin numbers. Resistors are labeled per MMC A31A8575AA description. Nodes are L8575 SLIC package nodes. Figure 4. L8575 SLIC Resistor Module Table 10. MMC A31A8575AA Thick Film Resistor Module | Resistor | Value | Tolerance | Power | Surge Rating | |---------------------|--------|-----------|--------|------------------------| | R1 | 300 Ω | 1.0% | 2.0 W | Lightning: Power Cross | | R2 | 300 Ω | 1.0% | 2.0 W | Lightning: Power Cross | | R3 | 100 kΩ | 1.0% | 250 mW | None | | R4 | 100 kΩ | 1.0% | 250 mW | None | | R <sub>5</sub> | 200 kΩ | 1.0% | 250 mW | Lightning: Power Cross | | R6 | 200 kΩ | 1.0% | 250 mW | Lightning: Power Cross | | R7 | 1.4 kΩ | 2.0% | 0.5 W | Lightning: Power Cross | | R8 | 1.4 kΩ | 2.0% | 0.5 W | Lightning: Power Cross | | R9 | 15 kΩ | _ | 10 mW | None | | R9/R1 | 50 | 1.0% | _ | _ | | R1/R2 | 1 | 0.35% | _ | _ | | (R3 + R6)/(R4 + R5) | 1 | 0.35% | _ | _ | Note: For 50 dB longitudinal balance, 0.2% for 58 dB balances. Continuous power (rms). Resistors R<sub>1</sub> and R<sub>2</sub> also provide a common-mode impedance of (300 || 300) 150 $\Omega$ . These resistors will primarily determine the longitudinal balance of the line circuit; thus they must be matched appropriately to meet longitudinal balance requirements (0.35% for 50 dB and 0.2% for 58 dB). Also, they have a significant impact on the termination impedance of the SLIC. Feedback using external components (external components when a first- or second-generation codec is used) allows the user to set the termination impedance at 600 $\Omega$ , or most ITU-T recommended complex termination impedances. Resistors R<sub>1</sub> and R<sub>2</sub>, along with R<sub>3</sub> and R<sub>7</sub>, are used in conjunction with the self-test feature of the L8575 SLIC. In this mode, the Ring current drive amplifier is saturated to ground, and the Tip amplifier is saturated to battery, which causes both the ring-trip and loop closure detectors to trip. Ring-trip and loop closure detector output are bits RT and LC, respectively, in the serial output stream. Under normal operating conditions, resistors $R_1$ and $R_2$ will see the battery voltage less the Tip/Ring voltage. Assuming a Tip/Ring voltage of 6 V (representative of a short into a handset), the nominal continuous operating power of $R_1$ and $R_2$ is given by: $$(48 \text{ V} - 6 \text{ V})^2/600 \Omega = 2.94 \text{ W}$$ per R<sub>1</sub> and R<sub>2</sub> resistor pair $$2.94 \text{ W/2} = 1.47 \text{ W per resistor}$$ The operating power rating of R<sub>1</sub> and R<sub>2</sub> is 2 W. This is the steady-state power rating of R<sub>1</sub> and R<sub>2</sub>, and it is adequate for normal operating conditions. The ability of these resistors to withstand fault conditions depends on the power ratings of the individual resistors and on the power rating of the thick film resistor module itself. Obviously, the higher the power capabilities of the resistor module, the less susceptible the resistors are to damage during faults. The various fault conditions are discussed further in the Protection section of this data sheet. #### Resistor Module (continued) Resistors $R_3$ through $R_6$ set the gain of the SLIC in the transmit (2-wire to 4-wire) direction. This is shown in Figure 5. Figure 5. L8575 SLIC Dual-Resistive Matching Requirements The matching of resistors R<sub>3</sub> through R<sub>6</sub> will determine the gain accuracy of the SLIC; therefore, these resistors must also be matched accordingly. The matching requirements are given in Table 10. Because of the high resistance values, the normal operating power of resistors R<sub>3</sub> through R<sub>6</sub> will be relatively low. Given design margin and thick film technology capabilities, a power rating of 250 mW for these resistors is not unreasonable. Resistors R7 and R8 are used to couple the PT and PR current drive amplifiers to Tip and Ring. Since the PT and PR drive amplifiers are current sources, the value of the series resistance does not affect the loop length or other performance of the SLIC, and may be arbitrarily high for protection purposes. A value of 1.4 k $\Omega$ is adequate for protection purposes. Under normal operating conditions, these resistors will see the battery voltage less the Tip/Ring voltage. Assuming a Tip/Ring voltage of 6 V (representative of a short into a handset), the nominal continuous operating power of $R_7$ and $R_8$ is given by: $(48 \text{ V} - 6 \text{ V})^2/2.8 \text{ k}\Omega = 0.630 \text{ W}$ per R<sub>7</sub> and R<sub>8</sub> resistor pair 630 mW/2 = 315 mWper resistor (R<sub>7</sub> and R<sub>8</sub>) Hence, the operating power rating of 500 mW for $R_7$ and $R_8$ . This is the nominal rating for $R_7$ and $R_8$ under normal operating conditions. Again, the ability of these resistors to withstand fault conditions depends on the power rating. Resistor $R_9$ is also included on the thick film resistor module. This resistor is used to set the gain of the battery noise cancellation circuit. See the Battery Noise Cancellation section of this data sheet for design equations to set the value of $R_9$ . #### **Protection** Because of the resistive feed architecture, a simple inexpensive protection scheme that does not require a separate external protection device may be used. The *MMC* A31A8575AA resistor module has specifications which are qualified to Bellcore GR-CORE-1089, *UL\**1459, *UL\**497A, FCC part 68.302 (d) & (e) and REA form 397G, ITU-T K20, and ITU-T K21. Lightning and power cross protection are provided by the two dc feed resistors, $R_1$ and $R_2$ , in the external resistor module. Under fault conditions, these resistors serve as fault current-limiting resistors. Fault current is steered to ground and to battery via resistors $R_2$ and $R_1$ , respectively. Thus, the battery design must be such that the various specified faults can be applied to the battery through $300\ \Omega,$ without damaging the battery or the line circuit. Resistors $R_1$ and $R_2$ need to be designed to survive lightning surges and to dissipate power associated with a Ring ground dc fault and specified ac power cross faults—both a sneak under and full surge type fault. Under certain sustained fault conditions, $R_1$ and $R_2$ could fail when they are required to survive. For this reason, a per-channel fault detector is included on the L8575 SLIC. When the voltage across either R<sub>1</sub> and/or R<sub>2</sub> is greater than a nominal 36 V, the fault detect bit (FLT) in the serial data output will go high. The control logic on the line card detects FLT is high, and opens an external electromechanical relay (EMR) to isolate the resistors from the loop, enabling the resistors to service extended power cross. (Note the EMR is the test in or test out EMR, and this relay is driven by one of the internal relay drivers on the L8575 SLIC.) A delay of 10 ms to 30 ms is provided (using an external capacitor on pin CFLT) in the fault detector. This prevents transients on the Tip and Ring from tripping the fault detector when a fault is not present. <sup>\*</sup> *UL* is a registered trademark of Underwriters Laboratories, Inc. #### **Protection** (continued) The Tip/Ring drive amplifiers, which feed the ac signal to nodes PR and PT, are high-impedance current drivers. Since these nodes are current sources, the value of protection current-limiting series resistance does not affect the loop length or other SLIC performance, and may be arbitrarily high for protection purposes. Resistors R7 and R8 in the resistor module are used for this purpose. These resistors have a value of 1.4 k $\Omega$ with a power rating 0.5 W. Internal diodes clamp nodes PR and PT to ground and battery. The voltage sense leads, RS and TS, are also exposed to the outside plant. Current to these nodes is limited by resistors R3 and R4 in the resistor module. Resistors R3 and R4 are 100 k $\Omega$ , 250 mW resistors. Internal diodes also clamp nodes RS and TS to ground and battery. The ability of the resistors to survive faults is a function of the power dissipated in the individual resistors and the total power dissipated on the entire thick film module. Fault conditions include: - A continuous worst-case (fault detector) sneak under condition of 39 Vdc applied metallically to Ring in the case of a Ring ground fault, and - A sneak under condition of 39 Vp (voltage peak) applied to Tip and Ring, as described in Bellcore 1089, ITU-T K20, etc., in the case of power cross. Additionally, there is a transient fault condition, assuming full specified power cross fault voltages (Bellcore 1089, ITU-T K20, etc.,) for a time duration equal to the maximum response time that it will take to isolate the line circuit from the fault via the fault detector and EMR described above. tor sneak under will result in a worst-case potential across the R<sub>1</sub> of 39 V. The power dissipated in R<sub>1</sub> under this condition is calculated as follows: For example, a Ring ground fault assuming fault detec- $$(39 \text{ V} * 39 \text{ V})/300 \Omega = 5 \text{ W}$$ Since this is a sneak under condition, the fault detector will not trigger and the time duration of the fault can be infinite. In the case of a longitudinally applied sneak under power cross, the maximum voltage seen, this time by both R<sub>1</sub> (Ring) and R<sub>2</sub> (Tip), is 39 Vp (voltage peak). The power dissipation is given by: Maximum Voltage = 39 Vp = 27.6 Vrms Maximum Power = (27.6 Vrms \* 27.6 Vrms)/(300 $\Omega$ ) = 2.54 W per resistor. Thus, 2.54 W will be dissipated per resistor or a total of 5.1 W in a longitudinal sneak under condition. If $R_1$ and $R_2$ are rated for 2 W, they can fail under these fault conditions. Also, the *MMC* A31A8575AA resistor module includes a fail-safe thermal fuse located at the Tip and Ring nodes (pin 1 and pin 19) of the module for this reason. A fail-safe fuse is recommended for any resistor module used with the L8575 SLIC. With thick film technology, not only is the power capabilities of the individual resistors important, but also the power handling capabilities of the entire module. The total module power dissipation is calculated by summing the power dissipation for each of the resistors under a given condition. For example, the module power dissipation for the above sneak under fault conditions is calculated in Table 11. Thus, the HIC will require a minimum power rating of 6 W continuous to survive these sneak under conditions. **Table 11. Total Module Power Dissipation** | Resistor<br>(R) | Value<br>(Ω) | Ring Ground<br>Maximum dc<br>Fault Voltage (V) | Ring Ground<br>Maximum dc<br>Fault Power (W) | Longitudinal<br>Fault Maximum<br>Peak Voltage (Vp) | Longitudinal Fault<br>Maximum rms<br>Voltage (Vrms) | Longitudinal<br>Fault Maximum<br>rms Power (W) | |-----------------|--------------|------------------------------------------------|----------------------------------------------|----------------------------------------------------|-----------------------------------------------------|------------------------------------------------| | 1 | 300 | 39 | 5.07 | 39 | 27.577 | 2.535 | | 2 | 300 | 0 | 0 | 39 | 27.577 | 2.535 | | 3 | 100 k | 29 | 0.015 | 39 | 27.577 | 0.0076 | | 4 | 100 k | 0 | 0 | 39 | 27.577 | 0.0076 | | 5 | 200 k | 39 | 0.0076 | 39 | 27.577 | 0.0038 | | 6 | 200 k | 0 | 0 | 39 | 27.577 | 0.0038 | | 7 | 1.4 k | 39 | 1.086 | 39 | 27.577 | 0.543 | | 8 | 1.4 k | 0 | 0 | 39 | 27.577 | 0.543 | | Total HIC | Power: | | 6.18 | _ | _ | 6.18 | #### Protection (continued) Similar consideration to the individual resistor and total module power capability should be given to full voltage power faults, but taking into account the fault detector will isolate the SLIC and resistor module after some finite period of time. The fault detector indicates a fault in the serial data output stream in 10 ns to 30 ms. Recognition and relay activation time need to be considered. ### **Tip/Ring Drivers** Each channel of the L8575 utilizes a current source for the Tip/Ring driver. The driver is capable of sinking (but not sourcing) up to 15 mA from the Tip (PT) while swinging to within 4 V of office battery (VBAT), and sourcing (but not sinking) up to 15 mA to the Ring (PR) while swinging to within 4 V of ground (AGND). Since the current driver is not bidirectional, during transmission (powerup) each lead is biased at 5.6 mAdc. #### Receive Interface The receive interface circuitry couples the differential signal on receive inputs IRP and VRN to the Tip/Ring drivers. Input IRP is a low-impedance (<5 $\Omega$ ) current input while VRN is a high-impedance voltage input. Internal feedback forces the voltage at IRP to be equal to VRN such that a voltage applied to VRN causes a current flow out of IRP, which equals that voltage divided by the impedance connected from IRP to AGND (assuming the input voltage is referenced to AGND). The receive interface and Tip/Ring drivers provide a current gain of 200, i.e., a differential output current flows from PT to PR which is 200 times the current flowing into IRP. The receive interface also provides a level shift since the inputs, IRP and VRN, are referenced to analog ground, while the outputs, PT and PR, swing between AGND and VBAT. The receive interface ensures that the input current is not converted to a common-mode current at PT and PR. #### **Transmit Interface** The transmit interface circuitry interfaces the differential voltage on Tip and Ring to transmit output XMT. The Tip/Ring differential voltage (both ac and dc) appears on output XMT with a gain of 0.5. The transmit interface uses an operational amplifier with four external resistors to perform a differential to single-ended conversion. Output XMT is referenced to ground (AGND). The longitudinal balance and gain accuracy at XMT depends on the matching of the external resistors. Because a large dc potential exists at XMT, a capacitor must be used to couple the ac signal to the low-voltage codec circuitry. The operational amplifier inputs are TS and RS. These inputs are also used by the fault-detection circuitry to detect fault voltages on Tip or Ring. A fault is detected when the magnitude of the voltage across either dc feed resistor exceeds a nominal 36 V (equivalent to approximately 4 W dissipation in either resistor). A delay is provided (using an external capacitor on pin CFLT) in the fault detector. This prevents transients on Tip and Ring from tripping the fault detector when a fault is not actually present. ### **Battery Noise Cancellation** The battery noise cancellation circuit senses the ac noise on the battery via the capacitor connected from input CBN to VBAT. It then couples this noise, 180 degrees out of phase, to the Ring current driver amplifier. This cancels the battery noise that is coupled to the Ring through the feed resistor connected to VBAT. Additionally, it ensures longitudinal balance which depends only on the matching of the battery feed resistors by creating an ac ground at VBAT with respect to signals on the Ring lead. For the cancellation to operate properly, both the phase and gain must be accurate. The battery noise cancellation gain is a transconductance that is equal to 50 divided by resistor R9 on the thick film resistor module connected from RGBN to ground (AGND). This value must be equal to the reciprocal of the dc feed resistor (1/300 $\Omega$ ), that is, $$\frac{50}{R_9} = \frac{1}{300 \Omega}$$ $$R_9 = 15 \text{ k}\Omega$$ It is advantageous if the two resistors are matched and tracked thermally, i.e., located on the same film integrated circuit (FIC). #### **On-Hook Transmission** In powerup mode, the L8575 SLIC provides a dc bias of 5.6 mA. The 5.6 mA bias is also present under onhook conditions. The L8575 SLIC is able to support onhook transmission because of this bias. It is sufficiently high to drive a 3.17 dBm signal into a 600 $\Omega$ or 900 $\Omega$ loop under open-circuit conditions. An internal current source provides a dc bias of 112 $\mu A$ . There is an internal current gain of 50; thus (50 \* 112 $\mu A$ ) 5.6 mA flows from battery through R1 to PR, and 5.6 mA flows from PT through R2 to ground under on-hook conditions. #### **Self-Test** The L8575 SLIC offers a self-test capability. This is set via logic inputs D1 and D0 in the serial input data stream. In this mode, shown in Figure 6, the Ring current drive amplifier is saturated to ground, and the Tip amplifier is saturated to battery, which causes both the ring-trip and loop closure detectors to indicate an off-hook condition. In this operation mode, the ring relay must not be active. The ring relay driver output in the L8575 is at package nodes RDR (A&B). These relay drivers are controlled by logic inputs D2 (A&B) in the serial input data stream. See Table 14 for details. Figure 6. Self-Test Mode Circuit #### **Serial Data Interface** A 4-wire serial interface (DI, DO, CLK, and EN) is used to pass data from the control logic on the line card to the L8575 SLIC, and to pass detector information from L8575 SLIC to the control logic on the line card. When enable input EN is high, data on input DI is clocked into an 8-bit shift register on a high-to-low transition of the clock input CLK. Eight latches (four per channel) are provided to store the data. Data is loaded into the eight latches from input DI and the first 7 bits of the shift register on the high-to-low transition of EN. When EN is low, a high-to-low transition on CLK loads all of the detector information (loop closure, fault zero voltage, and ring-trip from the internal detector circuitry) into the 8-bit shift register. When EN is high, data in the 8-bit shift register is clocked out on output DO on the high-to-low transition of CLK. Two latch outputs per channel drive relay drivers. The drivers are included on the L8575 SLIC. These are the relay drivers whose outputs are at external package nodes RDR (A&B) and RDT (A&B). The remaining two latch output power channels are internal control signals. These are logic data bits D0 (A&B) and D1 (A&B). These bits input to a combinational logic circuit that controls the operational state of each channel and also controls the state of the third relay driver. The third relay driver's output is at external package node RDD (A&B). Refer to the Truth Table (see Table 15) for more details. Note that up to 16 channels may be daisy-chained together. The DO lead of package 1 (channels 1 and 2) may be tied to the DI lead of package 2 (channels 3 and 4), etc. All EN and CLK should also be tied together in this mode. The L8575 SLIC device has an internal reset which guarantees that all relay drivers power up in the off-state when 5 V (Vccd and Vcca) is applied to the device. This reset operates properly only if input EN is held high (within 0.5 V of Vccd) when the 5 V is applied. An external pull-up resistor from the EN bus to Vccd satisfies this requirement, provided that the logic-driving EN does not pull the EN bus low during powerup. ### Serial Data Interface (continued) Figure 7 shows the timing characteristics and requirement definitions. 12-3305(F).ar2 Figure 7. Timing Requirements for CLK, EN, DI, and DO Table 12. Truth Table for EN and CLK | EN | CLK | Function | | |----------|----------|---------------------------------------------------------------|--| | 1 | <b>\</b> | Shift register clocked, $QN = QN - 1$ ; latches unaffected. | | | 0 | <b>\</b> | Channel data latched into shift register; latches unaffected. | | | <b>\</b> | Х | Contents of shift register transferred to output latches. | | **Table 13. Output DATA Bit Definition** | DATA Bit | Output | Output Bit Definition | |----------|--------|-------------------------------------------------------------------------| | D0A | D0A | Latch output state D0A (refer to Operating States section). | | D1A | D1A | Latch output state D1A (refer to Operating States section). | | D2A | RDRA | Ringing relay driver A is on (RDRA low = relay energized) when D2A = 1. | | D3A | RDTA | Test relay driver A is on (RDTA low = relay energized) when D3A = 1. | | D0B | D0B | Latch output state D0B (refer to Operating States section). | | D1B | D1B | Latch output state D1B (refer to Operating States section). | | D2B | RDRB | Ringing relay driver B is on (RDRB low = relay energized) when D2B = 1. | | D3B | RDTB | Test relay driver B is on (RDTB low = relay energized) when D3B = 1. | ### Serial Data Interface (continued) **Table 14. Input DATA Bit Definition** | Input | DATA Bit | Input Bit Definition | |-------|----------|-------------------------------------------------------------------------| | RZA | D0A | Channel A ringing voltage zero crossing detector output (positive = 1). | | FLTA | D1A | Channel A fault detector output (loop fault = 1). | | RTA | D2A | Channel A ring-trip detector output (ring-trip = 1). | | LCA | D3A | Channel A switchhook detector output (off-hook = 1). | | RZB | D0B | Channel B ringing voltage zero crossing detector output (positive = 1). | | FLTB | D1B | Channel B fault detector output (loop fault = 1). | | RTB | D2B | Channel B ring-trip detector output (ring-trip = 1). | | LCB | D3B | Channel B switchhook detector output (off-hook = 1). | INDICATES EXTERNAL PACKAGE MODE 12-3306(F).br3 Figure 8. Logic Diagram (Positive Logic; Flip-Flops Clocked on High-to-Low Transition) ### **Operating States** Each channel of the L8575 has four operating states: active, test, powerdown with relay driver RDD ON, and powerdown with relay driver RDD OFF. These states are selected using 2 bits, D0 and D1, via the serial interface according to the truth table shown below. Table 15. Truth Table for D1 and D0 | D1 | D0 | State | |----|----|------------------------------------------------------| | 1 | 1 | Channel Active. | | 1 | 0 | Channel Test. | | 0 | 1 | Channel Powerdown and Relay RDD driver ON (RDD low). | | 0 | 0 | Channel Powerdown. Relay RDD driver OFF/RDD high. | Logic input D2 operates the ringing relay driver, RDR, independent of the state of bits D0 and D1; however, the ring-trip detector is enabled only when D2 operates the ringing relay driver. Hence, the ringing relay driver is not interchangeable with any of the other relay drivers. Logic input D3 operates the test relay driver, RDT, independent of the state of bits D0 and D2. #### **Active State** This is the normal operating state (talk state) of the channel. All circuits are operational. The Tip drive current source sinks 5.6 mAdc from PT; the Ring drive current source sinks 5.6 mAdc into PR. #### **Test State** This is the test state of the channel. It is the same as the active state except that the Ring drive current source is saturated to ground and the Tip driver current source is saturated to $V_{BAT}$ . This forces the loop-closure and ring-trip detectors to indicate an off-hook. This state is valid only when the ringing relay is not operated (D2=0). ## Powerdown State with Relay Driver RDD Operated This is the disconnect state of the channel. It is the same as the powerdown state except that relay driver RDD is also operated. When required, this relay may be used to disconnect the external dc feed resistors in order to provide a high-impedance termination to the subscriber loop. #### **Powerdown State** This is the normal idle state (scan state) of the channel. The loop-closure, ring-trip, and common-mode fault detectors are active, but all other circuits are shut down to conserve power. All circuits common to both channels remain active. The powerdown of channel A does not affect an active channel B and vice-versa. ### Ringing State (D2 = 1) When D2 = 1, the ringing relay driver is activated. The operational state of the SLIC is unaffected except for the ring-trip and fault detectors. The digital portion of the ring-trip detector is enabled when D2 = 1 (relay drive activated) and disabled when D2 = 0 (relay drive deactivated). The ring-trip detector functions properly only when D2 = 1 so that a valid ringing signal (ac and dc) is present. When D2 = 0, the digital portion of the ring-trip detector is bypassed so that most of the ring-trip circuit can be tested in the test state. When D2 = 1, the fault detector is also disabled (FLT forced to 0). ### Supervision #### **Off-Hook Detection** The off-hook detection threshold is a function of the dc feed resistors $R_1$ and $R_2$ , and of a ratio of resistors that are fixed on the L8575 silicon die. Thus, when $R_1=R_2=300~\Omega$ , the off-hook threshold is set at 4 k $\Omega$ . This relationship is shown in the equation below: $$RT = \frac{R1 + R2}{\frac{1}{2 \text{ k}\Omega} - 1}$$ Where, $R_T$ is the loop closure threshold $R_1 = R_2 = dc$ feed resistors = 300 $\Omega$ $$K = \frac{RT1}{RT1 + RT2} = 0.4333 \Omega$$ Where, RT1 and RT2 are internal resistors $R_{T1} = 170 \text{ k}\Omega$ $R_{T2} = 130 \text{ k}\Omega$ Thus, RT = $$\frac{300 \Omega + 300 \Omega}{\frac{1}{2(\frac{130 \text{ k}\Omega}{130 \text{ k}\Omega + 170 \text{ k}\Omega})} - 1}$$ = 3900 $\Omega \approx 4 \text{ k}\Omega$ ### **Ring-Trip Threshold** Figure 9. Ring-Trip Threshold Ring-trip threshold (Figure 9) is calculated as follows: At ring-trip: $$\left(\frac{V_{BAT}}{2}\right)\left(\frac{R_{RF}}{R_{RTH}}\right) = \left(\frac{300 \ \Omega}{R_{L} + 600 \ \Omega}\right)V_{20 \ Hz \ (dc)}$$ If, $V_{BAT} = V_{20} Hz (dc)$ Then, $$\frac{\mathsf{RRF}}{\mathsf{2RRTH}} = \frac{300 \ \Omega}{\mathsf{RL} + 600 \ \Omega}$$ $$RRTH = RRF \left( 1 + \frac{RL}{600 \Omega} \right)$$ RRF = 1 M $\Omega$ ; RL (ring-trip) = 6 k $\Omega$ [Avg: 2 k $\Omega$ & 10 k $\Omega$ ] ∴RRTH = 11 M $$\Omega$$ 2RRFCRF≈100 ms $$\therefore$$ CRF = 0.047 $\mu$ F ### **Ring-Trip Requirements** - Ringing signal: - Voltage: minimum 35 Vrms, maximum 100 Vrms. - Frequency: 17 Hz to 23 Hz. - Crest factor: 1.4 to 2. - Ringing trip: - $\leq$ 100 ms (typical), $\leq$ 250 ms (VBAT = -33 V, loop length = 530 Ω). - Pretrip: - The circuits in Figure 10 will not cause ringing trip. Figure 10. Ring-Trip Circuits ### Supervision (continued) #### **Fault Detection** The dc feed resistors R<sub>1</sub> and R<sub>2</sub> need to be designed to survive lightning surges and to dissipate power associated with a Ring ground dc fault and specified ac power cross faults—both in a sneak under and full surge type fault. Under certain sustained fault conditions, R<sub>1</sub> and R<sub>2</sub> could fail when they are required to survive. For this reason, a per-channel fault detector is included on the L8575. When the voltage across either R<sub>1</sub> and R<sub>2</sub> is a nominal 36 V (maximum 39 V), the fault detect bit, FLT in the serial data output, will go high, as calculated below: FLT = 1, if |VTIP| > 36 V nominal or $|V_{RING} - V_{BAT}| > 36 \ V$ nominal, which corresponds to dc power in $R_1$ or $R_2 > 4 \ W$ The control logic on the line card detects FLT is high and opens an external electromechanical relay to isolate the resistors from the loop, enabling the resistors to survive extended power cross. (Note the EMR is the test in or test out EMR, and this relay is driven by one of the internal relay drivers on the L8575 SLIC.) With an external 0.1 $\mu$ F capacitor on pin CFLT, a nofault to fault delay of 10 ns to 30 ms is provided in the fault detector. This prevents transients on Tip and Ring from tripping the fault detector when a fault is not present. There is a release delay (fault to no-fault) of 1.6 T to 2.5 T, where T is the no-fault to fault delay time. ### **Zero Voltage Current Cross** The L8575 provides a bit, RZA (and RZB for channel B), in the serial data stream which gives an indication when the ringing voltage is crossing zero. This signal bit may be used in timing the application and removal of the ringing signal. ### **Relay Drivers** Six relay drivers, three relay drivers per channel, are included on the L8575 SLIC. The output of these drivers are package nodes RDD (A&B), RDR (A&B), and RDT (A&B). Drivers RDR (A&B) are controlled by input bits D2 (A&B) on the serial input stream. Drivers RDT(A&B) are controlled by input bits D3 (A&B) on the serial input stream. In these cases, a logic 1 on D2 or D3 activates the respective relay driver. Relay drivers RDD (A&B) are controlled per the truth table (see Table 2) via bits D0 (A&B) and D1 (A&B). In order to activate driver DDR, D0 = logic 1 and D1 = logic 0. Note that with D0 = logic 1 and D1 = logic 0, the SLIC is set to the channel powerdown state. Relay drivers RDR (A&B) must be used for the Ring relay function because the ring-trip detector is enabled only when D2 is high; that is, when D2 operates the ringing relay driver (RDR). Hence, the test and ringing relay drivers are not interchangeable. When relay driver RDD is active, the L8575 is forced into a powerdown state. Thus, using RDD with the test-in relay is not appropriate. This relay may be used for test out or as a channel isolation relay. Relay driver RDT is controlled by D3 in the serial bit stream. Logic input D3 operates driver RDT independent of the state of bits D0, D1, and D2. RDT may be used with a test-in, test-out, or channel isolation relay. #### dc Characteristics #### I/V Characteristics Resistors R<sub>1</sub> and R<sub>2</sub> are the dc feed resistors. R1 is connected from battery to Ring, and R2 is connected from Tip to ground. The dc loop current is fed to the subscriber loop via these resistors. These resistors will set the dc I/V template for the line circuit, with the I/V template being linear with a $-1/600~\Omega$ slope. No constant current region at short dc loops is provided by resistors R<sub>1</sub> and R<sub>2</sub> or the L8575 SLIC. The dc Tip/Ring voltage under open loop conditions is 3.36 V less than battery. In order to drive an on-hook ac signal, the Tip and Ring voltage must be set to a value less than the battery voltage. The amount that the open loop voltage (Voc) is decreased relative to the battery (VBAT) is referred to as the overhead voltage (VoH). This overhead voltage is due to 5.6 mA of bias current flow from both the Tip and Ring current drive amplifier's flow through resistors R2 and R1, respectively. Thus, the overhead is given by: $$VOH = (R_1 \times 5.6 \text{ mA}) + (R_2 \times 5.6 \text{ mA})$$ $$VOH = (300 \times 5.6 \text{ mA}) + (300 \times 5.6 \text{ mA}) = 3.36 \text{ V}$$ The nominal dc I/V template for the L8575 SLIC is shown in Figure 11. Figure 11. L8575 SLIC I/V Template ### **Loop Length** The loop range equation is given by: $$RL = \frac{|VBAT| - VOH}{IL} - R1 - R2$$ Where. RL is the dc resistance of the subscriber loop. I∟ is the dc loop current. |VBAT| is the magnitude of the battery voltage. Voн is the overhead voltage—nominal 3.36 V. $$R_1 = R_2 = dc$$ feed resistors = 300 $\Omega$ . Thus, for a nominal –48 V battery with a minimum 18 mA loop requirement, the loop range will be: $$RL = \frac{|48 \text{ V}| - 3.36 \text{ V}}{0.018 \text{ A}} - 300 \Omega - 300 \Omega$$ $$RL = 1880 \Omega$$ ### ac Design ### **Codec Features and Selection Summary** There are four key ac design parameters: - Termination impedance is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set. - Transmit gain is measured from the 2-wire port to the PCM highway. - Receive gain is done from the PCM highway to the transmit port. - Hybrid balance network cancels the unwanted amount of the receive signal that appears at the transmit port. At this point in the design, the codec needs to be selected. The discrete network between the SLIC and the codec can then be designed. Below is a brief codec feature and selection summary. #### **First-Generation Codecs** These perform the basic filtering, A/D (transmit), D/A (receive), and $\mu$ -law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input stages, differential analog output stages, and $\mu$ -law/A-law selectability. This generation of codec has the lowest cost. It is most suitable for applications with fixed gains, termination impedance, and hybrid balance. #### **Second-Generation Codecs** This class of devices includes a microprocessor interface for software control of the gains and hybrid balance. The hybrid balance is included in the device. ac programmability adds application flexibility and saves several passive components. It also adds several I/O latches that are needed in the application. It does not have the transmit op amp, since the transmit gain and hybrid balance are set internally. #### **Third-Generation Codecs** This class of devices includes the gains, termination impedance, and hybrid balance—all under microprocessor control. Depending on the device, it may or may not include latches. In the codec selection, increasing software control and flexibility are traded for device cost. To help decide, it may be useful to consider the following: - Will the application require only one value for each gain and impedance? - Will the board be used in different countries with different requirements? - Will several versions of the board be built? If so, will one version of the board be most of the production volume? - Does the application need only real termination impedance? - Does the hybrid balance need to be adjusted in the field? ### **Design Equations** The following section gives the relevant design equations to choose component values for any desired gain, termination and balance network, assuming a complex termination is desired. Complex termination will be specified in one of the two forms shown below: 12-3425(F) **Figure 12. Equivalent Complex Terminations** Both forms are equivalent to each other, and it does not matter which form is specified. The component values in the interface circuit of Figure 12 are calculated assuming the parallel form is specified. If the termination impedance to be synthesized is specified in the series form, convert it to the parallel form using the equations below: $$R1' = R1 + R2$$ $$R2' = \frac{R1^2 + R2R1}{R2}$$ $$C' = \frac{C}{1 + 2\frac{R1}{R2} + \left(\frac{R1}{R2}\right)^2}$$ Note that if the termination impedance is specified as pure resistive: $$R_2 = R_2' = 0$$ and $C = C' = \infty$ Define the gain constant, K, as follows: $$KRCV = K_0 10^{Rx/20}$$ for receive gain $KTX = \frac{1}{K_0} 10^{Tx/20}$ for transmit gain Where. Rx = desired receive (or PCM to Tip/Ring) gain in dB Tx = desired transmit (or Tip/Ring to PCM) gain in dB $$K_0 = \sqrt{\frac{|ZT|1 \text{ kHz}}{600}} = \text{ power transfer ratio}$$ $|Z_T|$ 1 kHz is the magnitude of the complex termination impedance $Z_T$ being synthesized, calculated at 1000 Hz. This equation assumes that the TLP of the codec is 0 dBm referenced to 600 $\Omega$ . The following equation applies when referring to Figure 13: $$ZT = \frac{\omega^2 C^2 R_1 R_2^2 + R_1 + R_2 - j\omega R_2^2 C}{1 + \omega^2 R_2^2 C^2}$$ Where. $$\omega = 2 \pi f$$ $$f = 1000 \text{ Hz}$$ CR<sub>1</sub>R<sub>2</sub> is defined per Figure 12 (series form), and $$|ZT| \; = \; \sqrt{\left(\frac{\omega^2 C^2 R_1 R_2^2 + R_1 + R_2}{1 + \omega^2 R_2^2 C^2}\right)^2 + \left(\frac{\omega R_2^2 C}{1 + \omega^2 R_2^2 C^2}\right)^2}$$ ### **Design Equations** (continued) Figure 13. Initial ac Interface for Complex Termination Between L8575 SLIC and T7504 Codec Note: dc Blocking Capacitors (CB) Not Shown, CT and CR Separate ### **Design Equations** (continued) The Tip/Ring differential current is given by: $$I_{T/R} = 200 \left(I_{RP} - \frac{V_{RN}}{Z_{IRP}}\right)$$ The voltage at pin XMT is given by: $$V_{XMT} = \frac{-V_{T/R}}{2}$$ The component values in the ac interface of Figure 13 are calculated (for the transmit and receive gains defined by the respective gain constants KRX and KRCV, and for the termination impedance seen in Figure 12) using the following equations: $$RRV1 = \frac{100R1'}{KRCV}$$ $$RRV2 = \frac{100R2'}{KRCV}$$ $$CR = \frac{KRCVC'}{100}$$ $$\begin{split} \frac{R_{GX1}}{R_{GX1} + R_{T1}} &= \frac{R_{RV1}}{100} \bigg( \frac{1}{600} - \frac{1}{R_{1'}} \bigg) \\ 600 \ \Omega &= 2 \ x \ 300 \ \Omega \ \text{feed resistors} \\ R_{GX} &= 2 \ x \ K_{TX} (R_{GX1} + R_{T1}) \\ C_{T} &= \frac{C'}{100} \bigg[ 1 + \frac{R_{GX1}}{R_{T1}} \bigg( 1 + \frac{100R_{1'}}{R_{RV1}} \bigg) \bigg] \\ R_{T2} &= \frac{R_{2'}C'}{C_{T}} \end{split}$$ The 300 $\Omega$ feed resistors contribute 600 $\Omega$ to the termination impedance. The termination impedance associated with the circuit in Figure 13 consists of this inherent 600 $\Omega$ feeding impedance in parallel with: A negative impedance, where, $$\frac{2}{100} \times \frac{R_{GX1}}{R_{GX1} + R_{T1}}$$ A positive impedance, where, $$\left(R\mathsf{T2} + \frac{1}{j\omega C\mathsf{T}}\right) x \left(\frac{R\mathsf{GX1} + R\mathsf{T1}}{R\mathsf{T1}}\right)$$ The negative and positive impedance terms are used to adjust the termination impedance from the inherent 600 $\Omega$ to any complex termination. Note in the case of a pure 600 $\Omega$ dc termination, the two 300 $\Omega$ feed resistors provide this termination, and components R<sub>T1</sub>, R<sub>T2</sub>, and C<sub>T</sub> are not used in the ac interface circuit. Using the circuit of Figure 13, the ratio of capacitors $C\tau$ and $C_R$ will affect the (transmit and receive) gain flatness, and to a lesser degree the return loss of the line circuit. Thus, depending on the requirements, $C\tau$ and $C_R$ may need to be tight tolerance capacitors. If this is the case, capacitors CT and CR may be combined into a single capacitor with a looser tolerance. This is illustrated in Figure 14. 12-3426a(F) Figure 14. Revised ac Interface CT and CR Combined into a Single Capacitor Cs ### **Design Equations** (continued) To scale Cs (higher), increase $C\tau$ (and decrease $R\tau_2$ ) by increasing the $Rgx_1$ / ( $Rgx_1 + R\tau_1$ ) ratio by rearranging the circuit in Figure 13 and by adding resistor Rsc from XMT to IRP as shown in the figure below: Figure 15. Addition of Resistor Rsc from XMT to IRP Then, $$\frac{R_{GX1}}{R_{GX1} + R_{T1}} = \frac{(R_{RV1} \parallel R_{SC})}{100} \left(\frac{1}{600} - \frac{1}{R_{1'}}\right) + \frac{R_{RV1}}{R_{RV1} + R_{SC}}$$ Once the gains and complex termination are set, if the hybrid balance network is identical to the termination impedance, then the hybrid balance is set by a single resistor (shown in Figure 15) and is computed as follows: $$RHB = \frac{RGX}{KRCV \times KTX}$$ The L8575 SLIC is ground referenced. However, a +5 V only codec, such as T7504, is referenced to +2.5 V. The L8575 SLIC has sufficient dynamic range to accommodate an ac signal from the codec that is referenced to +2.5 V without clipping distortion. With a -48~V battery, the dc voltage at node XMT will be a nominal -22~V or $\frac{(V\text{TIP}-V\text{RING})}{2}-4~V$ . This is the common-mode dc voltage. This will cause a dc current flow from the codec to the SLIC. This current will not affect ac performance, but it will effectively waste power. To avoid this wasted power consumption, blocking capacitors can be added. The blocking capacitors block the dc path from any low impedance node at the codec to SLIC node XMT. Blocking capacitors are added to the application diagram in Figure 16. After the blocking capacitor C<sub>B</sub> is added, the above component values may have to be adjusted slightly to optimize performance. The effects of the blocking capacitor are best evaluated and optimized by circuit simulation. Contact your Lucent Technologies Microelectronics Group Account Representative for information on availability of a *PSPICE\** model. Figure 16 shows a complete reference design using the L8575 SLIC and T8502/3 codec. This line circuit is designed to meet the requirements of the People's Republic of China. The basic ac design parameters are listed below: Termination impedance: 200 $\Omega$ + 680 $\Omega$ || 0.1 $\mu\text{F}$ Hybrid balance network: 200 $\Omega$ + 680 $\Omega$ || 0.1 $\mu\text{F}$ Transmit gain: 0 dB Receive gain: -3.5 dB or -7.0 dB Notice that the interface circuit between the L8575 and T8502/3 is designed for a receive gain of –3.5 dB. The T8502 codec offers a pin selectable receive gain of 0 dB or –3.5 dB. Thus, via logic control, a receive gain of either –3.5 dB or 7.0 dB is achieved. The T8502/3 codec is a dual +5 V only codec. When used with the dual L8575 SLIC, a complete low-cost, dual-line circuit is achieved. <sup>\*</sup>PSPICE is a registered trademark of MicroSim Corporation. ### **Application Diagram** The following diagram and table show the basic components required with the L8575 SLIC. Specific component values are given in cases where the value is fixed. In cases where the value may change (i.e., components that determine the ac interface), the value is not listed but equations to determine these values are given later in this document. **Table 16. External Components Required** | Comp. | Function | Implementation | Value | Attribute* | |-------------------|----------------------------|-----------------|---------|--------------------------| | R1 | dc Feed Protection | Resistor Module | 300 Ω | 1.0%, 2 W <sup>†</sup> | | R <sub>2</sub> | dc Feed Protection | Resistor Module | 300 Ω | 1.0%, 2 W <sup>†</sup> | | Rз | Transmit Gain | Resistor Module | 100 kΩ | 1.0%, 25 mW <sup>‡</sup> | | R4 | Transmit Gain | Resistor Module | 100 kΩ | 1.0%, 25 mW <sup>‡</sup> | | R <sub>5</sub> | Transmit Gain | Resistor Module | 200 kΩ | 1.0%, 25 mW <sup>‡</sup> | | R <sub>6</sub> | Transmit Gain | Resistor Module | 200 kΩ | 1.0%, 25 mW <sup>‡</sup> | | R <sub>7</sub> | Protection | Resistor Module | 1.4 kΩ | 2.0%, 0.1 W | | R8 | Protection | Resistor Module | 1.4 kΩ | 2.0%, 0.1 W | | R9 | Battery Noise Cancellation | Resistor Module | 15 kΩ | 10 mW§ | | Cvcc | Vcc Filter | External | 0.1 μF | 20%, 10 V | | CVDD | V <sub>DD</sub> Filter | External | 0.1 μF | 20%, 10 V | | Сват | VBAT Filter | External | 0.1 μF | 20%, 100 V | | Rсви | Battery Noise Cancellation | External | 301 kΩ | 1%, 1/16 W | | Ссви | Battery Noise Cancellation | External | 0.1 μF | 20%, 100 V | | Crf | Ring Trip | External | 0.1 μF | 20%, 100 V | | R <sub>RF1</sub> | Ring Trip | External | 1 ΜΩ | 20%, 100 V | | R <sub>RF2</sub> | Ring Trip | External | 1 ΜΩ | 1%, 1/16 W | | RRTH | Ring Trip Threshold | External | 11 MΩ | 1%, 1/16 W | | CFLTA | Fault Filter | External | 0.1 μF | 20%, 100 V | | Св1 | dc Blocking | External | 0.1 μF | 20%, 50 V | | Св2 | dc Blocking | External | 0.1 μF | 20%, 50 V | | R <sub>T1</sub> | ac Interface | External | 34 kΩ | 1%, 1/32 W | | RT2 | ac Interface | External | 7.32 kΩ | 1%, 1/32 W | | Rgx | ac Interface | External | 150 kΩ | 1%, 1/32 W | | R <sub>G</sub> X1 | ac Interface | External | 52.3 kΩ | 1%, 1/32 W | | R <sub>RV1</sub> | ac Interface | External | 113 kΩ | 1%, 1/32 W | | RRV2 | ac Interface | External | 35.7 kΩ | 1%, 1/32 W | | C2 or Cs | ac Interface | External | 2.7 nF | 5%, 10 V | | Rнв1 | ac Interface | External | 221 kΩ | 1%, 1/32 W | <sup>\*</sup> Power is continuous RMS power. <sup>†</sup> R<sub>1</sub>/R<sub>2</sub> = 1, with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. Fuses on F1 and F2 provide fail-safe operation if excessive overvoltage conditions exist on Tip and Ring. They will not operate if the total power dissipation of the entire resistor network is >5.0 W at 85 °C. <sup>‡ (</sup>R<sub>3</sub> x R<sub>6</sub>)/(R<sub>4</sub> x R<sub>5</sub>) = 1 with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. <sup>§</sup> $R_9/R_1 = 100$ with a tolerance of 0.5%. ### **Application Diagram** (continued) Figure 16. Typical Application Diagram with Blocking Capacitors (CB) Included ### **Outline Diagram** ### 44-Pin PLCC Dimensions are in millimeters. 5-2506r7 ### **Ordering Information** | Device Part No. | Description | Package | Comcode | |-----------------|---------------------|---------------------------|-----------| | LUCL8575 BP | Dual-Resistive SLIC | 44-pin PLCC | 107890386 | | LUCL8575 BP-TR | Dual-Resistive SLIC | 44-pin PLCC (Tape & Reel) | 107890394 | For additional information, contact your Microelectronics Group Account Manager or the following: INTERNET: http://www.lucent.com/micro Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106), e-mail docmaster@micro.lucent.com Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256 ASIA PACIFIC: Tel. (65) 778 8833, FAX (65) 777 7495 JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 3 5421 1600, FAX (81) 3 5421 1700 For data requests in Europe: MICROELECTRONICS GROUP DATALINE: Tel. (44) 1189 324 299, FAX (44) 1189 328 148 For technical inquiries in Europe: CENTRAL EUROPE: (49) 89 95086 0 (Munich), NORTHERN EUROPE: (44) 1344 865 900 (Bracknell UK), FRANCE: (33) 1 41 45 77 00 (Paris), SOUTHERN EUROPE: (39) 2 6601 1800 (Milan) or (34) 1 807 1700 (Madrid) Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information. **Lucent Technologies** microelectronics group