## LMV7235/LMV7239 # 45ns, Ultra Low Power, Low Voltage, Rail-to-Rail Input Comparator with Open-Drain/Push-Pull Output ## **General Description** The LMV7235/39 are ultra low power, low voltage, 45ns comparators. They are guaranteed to operate over the full supply voltage range of 2.7V to 5V. These devices achieve a 45ns propagation delay while consuming only 65 $\mu$ A of supply current at 5V. The LMV7235/39 have a greater than rail-to-rail common mode voltage range. The input common mode voltage range extends 200mV below ground and 200mV above supply, allowing both ground and supply sensing. The LMV7235 features an open drain output. By connecting an external resistor, the output of the comparator can be used as a level shifter. The LMV7239 features a push-pull output stage. This feature allows operation without the need of an external pull-up resistor. The LMV7235/39 are available in the SC70-5 and SOT23-5 packages, which are ideal for systems where small size and low power is critical. #### **Features** $(V_S = 5V, T_A = 25^{\circ}C, Typical values unless otherwise specified)$ Propagation delay 45ns Low supply current 65μΑ - Rail-to-Rail input - Open drain and push-pull output - Ideal for 2.7V and 5V single supply applications - Available in space saving packages: 5-pin SOT23-5 and 5-pin SC70-5 ## **Applications** - Portable and battery powered systems - Scanners - Set top boxes - High speed differential line receiver - Window comparators - Zero-crossing detectors - High speed sampling circuits ## **Typical Application** # **Connection Diagram** # **Ordering Information** | Package | Part Number | Marking | Supplied as | NSC Drawing | |---------------|-------------|---------|------------------------|-------------| | | LMV7235M7 | C21 | 1k Units Tape and Reel | | | 5-pin SC70-5 | LMV7235M7X | C21 | 3k Units Tape and Reel | MAA05A | | | LMV7239M7 | C20 | 1k Units Tape and Reel | 1 | | | LMV7239M7X | C20 | 3k Units Tape and Reel | 1 | | | LMV7235M5 | C21A | 1k Units Tape and Reel | | | 5-pin SOT23-5 | LMV7235M5X | C21A | 3k Units Tape and Reel | MF05A | | | LMV7239M5 | C20A | 1k Units Tape and Reel | | | | LMV7239M5X | C20A | 3k Units Tape and Reel | ] | # **Simplified Schematic** ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. ESD Tolerance (Note 2) Machine Body 100V 1000V Human Model Body Differential Input Voltage ± Supply Voltage Output Short Circuit Duration (Note 3) Supply Voltage (V+ - V-) 5.5V Soldering Information Infrared or Convection (20 sec) 235°C Wave Soldering (10 sec) 260°C (lead temp) Voltage at Input/Output Pins $(V^{+}) + 0.3V$ $(V^{-})$ -0.3VCurrent at Input Pin (Note 9) ±10mA ## **Operating Ratings** Supply Voltages (V<sup>+</sup> - V<sup>-</sup>) 2.7V to 5V Junction Temperature Range -40°C to +85°C (Note 4) Storage Temperature Range -65°C to +150°C Package Thermal Resistance SC70-5 478°C/W SOT23-5 265°C/W #### 2.7V Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V_{CM} = V^{+}/2$ , $V^{+} = 2.7V$ , $V^{-} = 0V^{-}$ . Boldface limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ<br>(Note 5) | Limits<br>(Note 6) | Units | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------|----------------------|-------| | V <sub>os</sub> | Input Offset Voltage | | 0.8 | 6 | mV | | - 05 | The state of s | | | 8 | max | | I <sub>B</sub> | Input Bias Current | | 30 | 400 | nA | | | | | | 600 | max | | I <sub>os</sub> | Input Offset Current | | 5 | 200 | nA | | | | | | 400 | max | | CMRR | Common Mode Rejection Ratio | 0V < V <sub>CM</sub> < 2.7V | 62 | 52 | dB | | | | (Note 7) | | | min | | PSRR | Power Supply Rejection Ratio | $V^{+} = 2.7V \text{ to } 5V$ | 85 | 65 | dB | | | | | | | min | | V <sub>CM</sub> II | Input Common-Mode Voltage Range | CMRR > 50dB | V+ +0.2 | V+ +0.1 | V | | | | | | V+ | min | | | | | -0.2 | -0.1 | V | | | | | | 0 | max | | Vo | Output Swing High | $I_L = 4mA$ , | V <sup>+</sup> -0.26 | V <sup>+</sup> -0.35 | V | | | (LMV7239 only) | $V_{ID} = 500 \text{mV}$ | | | min | | | | $I_L = 0.4 \text{mA},$ | V <sup>+</sup> -0.02 | | V | | I . | | $V_{ID} = 500 \text{mV}$ | | | min | | | Output Swing Low | $I_L = -4mA$ , | 230 | 350 | mV | | | (LMV7239/LMV7235) | $V_{ID} = -500 \text{mV}$ | | 450 | max | | | | $I_L = -0.4 \text{mA},$ | 15 | | mV | | | | $V_{ID} = -500 \text{mV}$ | | | max | | I <sub>sc</sub> | Output Short Circuit Current | Sourcing, $V_O = 0V$ | 15 | | mA | | | | (LMV7239 only) | | | | | | | (Note 3) | | | | | | | Sinking, $V_O = 2.7V$ | 20 | | mA | | | | (LMV7235 R <sub>L</sub> = 10k) (Note 3) | | | | | l <sub>s</sub> | Supply Current | No load | 52 | 85 | μΑ | | | | | | 100 | max | ## 2.7V Electrical Characteristics (Continued) Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V_{CM} = V^{+}/2$ , $V^{+} = 2.7V$ , $V^{-} = 0V^{-}$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ<br>(Note 5) | Limits<br>(Note 6) | Units | |----------------------|---------------------------------------|------------------------------------|-----------------|--------------------|-------| | t <sub>PD</sub> | Propagation Delay | Overdrive = 20mV<br>(Note 10) | 68 | | ns | | | | Overdrive = 50mV<br>(Note 10) | 63 | | ns | | | | Overdrive = 100mV<br>(Note 10) | 50 | | ns | | t <sub>SKEW</sub> | Propagation Delay Skew (LMV7239 only) | (Note 8) | 5 | | ns | | t <sub>r</sub> | Output Rise Time | LMV7239<br>10% to 90% | 1.7 | | ns | | | | LMV7235<br>10% to 90%<br>(Note 10) | 112 | | ns | | t <sub>f</sub> | Output Fall Time | 90% to 10% | 1.7 | | ns | | I <sub>LEAKAGE</sub> | Output Leakage Current (LMV7235 only) | | 3 | | nA | ## **5V Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V_{CM} = V^{+}/2$ , $V^{+} = 5V$ , $V^{-} = 0V$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ<br>(Note 5) | Limits<br>(Note 6) | Units | |-----------------|---------------------------------|---------------------------|----------------------|----------------------|-------| | V <sub>OS</sub> | Input Offset Voltage | | 1 | 6 | mV | | | | | | 8 | max | | I <sub>B</sub> | Input Bias Current | | 30 | 400 | nA | | | | | | 600 | max | | I <sub>os</sub> | Input Offset Current | | 5 | 200 | nA | | | | | | 400 | max | | CMRR | Common Mode Rejection Ratio | $0V < V_{CM} < 5V$ | 67 | 52 | dB | | | | | | | min | | PSRR | Power Supply Rejection Ratio | V+ = 2.7V to 5V | 85 | 65 | dB | | | | | | | min | | V <sub>CM</sub> | Input Common-Mode Voltage Range | CMRR > 50dB | V+ +0.2 | V+ +0.1 | V | | | | | | V+ | min | | | | | -0.2 | -0.1 | V | | | | | | 0 | max | | Vo | Output Swing High | $I_L = 4mA$ , | V <sup>+</sup> -0.15 | V <sup>+</sup> -0.25 | V | | | (LMV7239 only) | $V_{ID} = 500 \text{mV}$ | | | min | | | | $I_L = 0.4 \text{mA},$ | V <sup>+</sup> -0.01 | | V | | | | $V_{ID} = 500 \text{mV}$ | | | min | | | Output Swing Low | $I_L = -4mA$ , | 230 | 350 | mV | | | (LMV7239/LMV7235) | $V_{ID} = -500 \text{mV}$ | | 450 | max | | | | $I_L = -0.4 \text{mA},$ | 10 | | mV | | | | $V_{ID} = -500 \text{mV}$ | | | max | ## **5V Electrical Characteristics** (Continued) Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V_{CM} = V^{+}/2$ , $V^{+} = 5V$ , $V^{-} = 0V$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Тур | Limits | Units | |----------------------|------------------------------|-------------------------------|----------|----------|-------| | | | | (Note 5) | (Note 6) | | | I <sub>sc</sub> | Output Short Circuit Current | Sourcing, V <sub>O</sub> = 0V | 55 | 25 | mA | | | | (LMV7239 only) | | 15 | min | | | | (Note 3) | | | | | | | Sinking, $V_O = 5V$ | 60 | 30 | mA | | | | $(LMV7235 R_L = 10k)$ | | 20 | min | | | | (Note 3) | | | | | I <sub>S</sub> | Supply Current | No load | 65 | 95 | μΑ | | | | | | 110 | max | | t <sub>PD</sub> | Propagation Delay | Overdrive = 20mV | 62 | | ns | | | | (Note 10) | | | max | | | | Overdrive = 50mV | 57 | | ns | | | | (Note 10) | | | max | | | | Overdrive = 100mV | 45 | | ns | | | | (Note 10) | | | max | | t <sub>SKEW</sub> | Propagation Delay Skew | (Note 8) | 5 | | ns | | | (LMV7239 only) | | | | | | t <sub>r</sub> | Output Rise Time | LMV7239 | 1.2 | | ns | | | | 10% to 90% | | | | | | | LMV7235 | 100 | | ns | | | | 10% to 90% | | | | | | | (Note 10) | | | | | t <sub>f</sub> | Output Fall Time | 90% to 10% | 1.2 | | ns | | I <sub>LEAKAGE</sub> | Output Leakeage Current | | 3 | | nA | | | (LMV7235 only) | | | | | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical characteristics. **Note 2:** Human body model, $1.5k\Omega$ in series with 100pF. Machine model, 200pF. Note 3: Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30mA over long term may adversely affect reliability. Note 4: The maximum power dissipation is a function of $T_{J(max)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. Note 5: Typical Values represent the most likely parametric norm. $\textbf{Note 6:} \ \ \textbf{All limits are guaranteed by testing or statistical analysis.}$ Note 7: CMRR is not linear over the common mode range. Limits are guaranteed over the worst case from 0 to $V_{CC/2}$ or $V_{CC/2}$ to $V_{CC}$ Note 8: Propagation Delay Skew is defined as the absolute value of the difference between t<sub>PDLH</sub> and t<sub>PDHL</sub>. Note 9: Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings. Note 10: A 10k pull-up resistor was used when measuring the LMV7235. The rise time of the LMV7235 is a function of the R-C time constant. ## **Typical Performance Characteristics** (Unless otherwise specified, $V_S = 5V$ , $C_L = 10pF$ , $T_A = 25^{\circ}C$ ). #### Supply Current vs. Supply Voltage 10135904 #### Sourcing Current vs. Output Voltage 10135905 #### Sourcing Current vs. Output Voltage Sinking Current vs. Output Voltage 10135908 #### Sinking Current vs. Output Voltage 10135907 #### Input Bias Current vs. Input Voltage 10135909 ## $\textbf{Typical Performance Characteristics} \quad \text{(Unless otherwise specified, V}_{\text{S}} = 5\text{V, C}_{\text{L}} = 10\text{pF, T}_{\text{A}} 10$ 25°C). (Continued) #### Input Bias Current vs. Input Voltage #### Propagation Delay vs. Temperature #### Propagation Delay vs. Capacitive Load #### Propagation Delay vs. Capacitive Load Propagation Delay vs. Input Overdrive #### Propagation Delay vs. Input Overdrive 7 www.national.com 10135915 ## Typical Performance Characteristics (Unless otherwise specified, $V_S$ = 5V, $C_L$ = 10pF, $T_A$ = 25°C). (Continued) #### Propagation Delay vs. Common Mode Voltage #### Propagation Delay vs. Common Mode Voltage ## **Application Section** The LMV7235/LMV7239 are single supply comparators with 45ns of propagation delay and only $65\mu A$ of supply current. The LMV7235/LMV7239 are rail-to-rail input and output. The typical input common mode voltage range of −0.2V below the ground to 0.2V above the supply. The LMV7235/39 use a complimentary PNP and NPN input stage in which the PNP stage senses common mode voltage near V⁻ and the NPN stage senses common mode voltage near V⁺. If either of the input signals falls below the negative common mode limit, the parasitic PN junction formed by the substrate and the base of the PNP will turn on resulting in an increase of input bias current If one of the input goes above the positive common mode limit, the output will still maintain the correct logic level as long as the other input stays within the common mode range. However, the propagation delay will increase. When both inputs are outside the common mode voltage range, current saturation occurs in the input stage, and the output becomes unpredictable. The propagation delay does not increase significantly with large differential input voltages. However, large differential voltages greater than the supply voltage should be avoided to prevent damage to the input stage. The LMV7239 has a push-pull output. When the output switches, there is a direct path between $V_{\rm CC}$ and ground, causing high output sinking or sourcing current during the transition. After the transition, the output current decreases and the supply current settles back to about 65 $\mu$ A at 5V, thus conserving power consumption. The LMV7235 has an open drain that requires a pull-up resistor to a positive supply voltage for the output to switch properly. When the internal output transistor is off, the output voltage will be pulled up to the external positive voltage. #### Comparator with Hysteresis The basic comparator configuration may oscillate or produce a noisy output if the applied differential input voltage is near the comparator's offset voltage. This usually happens when the input signal is moving very slowly across the comparator's switching threshold. This problem can be prevented by the addition of hysteresis or positive feedback. #### **Inverting Comparator with Hysteresis** The inverting comparator with hysteresis requires a three resistor network that is referenced to the supply voltage $V_{\rm CC}$ of the comparator. When $V_{\rm IN}$ at the inverting input is less than $V_{\rm A}$ , the voltage at the non-inverting node of the comparator ( $V_{\rm IN} < V_{\rm A}$ ), the output voltage is high (for simplicity assume $V_{\rm O}$ switches as high as $V_{\rm CC}$ ). The three network resistors can be represented as R1//R3 in series with R2. The lower input trip voltage $V_{\rm A1}$ is defined as $$V_{A1} = V_{CC}R2 / ((R1//R3) + R2)$$ When $V_{IN}$ is greater than $V_A$ ( $V_{IN} > V_A$ ), the output voltage is low, very close to ground. In this case the three network resistors can be presented as R2//R3 in series with R1. The upper trip voltage $V_{A2}$ is defined as $$V_{A2} = V_{CC} (R2//R3) / ((R1 + (R2//R3)))$$ The total hysteresis provided by the network is defined as Delta $$V_A = V_{A1} - V_{A2}$$ To assure that the comparator will always switch fully to $V_{\rm CC}$ and not be pulled down by the load the resistors, values should be chosen as follow: $$R_{PULL-UP} << R_{LOAD}$$ ## Application Section (Continued) FIGURE 1. #### Non-Inverting Comparator with Hysteresis A non inverting comparator with hysteresis requires a two resistor network, and a voltage reference ( $V_{REF}$ ) at the inverting input. When $V_{IN}$ is low, the output is also low. For the output to switch from low to high, $V_{IN}$ must rise up to $V_{IN1}$ where $V_{IN1}$ is calculated by. $$V_{IN1} = R1*(V_{REF}/R2) + V_{REF}$$ When $V_{\text{IN}}$ is high, the output is also high, to make the comparator switch back to it's low state, $V_{\text{IN}}$ must equal $V_{\text{REF}}$ before $V_{\text{A}}$ will again equal $V_{\text{REF}}$ . $V_{\text{IN}}$ can be calculated by $$V_{IN2} = (V_{REF} (R1+R2) - V_{CC}R1)/R2$$ The hysteresis of this circuit is the difference between $V_{\text{IN1}}$ and $V_{\text{IN2}}.$ Delta $V_{IN} = V_{CC}R1/R2$ FIGURE 2. Non-Inverting Comparator with Hysteresis #### Circuit Layout and Bypassing The LMV7235/39 require high speed layout. Follow these layout guidelines: - 1. Use printed circuit board with a good, unbroken low-inductance ground plane. - 2. Place a decoupling capacitor (0.1 $\mu$ F ceramic surface mount capacitor) as close as possible to $V_{\rm GC}$ pin. - 3. On the inputs and the output, keep lead lengths as short as possible to avoid unwanted parasitic feedback around the comparator. Keep inputs away from output. - 4. Solder the device directly to the printed circuit board rather than using a socket. - 5. For slow moving input signals, take care to prevent parasitic feedback. A small capacitor (1000pF or less) placed between the inputs can help eliminate oscillations in the transition region. This capacitor causes some degradation to $t_{\text{PD}}$ when the source impedance is low. - $\ensuremath{\mathsf{6}}.$ The topside ground plane runs between the output and inputs. - 7. Ground trace from the ground pin runs under the device up to the bypass capacitor, shielding the inputs from the outputs. ## Application Section (Continued) #### **Zero-Crossing Detector** The inverting input is connected to ground and the non-inverting input is connected to 100mVp-p signal. As the signal at the non-inverting input crosses 0V, the comparator's output changes state. FIGURE 3. Zero-Crossing Detector #### **Threshold Detector** Instead of tying the inverting input to 0V, the inverting input can be tied to a reference voltage. The non-inverting input is connected to the input. As the input passes the $V_{\mathsf{REF}}$ threshold, the comparator's output changes state. FIGURE 4. Threshold Detector #### **Crystal Oscillator** A simple crystal oscillator using the LMV7239 is shown below. Resistors R1 and R2 set the bias point at the comparator's non-inverting input. Resistors R3, R4 and C1 sets the inverting input node at an appropriate DC average level based on the output. The crystal's path provides resonant positive feedback and stable oscillation occurs. The output duty cycle for this circuit is roughly 50%, but it is affected by resistor tolerances and to a lesser extent by the comparator offset. FIGURE 5. Crystal Oscillator #### IR Receiver The LMV7239 is an ideal candidate to be used as an infrared receiver. The infrared photo diode creates a current relative to the amount of infrared light present. The current creates a voltage across $R_{\rm D}.$ When this voltage level cross the voltage applied by the voltage divider to the inverting input, the output transitions. FIGURE 6. IR Receiver # Physical Dimensions inches (millimeters) unless otherwise noted DIMENSIONS ARE IN MILLIMETERS MAA05A (REV B) 5-Pin SC70-5 NS Package Number MAA05A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 5-Pin SOT23-5 NS Package Number MF05A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.national.com **National Semiconductor** Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 **National Semiconductor** Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com **National Semiconductor** Tel: 81-3-5639-7560 Fax: 81-3-5639-7507