## 14-Bit, 50Msps ADC ### **FEATURES** - Sample Rate: 50Msps - 73.5dB SNR and 90dB SFDR (2V Range) - 77dB SNR and 87dB SFDR (3.2V Range) - No Missing Codes - Single 5V Supply - Power Dissipation: 1.2W - Selectable Input Ranges: ±1V or ±1.6V - 150MHz Full Power Bandwidth S/H - Output Enable - Two's Complement or Offset Binary Outputs - Out-of-Range Indicator - Data Ready Output Clock - 48-Pin TSSOP Package ## **APPLICATIONS** - Telecommunications - Receivers - Cellular Base Stations - Spectrum Analysis - Imaging Systems 17, LTC and LT are registered trademarks of Linear Technology Corporation. ## DESCRIPTION February 2002 The LTC $^{\odot}$ 1744 is a 50Msps, sampling 14-bit A/D converter designed for digitizing high frequency, wide dynamic range signals. Pin selectable input ranges of $\pm 1V$ and $\pm 1.6V$ along with a resistor programmable mode allow the LTC1744's input range to be optimized for a wide variety of applications. The LTC1744 is perfect for demanding communications applications with AC performance that includes 77dB SNR and 87dB spurious free dynamic range. Ultralow jitter of $0.3 ps_{RMS}$ allows undersampling of IF frequencies of up to 70MHz with excellent noise performance. DC specs include $\pm 4 LSB$ INL and no missing codes over temperature. The digital interface is compatible with 5V, 3V and 2V logic systems. The ENC and ENC inputs may be driven differentially from PECL, GTL and other low swing logic families or from single-ended TTL or CMOS. The low noise, high gain ENC and ENC inputs may also be driven by a sinusoidal signal without degrading performance. A separate output power supply can be operated from 0.5V to 5V, making it easy to connect directly to any low voltage DSPs or FIFOs. The TSSOP package with a flow-through pinout simplifies the board layout. ## **BLOCK DIAGRAM** #### 50Msps, 14-Bit ADC with a $\pm$ 1V Differential Input Range ## **ABSOLUTE MAXIMUM RATINGS** ## PACKAGE/ORDER INFORMATION Consult factory for parts specified with wider operating temperature ranges. # **CONVERTER CHARACTERISTICS** The • indicates specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 5) | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|---------------------------|---|-----|------|-----|--------| | Resolution (No Missing Codes) | | • | 14 | | | Bits | | Integral Linearity Error | (Note 6) | • | -4 | ±1 | 4 | LSB | | Differential Linearity Error | | • | -1 | ±0.5 | 1.5 | LSB | | Offset Error | (Note 7) | | -20 | ±5 | 20 | mV | | Gain Error | | | -3 | ±1 | 3 | %FS | | Full-Scale Tempco | I <sub>OUT(REF)</sub> = 0 | | | ±40 | | ppm/°C | # **ANALOG INPUT** The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C. (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|-----------------------------------------------|----------------------------------------------|---|-----|------------|-----|-------------------| | V <sub>IN</sub> | Analog Input Range (Note 8) | $4.75V \le V_{DD} \le 5.25V$ | • | | ±1 to ±1.6 | | V | | I <sub>IN</sub> | Analog Input Leakage Current | | | | 10 | | nA | | C <sub>IN</sub> | Analog Input Capacitance | Sample Mode ENC < ENC<br>Hold Mode ENC > ENC | | | 15<br>8 | | pF<br>pF | | t <sub>ACQ</sub> | Sample-and-Hold Acquisition Time | | • | | 7.5 | 9.5 | ns | | t <sub>AP</sub> | Sample-and-Hold Acquisition Delay Time | | | | 0 | | ns | | t <sub>JITTER</sub> | Sample-and-Hold Acquisition Delay Time Jitter | | | | 0.3 | | ps <sub>RMS</sub> | | CMRR | Analog Input Common Mode Rejection Ratio | $1.0V < (A_{IN}^- = A_{IN}^+) < 3.5V$ | | | 80 | | dB | | | • | • | • | • | | sn' | 1744 1744is | # **DYNAMIC ACCURACY** The ullet indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $A_{IN} = -1 dBFS$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---|--------------|--------------|----------|------------| | SNR | Signal-to-Noise Ratio | 5MHz Input Signal (2V Range)<br>5MHz Input Signal (3.2V Range) | • | 75.5 | 73.5<br>77 | | dB<br>dB | | | 25MHz Input Signal (2V Range)<br>25MHz Input Signal (3.2V Range) | | | 72.5<br>75.5 | | dB<br>dB | | | | | 70MHz Input Signal (2V Range)<br>70MHz Input Signal (3.2V Range) | | | 70<br>71.5 | | dB<br>dB | | SFDR | Spurious Free Dynamic Range | 5MHz Input Signal (2V Range)<br>5MHz Input Signal (3.2V Range) | • | 76 | 92<br>87 | | dB<br>dB | | | | 25MHz Input Signal (2V Range)<br>25MHz Input Signal (3.2V Range) | | | 87<br>79 | | dB<br>dB | | | | 70MHz Input Signal (2V Range)<br>70MHz Input Signal (3.2V Range) | | | 73<br>66 | | dB<br>dB | | S/(N + D) | Signal-to-(Noise + Distortion) Ratio | 5MHz Input Signal (2V Range)<br>5MHz Input Signal (3.2V Range) | • | 73 | 73<br>76 | | dB<br>dB | | | | 25MHz Input Signal (2V Range)<br>25MHz Input Signal (3.2V Range) | | | 72.5<br>73.5 | | dB<br>dB | | | | 70MHz Input Signal (2V Range)<br>70MHz Input Signal (3.2V Range) | | | 68<br>64 | | dB<br>dB | | THD | Total Harmonic Distortion | 5MHz Input Signal, First 5 Harmonics (2V Range)<br>5MHz Input Signal, First 5 Harmonics (3.2V Range) | | | -90<br>-98 | | dB<br>dB | | | | 25MHz Input Signal, First 5 Harmonics (2V Range)<br>25MHz Input Signal, First 5 Harmonics (3.2V Range) | | | -85<br>-78 | | dB<br>dB | | | | 70MHz Input Signal, First 5 Harmonics (2V Range)<br>70MHz Input Signal, First 5 Harmonics (3.2V Range) | | | -72<br>-65 | | dB<br>dB | | IMD | Intermodulation Distortion | f <sub>IN1</sub> = 2.52MHz, f <sub>IN2</sub> = 5.2MHz (2V Range)<br>f <sub>IN1</sub> = 2.52MHz, f <sub>IN2</sub> = 5.2MHz (3.2V Range) | | | -90<br>-80 | | dBc<br>dBc | | | Sample-and-Hold Bandwidth | $R_{SOURCE} = 50\Omega$ | | | 150 | | MHz | ## INTERNAL REFERENCE CHARACTERISTICS (Note 5) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------------------------------------------|------|------|------|--------| | V <sub>CM</sub> Output Voltage | I <sub>OUT</sub> = 0 | 2.42 | 2.5 | 2.58 | V | | V <sub>CM</sub> Output Tempco | I <sub>OUT</sub> = 0 | | ±30 | | ppm/°C | | V <sub>CM</sub> Line Regulation | $4.75V \le V_{DD} \le 5.25V$ | | 0.01 | | LSB/V | | V <sub>CM</sub> Output Resistance | $1 \text{mA} \le I_{\text{OUT}} \le 1 \text{mA}$ | | 4 | | Ω | # **DIGITAL INPUTS AND DIGITAL OUTPUTS** The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | | MIN | TYP | MAX | UNITS | |---------------------|-----------------------------------|----------------------------------------------------------------|------------------------|---|-----|------|-----|-------| | $V_{IH}$ | High Level Input Voltage | V <sub>DD</sub> = 5.25V | | • | 2.4 | | | V | | $V_{IL}$ | Low Level Input Voltage | V <sub>DD</sub> = 4.75V | | • | | | 0.8 | V | | I <sub>IN</sub> | Digital Input Current | V <sub>IN</sub> = 0V to V <sub>DD</sub> | | • | | | ±10 | μА | | C <sub>IN</sub> | Digital Input Capacitance | MSBINV and OE Only | | | | 1.5 | | pF | | V <sub>OH</sub> | High Level Output Voltage | 0V <sub>DD</sub> = 4.75V | $I_0 = -10 \mu A$ | | | 4.74 | | V | | | | | $I_0 = -200 \mu A$ | • | 4 | | | V | | $V_{0L}$ | Low Level Output Voltage | 0V <sub>DD</sub> = 4.75V | Ι <sub>0</sub> = 160μΑ | | | 0.05 | | V | | | | | I <sub>0</sub> = 1.6mA | • | | 0.1 | 0.4 | V | | I <sub>OZ</sub> | Hi-Z Output Leakage D13 to D0 | $V_{OUT} = 0V \text{ to } V_{DD}, \overline{OE} = \text{High}$ | | • | | | ±10 | μА | | $\overline{C_{0Z}}$ | Hi-Z Output Capacitance D13 to D0 | OE = High (Note 8) | | • | | | 15 | pF | | I <sub>SOURCE</sub> | Output Source Current | V <sub>OUT</sub> = 0V | | | | -50 | | mA | | I <sub>SINK</sub> | Output Sink Current | V <sub>OUT</sub> = 5V | | | | 50 | | mA | # **POWER REQUIREMENTS** The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}$ C. (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|-------------------------------|------------|---|------|-----|----------|-------| | $V_{DD}$ | Positive Supply Voltage | | | 4.75 | | 5.25 | V | | I <sub>DD</sub> | Positive Supply Current | | • | | 245 | 300 | mA | | P <sub>DIS</sub> | Power Dissipation | | | | 1.2 | 1.5 | W | | OV <sub>DD</sub> | Digital Output Supply Voltage | | | 0.5 | | $V_{DD}$ | V | ## **TIMING CHARACTERISTICS** The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------|----------------------------------------|-----------------------|---|-----|-----|------|-------| | f <sub>SAMPLE(MAX)</sub> | Maximum Sampling Frequency | | • | 50 | | | MHz | | t <sub>1</sub> | ENC Low Time | (Note 9) | • | 9.5 | 10 | 1000 | ns | | t <sub>2</sub> | ENC High Time | | • | 9.5 | 10 | 1000 | ns | | t <sub>3</sub> | Aperture Delay of Sample-and-Hold | | | | 0 | | ns | | t <sub>4</sub> | Delay to Data Output | C <sub>L</sub> = 10pF | • | 0.5 | 1.5 | 5 | ns | | t <sub>5</sub> | ENC to CLKOUT Delay | | • | 0 | 1 | 3 | ns | | t <sub>6</sub> | CLKOUT to Data Delay | | • | 0 | 0.5 | | ns | | t <sub>7</sub> | DATA Access Time After <del>OE</del> ↓ | $C_L = 5pF$ | | | 10 | 25 | ns | | t <sub>8</sub> | BUS Relinquish Time | | | | 10 | 25 | ns | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. **Note 2:** All voltage values are with respect to ground with GND (unless otherwise noted). **Note 3:** When these pin voltages are taken below GND or above $V_{DD}$ , they will be clamped by internal diodes. This product can handle input currents of greater than 100mA below GND or above $V_{DD}$ without latchup. **Note 4:** When these pin voltages are taken below GND, they will be clamped by internal diodes. This product can handle input currents of >100mA below GND without latchup. These pins are not clamped to $V_{DD}$ . **Note 5:** $V_{DD} = 5V$ , $f_{SAMPLE} = 50MHz$ , differential ENC/ $\overline{ENC} = 2V_{P-P} 50MHz$ sine wave, input range = $\pm 1.6V$ differential, unless otherwise specified. **Note 6:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. **Note 7:** Bipolar offset is the offset voltage measured from -0.5 LSB when the output code flickers between 00 0000 0000 0000 and 11 1111 1111 1111. Note 8: Guaranteed by design, not subject to test. Note 9: Recommended operating conditions. Averaged, 8192 Point FFT, Input Frequency = 51MHz, -6dB, 2V Range Averaged, 8192 Point FFT, Input Frequency = 51MHz, -20dB, 2V Range Averaged, 8192 Point FFT, Input Frequency = 70MHz, -1dB, 2V Range Averaged, 8192 Point FFT, Input Frequency = 70MHz, -6dB, 2V Range Averaged, 8192 Point FFT, Input Frequency = 70MHz, -20dB, 2V Range SNR vs Sample Rate, Input Frequency = 5MHz SFDR vs Sample Rate, Input Frequency = 5MHz 2nd and 3rd Harmonic vs Input Worst Harmonic 4th or Higher vs Input Frequency, 2V Range 2nd and 3rd Harmonic vs Input Frequency, 3.2V Range Worst Harmonic 4th or Higher vs Input Frequency, 3.2V Range SNR vs Input Frequency, 2V Range SNR vs Input Frequency, 3.2V Range SFDR vs Input Frequency and Amplitude, 2V Range SFDR vs Input Frequency and Amplitude, 3.2V Range SFDR vs Input Amplitude, 2V Range, 5MHz Input Frequency ### PIN FUNCTIONS **SENSE (Pin 1):** Reference Sense Pin. Ground selects $\pm 1V$ . $V_{DD}$ selects $\pm 1.6V$ . Greater than 1V and less than 1.6V applied to the SENSE pin selects an input range of $\pm V_{SENSE}$ , $\pm 1.6V$ is the largest valid input range. **V<sub>CM</sub> (Pin 2):** 2.5V Output and Input Common Mode Bias. Bypass to ground with 4.7μF ceramic chip capacitor. **GND (Pins 3, 6, 9, 12, 13, 16, 19, 21, 36, 37):** ADC Power Ground. **A**<sub>IN</sub><sup>+</sup> (**Pin 4**): Positive Differential Analog Input. **A**<sub>IN</sub><sup>-</sup> (**Pin 5**): Negative Differential Analog Input. **V<sub>DD</sub>** (**Pins 7, 8, 17, 18, 20**): 5V Supply. Bypass to AGND with 1μF ceramic chip capacitor. **REFLB (Pin 10):** ADC Low Reference. Bypass to Pin 11 with $0.1\mu F$ ceramic chip capacitor. Do not connect to Pin 14. **REFHA (Pin 11):** ADC High Reference. Bypass to Pin 10 with $0.1\mu F$ ceramic chip capacitor, to Pin 14 with a $4.7\mu F$ ceramic capacitor and to ground with $1\mu F$ ceramic capacitor. **REFLA (Pin 14):** ADC Low Reference. Bypass to Pin 15 with $0.1\mu F$ ceramic chip capacitor, to Pin 11 with a $4.7\mu F$ ceramic capacitor and to ground with $1\mu F$ ceramic capacitor. **REFHB (Pin 15):** ADC High Reference. Bypass to Pin 14 with $0.1\mu F$ ceramic chip capacitor. Do not connect to Pin 11. **MSBINV** (Pin 22): MSB Inversion Control. Low inverts the MSB, 2's complement output format. High does not invert the MSB, offset binary output format. **ENC (Pin 23):** Encode Input. The input sample starts on the positive edge. **ENC (Pin 24):** Encode Complement Input. Conversion starts on the negative edge. Bypass to ground with $0.1\mu$ F ceramic for single-ended ENCODE signal. **OE (Pin 25):** Output Enable. Low enables outputs. Logic high makes outputs Hi-Z. **CLKOUT (Pin 26):** Data Valid Output. Latch data on the rising edge of CLKOUT. OGND (Pins 27, 38, 47): Output Driver Ground. D0-D3 (Pins 28 to 31): Digital Outputs. **OV**<sub>DD</sub> (**Pins 32, 43**): Positive Supply for the Output Drivers. Bypass to ground with $0.1\mu F$ ceramic chip capacitor. D4-D6 (Pins 33 to 35): Digital Outputs. D7-D10 (Pins 39 to 42): Digital Outputs. **D11-D13 (Pins 44 to 46):** Digital Outputs. **OF (Pin 48):** Over/Under Flow Output. High when an over or under flow has occurred. ## TIMING DIAGRAM ## **BLOCK DIAGRAM** ### APPLICATIONS INFORMATION #### DYNAMIC PERFORMANCE ### Signal-to-Noise Plus Distortion Ratio The signal-to-noise plus distortion ratio [S/(N+D)] is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the ADC output. The output is band limited to frequencies above DC to below half the sampling frequency. #### Signal-to-Noise Ratio The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. #### **Total Harmonic Distortion** Total harmonic distortion is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as: $$THD = 20 Log \frac{\sqrt{V2^2 + V3^2 + V4^2 + \cdots Vn^2}}{V1}$$ where V1 is the RMS amplitude of the fundamental frequency and V2 through Vn are the amplitudes of the second through nth harmonics. The THD calculated in this data sheet uses all the harmonics up to the fifth. #### Intermodulation Distortion If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency. If two pure sine waves of frequencies fa and fb are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of mfa $\pm$ nfb, where m and n = 0, 1, 2, 3, etc. The 3rd order intermodulation products are 2fa + fb, 2fb + fa, 2fa – fb and 2fb – fa. The intermodulation distortion is defined as the ratio of the RMS value of either input tone to the RMS value of the largest 3rd order intermodulation product. ## Spurious Free Dynamic Range (SFDR) Spurious free dynamic range is the peak harmonic or spurious noise that is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full scale input signal. #### **Input Bandwidth** The input bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3dB for a full scale input signal. #### **Aperture Delay Time** The time from when a rising ENC equals the ENC voltage to the instant that the input signal is held by the sample and hold circuit. #### **Aperture Delay Jitter** The variation in the aperture delay time from conversion to conversion. This random variation will result in noise when sampling an AC input. The signal to noise ratio due to the jitter alone will be: $SNR_{JITTER} = -20log (2\pi) \cdot F_{IN} \cdot T_{JITTER}$ #### **CONVERTER OPERATION** The LTC1744 is a CMOS pipelined multistep converter. The converter has four pipelined ADC stages; a sampled analog input will result in a digitized value five cycles later, see the Timing Diagram section. The analog input is differential for improved common mode noise immunity and to maximize the input range. Additionally, the differential input drive will reduce even order harmonics of the sample-and-hold circuit. The encode input is also differential for improved common mode noise immunity. The LTC1744 has two phases of operation, determined by the state of the differential ENC/ENC input pins. For brevity, the text will refer to ENC greater than ENC as ENC high and ENC less than ENC as ENC low. Refer to the block diagram shown in Figure 1. When ENC is low, the analog input is sampled differentially directly onto the input sample-and-hold capacitors, inside the "Input S/H" shown in the block diagram. At the instant that ENC transitions from low to high, the sampled input is held. While ENC is high, the held input voltage is buffered by the S/H amplifier which drives the first stage ADC and the first stage S/H. As ENC transitions from high to low, the input sampling capacitors are connected back to the input to acquire the next sample, the first stage ADC output is latched and loaded into the first stage DAC and the first stage S/H is held. During the next ENC low period, the first stage DACs' output is subtracted from the first stage S/Hs' buffered output and the resultant residue is amplified and fed to the second stage S/H and the second stage ADC. At the next transition of ENC from low to high, the second stage ADC is latched and loaded into the second stage DAC and the second stage S/H is held. During the next ENC high period, the second stage DAC output is subtracted from the second stage S/H output and the resultant residue is amplified and sent to the third stage. An identical process is repeated for the third stage, resulting in a third stage residue that is sent to the fourth stage ADC for final evaluation. Each ADC stage following the first has additional range to accommodate flash and amplifier offset errors. Results from all of the ADC stages are digitally delayed such that the results can be properly combined in the correction logic before being sent to the output buffer. #### SAMPLE/HOLD OPERATION AND INPUT DRIVE #### Sample Hold Operation Figure 2 shows an equivalent circuit for the LTC1744 CMOS differential sample-and-hold. The differential analog inputs are sampled directly onto sampling capacitors ( $C_{SAMPLE}$ ) through CMOS transmission gates. This direct capacitor sampling results in lowest possible noise for a given sampling capacitor size. The capacitors shown attached to each input ( $C_{PARASITIC}$ ) are the summation of all other capacitance associated with each input. During the sample phase when ENC/ENC is low, the transmission gate connects the analog inputs to the sampling capacitors and they charge to, and track the differential input voltage. When ENC/ENC transitions from low to high the sampled input voltage is held on the sampling capacitors. During the hold phase when ENC/ENC is high the sampling capacitors are disconnected from the input and the held voltage is passed to the ADC core for processing. As ENC/ENC transitions from high to low the inputs are reconnected to the sampling capacitors to acquire a new sample. Since the sampling capacitors still hold the previous sample, a charging glitch proportional to the change in voltage between samples will be seen at this time. If the change between the last sample and the new sample is small the charging glitch seen at the input will be small. If the input change is large, such as the change seen with input frequencies near Nyquist, then a larger charging glitch will be seen. #### **Common Mode Bias** The ADC sample-and-hold circuit requires differential drive to achieve specified performance. Each input should swing $\pm 0.8 V$ for the 3.2V range or $\pm 0.5 V$ for the 2V range, around a common mode voltage of 2.5V. The $V_{CM}$ output pin (Pin 2) may be used to provide the common mode bias level. $V_{CM}$ can be tied directly to the center tap of a transformer to set the DC input level or as a reference level to an op amp differential driver circuit. The $V_{CM}$ pin must be bypassed to ground close to the ADC with $4.7 \mu F$ or greater. Figure 2. Equivalent Input Circuit #### **Input Drive Impedance** As with all high performance, high speed ADCs the dynamic performance of the LTC1744 can be influenced by the input drive circuitry, particularly the second and third harmonics. Source impedance and input reactance can influence SFDR. At the falling edge of encode the sample-and-hold circuit will connect the 7pF sampling capacitor to the input pin and start the sampling period. The sampling period ends when encode rises, holding the sampled input on the sampling capacitor. Ideally the input circuitry should be fast enough to fully charge the sampling capacitor during the sampling period 1 / (2F $_{\rm encode}$ ); however, this is not always possible and the incomplete settling may degrade the SFDR. The sampling glitch has been designed to be as linear as possible to minimize the effects of incomplete settling. For the best performance, it is recomended to have a source impedence of $100\Omega$ or less for each input. The source impedence should be matched for the differential inputs. Poor matching will result in higher even order harmonics, especially the second. #### **Input Drive Circuits** Figure 3 shows the LTC1744 being driven by an RF transformer with a center tapped secondary. The secondary center tap is DC biased with $V_{CM}$ , setting the ADC input signal at its optimum DC level. Figure 3 shows a 1:1 turns ratio transformer. Other turns ratios can be used if the source impedence seen by the ADC does not exceed $100\Omega$ for each ADC input. A disadvantage of using a transformer is the loss of low frequency response. Most small RF transformers have poor performance at frequencies below 1MHz. Figure 3. Single-Ended to Differential Conversion Using a Transformer Figure 4 demonstrates the use of operational amplifiers to convert a single ended input signal into a differential input signal. The advantage of this method is that it provides low frequency input response; however, the limited gain bandwidth of most op amps will limit the SFDR at high input frequencies. The $37\Omega$ resistors and 18pF capacitors on the analog inputs serve two purposes: isolating the drive circuitry from the sample-and-hold charging glitches and limiting the wideband noise at the converter input. For input frequencies higher than 40MHz, the capacitors may need to be decreased to prevent excessive signal loss. #### **Reference Operation** Figure 5 shows the LTC1744 reference circuitry consisting of a 2.5V bandgap reference, a difference amplifier and switching and control circuit. The internal voltage reference can be configured for two pin selectable input ranges of $2V(\pm 1V \text{ differential})$ or $3.2V(\pm 1.6V \text{ differential})$ . Tying the SENSE pin to ground selects the 2V range; tying the SENSE pin to $V_{DD}$ selects the 3.2V range. The 2.5V bandgap reference serves two functions: its output provides a DC bias point for setting the common mode voltage of any external input circuitry; additionally, the reference is used with a difference amplifier to generate the differential reference levels needed by the internal ADC circuitry. Figure 4. Differential Drive with Op Amps An external bypass capacitor is required for the 2.5V reference output, $V_{CM}$ . This provides a high frequency low impedance path to ground for internal and external circuitry. This is also the compensation capacitor for the reference. It will not be stable without this capacitor. The difference amplifier generates the high and low reference for the ADC. High speed switching circuits are connected to these outputs and they must be externally bypassed. Each output has two pins: REFHA and REFHB for the high reference and REFLA and REFLB for the low reference. The doubled output pins are needed to reduce package inductance. Bypass capacitors should be connected as shown in Figure 5. Other voltage ranges in between the pin selectable ranges can be programmed with two external resistors as shown in Figure 6a. An external reference can be used by applying its output directly or through a resistor divider to SENSE. It is not recommended to drive the SENSE pin with a logic device since the logic threshold is close to ground and $V_{DD}$ . The SENSE pin should be tied high or low as close to the converter as possible. If the SENSE pin is driven externally, it should be bypassed to ground as close to the device as possible with a $1\mu F$ ceramic capacitor. #### **Input Range** The input range can be set based on the application. For oversampled signal processing in which the input frequency is low (<10MHz), the largest input range will provide the best signal-to-noise performance while maintaining excellent SFDR. For high input frequencies (>10MHz), the 2V range will have the best SFDR performance but the SNR will degrade by 3.5dB. See the Typical Performance Characteristics section. #### **Driving the Encode Inputs** The noise performance of the LTC1744 can depend on the ENCODE signal quality as much as on the analog input. The ENC/ENC inputs are intended to be driven differentially, primarily for noise immunity from common mode noise sources. Each input is biased through a 6k resistor to a 2V bias. The bias resistors set the DC operating point for transformer coupled drive circuits and can set the logic threshold for single-ended drive circuits. Figure 5. Reference Circuit Figure 6a. 2.2V Range ADC Figure 6b. 2.5V Range ADC with an External Reference Any noise present on the ENCODE signal will result in additional aperture jitter that will be RMS summed with the inherent ADC aperture jitter. In applications where jitter is critical (high input frequencies) take the following into consideration: - 1. Differential drive should be used. - 2. Use as large an amplitude as possible; if transformer coupled use a higher turns ratio to increase the amplitude. - 3. If the ADC is clocked with a sinusoidal signal, filter the ENCODE signal to reduce wideband noise. - 4. Balance the capacitance and series resistance at both ENCODE inputs so that any coupled noise will appear at both inputs as common mode noise. The ENCODE inputs have a common mode range of 1.8V to $V_{DD}$ . Each input may be driven from ground to $V_{DD}$ for single-ended drive. Figure 8a. Single-Ended ENC Drive, Not Recommended for Low Jitter Figure 8b. ENC Drive Using a CMOS-to-PECL Translator Figure 7. Transformer Driven ENC/ENC #### **Maximum and Minimum Encode Rates** The maximum encode rate for the LTC1744 is 50Msps. For the ADC to operate properly the ENCODE signal should have a 50% ( $\pm$ 5%) duty cycle. Each half cycle must have at least 9.5ns for the ADC internal circuitry to have enough settling time for proper operation. Achieving a precise 50% duty cycle is easy with differential sinusoidal drive using a transformer or using symmetric differential logic such as PECL or LVDS. When using a single-ended ENCODE signal asymmetric rise and fall times can result in duty cycles that are far from 50%. At sample rates slower than 50Msps the duty cycle can vary from 50% as long as each half cycle is at least 9.5ns. The lower limit of the LTC1744 sample rate is determined by droop of the sample-and-hold circuits. The pipelined architecture of this ADC relies on storing analog signals on small valued capacitors. Junction leakage will discharge the capacitors. The specified minimum operating frequency for the LTC1744 is 1Msps. #### **DIGITAL OUTPUTS** #### **Digital Output Buffers** Figure 9 shows an equivalent circuit for a single output buffer. Each buffer is powered by $OV_{DD}$ and OGND, isolated from the ADC power and ground. The additional N-channel transistor in the output driver allows operation down to low voltages. The internal resistor in series with the output makes the output appear as $50\Omega$ to external circuitry and may eliminate the need for external damping resistors. #### **Output Loading** As with all high speed/high resolution converters the digital output loading can affect the performance. The digital outputs of the LTC1744 should drive a minimal capacitive load to avoid possible interaction between the digital outputs and sensitive input circuitry. The output should be buffered with a device such as an ALVCH16373 CMOS latch. For full speed operation the capacitive load should be kept under 10pF. A resistor in series with the output may be used but is not required since the ADC has a series resistor of $43\Omega$ on chip. Lower $OV_{DD}$ voltages will also help reduce interference from the digital outputs. Figure 9. Equivalent Circuit for a Digital Output Buffer T LINEAR #### **Format** The LTC1744 parallel digital output can be selected for offset binary or 2's complement format. The format is selected with the MSBINV pin; high selects offset binary. #### **Overflow Bit** An overflow output bit indicates when the converter is overranged or underranged. When OF outputs a logic high the converter is either overranged or underranged. #### **Output Clock** The ADC has a delayed version of the ENC input available as a digital output, CLKOUT. The CLKOUT pin can be used to synchronize the converter data to the digital system. This is necessary when using a sinusoidal ENCODE. Data will be updated just after CLKOUT falls and can be latched on the rising edge of CLKOUT. #### **Output Driver Power** Separate output power and ground pins allow the output drivers to be isolated from the analog circuitry. The power supply for the digital output buffers, $OV_{DD}$ , should be tied to the same power supply as for the logic being driven. For example if the converter is driving a DSP powered by a 3V supply then $OV_{DD}$ should be tied to that same 3V supply. $OV_{DD}$ can be powered with any voltage up to 5V. The logic outputs will swing between OGND and $OV_{DD}$ . ## Output Enable The outputs may be disabled with the output enable pin, $\overline{OE}$ . $\overline{OE}$ low disables all data outputs including OF and CLKOUT. The data access and bus relinquish times are too slow to allow the outputs to be enabled and disabled during full speed operation. The output Hi-Z state is intended for use during long periods of inactivity. #### **GROUNDING AND BYPASSING** The LTC1744 requires a printed circuit board with a clean unbroken ground plane. A multilayer board with an internal ground plane is recommended. The pinout of the LTC1744 has been optimized for a flowthrough layout so that the interaction between inputs and digital outputs is minimized. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. High quality ceramic bypass capacitors should be used at the $V_{DD,}\,V_{CM},\,$ REFHA, REFHB, REFLA and REFLB pins as shown in the block diagram on the front page of this data sheet. Bypass capacitors must be located as close to the pins as possible. Of particular importance are the capacitors between REFHA and REFLB and between REFHB and REFLA. These capacitors should be as close to the device as possible (1.5mm or less). Size 0402 ceramic capacitors are recomended. The large $4.7\mu F$ capacitor between REFHA and REFLA can be somewhat further away. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible. The LTC1744 differential inputs should run parallel and close to each other. The input traces should be as short as possible to minimize capacitance and to minimize noise pickup. An analog ground plane separate from the digital processing system ground should be used. All ADC ground pins labeled GND should connect to this plane. All ADC $V_{DD}$ bypass capacitors, reference bypass capacitors and input filter capacitors should connect to this analog plane. The LTC1744 has three output driver ground pins, labeled OGND (Pins 27, 38 and 47). These grounds should connect to the digital processing system ground. The output driver supply, $OV_{DD}$ should be connected to the digital processing system supply. $OV_{DD}$ bypass capacitors should bypass to the digital system ground. The digital processing system ground should connected to the analog plane at ADC OGND (Pin 38). DC345B Evaluation Circuit Schematic of the LTC1744 **Topside Silkscreen** **Topside Copper Layer** **Ground Plane**, Layer 2 Split Power Plane, Layer 3 Bottom Side Copper, Layer 4 ## PACKAGE DESCRIPTION ## FW Package 48-Lead Plastic TSSOP (6.1mm) (Reference LTC DWG # 05-08-1651) NOTE: 1. CONTROLLING DIMENSION: MILLIMETERS - 2. DIMENSIONS ARE IN $\frac{\text{MILLIMETERS}}{\text{(INCHES)}}$ - 3. DRAWING NOT TO SCALE - \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED .152mm (.006') PER SIDE \*\*DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED .254mm (.010') PER SIDE ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | |-----------------|--------------------------------------------------|----------------------------------------------------------|--| | LT1019 | Precision Bandgap Reference | 0.05% Max Initial Accuracy, 5ppm/°C Max Drift | | | LTC1196 | 8-Bit, 1Msps ADC | 3V to 5V, SO-8 | | | LTC1405 | 12-Bit, 5Msps, Sampling ADC with Parallel Output | Pin Compatible with the LTC1420 | | | LTC1406 | 8-Bit, 20Msps ADC | Undersampling Capability Up to 70MHz Input | | | LTC1411 | 14-Bit, 2.5Msps ADC | | | | LTC1410 | 12-Bit, 1.25Msps ADC | ±5V, 71dB SINAD | | | LTC1412 | 12-Bit, 3Msps, Sampling ADC with Parallel Output | Best Dynamic Performance, SINAD = 72dB at Nyquist | | | LTC1414 | 14-Bit, 2.2Msps ADC | ±5V | | | LTC1415 | Single 5V, 12-Bit, 1.25Msps with Parallel Output | 55mW Power Dissipation, 72dB SINAD | | | LTC1419 | 14-Bit, 800ksps ADC | ±5V, 95dB SFDR | | | LTC1420 | 12-Bit, 10Msps ADC | 71dB SINAD and 83dB SFDR at Nyquist | | | LT1460 | Micropower Precision Series Reference | 0.075% Accuracy, 10ppm/°C Drift | | | LTC1604/LTC1608 | 16-Bit, 333ksps/500ksps ADCs | 16-Bit, No Missing Codes, 90dB SINAD, -100dB THD | | | LTC1668 | 16-Bit, 50Msps DAC | 87dB SFDR at 1MHz f <sub>OUT</sub> , Low Power, Low Cost | |